# Zilog - ZGP323HAS2816G Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 24                                                        |
| Program Memory Size        | 16KB (16K x 8)                                            |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323has2816g |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact:

ZiLOG Worldwide Headquarters 532 Race Street

San Jose, CA 95126-3432 Telephone: 408.558.8500 Fax: 408.558.8300 www.zilog.com

ZiLOG is a registered trademark of ZiLOG Inc. in the United States and in other countries. All other products and/or service names mentioned herein may be trademarks of the companies with which they are associated.

#### **Document Disclaimer**

©2005 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Devices sold by ZiLOG, Inc. are covered by warranty and limitation of liability provisions appearing in the ZiLOG, Inc. Terms and Conditions of Sale. ZiLOG, Inc. makes no warranty of merchantability or fitness for any purpose. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.



# **Revision History**

Each instance in Table 1 reflects a change to this document from its previous revision. To see more detail, click the appropriate link in the table.

| Table 1. | Revision | History | of this | Document |
|----------|----------|---------|---------|----------|
|----------|----------|---------|---------|----------|

| Date                | Revision<br>Level | Section                                      | Description                                                                                                                                                                                                      | Page<br># |
|---------------------|-------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| December 02<br>2004 |                   | deleted mask option<br>and 10. Added new     | consumption, STOP and HALT mode current values,<br>note, clarified temperature ranges in Tables 6 and 8<br>Tables 9 and 10. Also added Characterization data to<br>ed Program/Erase Endurance value in Table 12. | 11,12,    |
|                     |                   | Removed Preliminar                           | y designation                                                                                                                                                                                                    | All       |
| March<br>2005       | 03                | Minor change to Tab<br>pin CDIP parts in the | le 9 Electrical Characteristics. Added 20, 28 and 40-<br>ordering Section.                                                                                                                                       | 11,90     |



# Table 3. Power Connections

| Connection | Circuit         | Device          |  |
|------------|-----------------|-----------------|--|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |  |
| Ground     | GND             | V <sub>SS</sub> |  |



Note: Refer to the specific package for available pins.

Figure 1. Functional Block Diagram







#### Figure 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration

| Table 4. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
|----------|------------------------------------------------|
|          |                                                |

| Pin # | Symbol          | Function                                             | Direction                                   |
|-------|-----------------|------------------------------------------------------|---------------------------------------------|
| 1–3   | P25–P27         | Port 2, Bits 5,6,7                                   | Input/Output                                |
| 4     | P07             | Port 0, Bit 7                                        | Input/Output                                |
| 5     | V <sub>DD</sub> | Power Supply                                         |                                             |
| 6     | XTAL2           | Crystal Oscillator Clock                             | Output                                      |
| 7     | XTAL1           | Crystal Oscillator Clock                             | Input                                       |
| 8–10  | P31–P33         | Port 3, Bits 1,2,3                                   | Input                                       |
| 11,12 | P34. P36        | Port 3, Bits 4,6                                     | Output                                      |
| 13    | P00/Pref1/P30   | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 |
| 14    | P01             | Port 0, Bit 1                                        | Input/Output                                |
| 15    | V <sub>SS</sub> | Ground                                               |                                             |
| 16–20 | P20-P24         | Port 2, Bits 0,1,2,3,4                               | Input/Output                                |



# Capacitance

Table 8 lists the capacitances.

# Table 8. Capacitance

| Parameter                                       | Maximum                                          |
|-------------------------------------------------|--------------------------------------------------|
| Input capacitance                               | 12pF                                             |
| Output capacitance                              | 12pF                                             |
| I/O capacitance                                 | 12pF                                             |
| Note: $T_A = 25^\circ C$ , $V_{CC} = GND = 0 V$ | , $f = 1.0$ MHz, unmeasured pins returned to GND |

# **DC Characteristics**

# Table 9. GP323HS DC Characteristics

| T <sub>A</sub> =0°C to +70°C |                                             |                 |                      |        |                         |       |                                                            |       |
|------------------------------|---------------------------------------------|-----------------|----------------------|--------|-------------------------|-------|------------------------------------------------------------|-------|
| Symbol                       | Parameter                                   | V <sub>CC</sub> | Min                  | Typ(7) | Max                     | Units | Conditions N                                               | lotes |
| V <sub>CC</sub>              | Supply Voltage                              |                 | 2.0                  |        | 5.5                     | V     | See Note 5 5                                               | i     |
| V <sub>CH</sub>              | Clock Input High<br>Voltage                 | 2.0-5.5         | 0.8 V <sub>CC</sub>  |        | V <sub>CC</sub> +0.3    | V     | Driven by External<br>Clock Generator                      |       |
| V <sub>CL</sub>              | Clock Input Low<br>Voltage                  | 2.0-5.5         | V <sub>SS</sub> -0.3 |        | 0.4                     | V     | Driven by External<br>Clock Generator                      |       |
| V <sub>IH</sub>              | Input High Voltage                          | 2.0-5.5         | 0.7 V <sub>CC</sub>  |        | V <sub>CC</sub> +0.3    | V     |                                                            |       |
| V <sub>IL</sub>              | Input Low Voltage                           | 2.0-5.5         | V <sub>SS</sub> -0.3 |        | 0.2 V <sub>CC</sub>     | V     |                                                            |       |
| V <sub>OH1</sub>             | Output High Voltage                         | 2.0-5.5         | V <sub>CC</sub> -0.4 |        |                         | V     | I <sub>OH</sub> = -0.5mA                                   |       |
| V <sub>OH2</sub>             | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-5.5         | V <sub>CC</sub> -0.8 |        |                         | V     | I <sub>OH</sub> = -7mA                                     |       |
| V <sub>OL1</sub>             | Output Low Voltage                          | 2.0-5.5         |                      |        | 0.4                     | V     | I <sub>OL</sub> = 4.0mA                                    |       |
| V <sub>OL2</sub>             | Output Low Voltage<br>(P00, P01, P36, P37)  | 2.0-5.5         |                      |        | 0.8                     | V     | I <sub>OL</sub> = 10mA                                     |       |
| V <sub>OFFSET</sub>          | Comparator Input<br>Offset Voltage          | 2.0-5.5         |                      |        | 25                      | mV    |                                                            |       |
| V <sub>REF</sub>             | Comparator<br>Reference<br>Voltage          | 2.0-5.5         | 0                    |        | V <sub>CC</sub><br>1.75 | V     |                                                            |       |
| Ι <sub>ΙL</sub>              | Input Leakage                               | 2.0-5.5         | -1                   |        | 1                       | μA    | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled |       |
| R <sub>PU</sub>              | Pull-up Resistance                          | 2.0V            | 225                  |        | 675                     | KΩ    | V <sub>IN</sub> = 0V; Pullups selected by mask             |       |
|                              |                                             | 3.6V            | 75                   |        | 275                     | KΩ    | option                                                     |       |
|                              |                                             | 5.0V            | 40                   |        | 160                     | KΩ    |                                                            |       |



17

|    |                  |                                      | -40°C to +105°C (E)<br>-40°C to +125°C (A)<br>8 0MHz |                     |         | Watch-Dog<br>Timer<br>Mode<br>Register |       |                              |
|----|------------------|--------------------------------------|------------------------------------------------------|---------------------|---------|----------------------------------------|-------|------------------------------|
| No | Symbol           | Parameter                            | V <sub>CC</sub>                                      | Minimum             | Maximum | Units                                  | Notes | (D1, D0)                     |
| 1  | ТрС              | Input Clock Period                   | 2.0–5.5                                              | 121                 | DC      | ns                                     | 1     |                              |
| 2  | TrC,TfC          | Clock Input Rise and Fall Times      | 2.0–5.5                                              |                     | 25      | ns                                     | 1     |                              |
| 3  | TwC              | Input Clock Width                    | 2.0–5.5                                              | 37                  |         | ns                                     | 1     |                              |
| 4  | TwTinL           | Timer Input<br>Low Width             | 2.0<br>5.5                                           | 100<br>70           |         | ns                                     | 1     |                              |
| 5  | TwTinH           | Timer Input High<br>Width            | 2.0–5.5                                              | 3TpC                |         |                                        | 1     |                              |
| 6  | TpTin            | Timer Input Period                   | 2.0–5.5                                              | 8TpC                |         |                                        | 1     |                              |
| 7  | TrTin,TfTin      | Timer Input Rise and Fall Timers     | 2.0–5.5                                              |                     | 100     | ns                                     | 1     |                              |
| 8  | TwIL             | Interrupt Request<br>Low Time        | 2.0<br>5.5                                           | 100<br>70           |         | ns                                     | 1, 2  |                              |
| 9  | TwlH             | Interrupt Request<br>Input High Time | 2.0–5.5                                              | 5TpC                |         |                                        | 1, 2  |                              |
| 10 | Twsm             | Stop-Mode<br>Recovery Width          | 2.0–5.5                                              | 12                  |         | ns                                     | 3     |                              |
|    |                  | Spec                                 |                                                      | 5TpC                |         |                                        | 4     |                              |
| 11 | Tost             | Oscillator<br>Start-Up Time          | 2.0–5.5                                              |                     | 5TpC    |                                        | 4     |                              |
| 12 | Twdt             | Watch-Dog Timer<br>Delay Time        | 2.0–5.5<br>2.0–5.5<br>2.0–5.5<br>2.0–5.5             | 5<br>10<br>20<br>80 |         | ms<br>ms<br>ms<br>ms                   |       | 0, 0<br>0, 1<br>1, 0<br>1, 1 |
| 13 | T <sub>POR</sub> | Power-On Reset                       | 2.0–5.5                                              | 2.5                 | 10      | ms                                     |       |                              |

#### **Table 13. AC Characteristics**

Notes:

1. Timing Reference uses 0.9  $V_{CC}$  for a logic 1 and 0.1  $V_{CC}$  for a logic 0. 2. Interrupt request through Port 3 (P33–P31).

3. SMR – D5 = 1.

4. SMR - D5 = 0.





Figure 11. Port 2 Configuration

# Port 3 (P37–P30)

Port 3 is a 8-bit, CMOS-compatible fixed I/O port (see Figure 12). Port 3 consists of four fixed input (P33–P30) and four fixed output (P37–P34), which can be configured under software control for interrupt and as output from the counter/timers. P30, P31, P32, and P33 are standard CMOS inputs; P34, P35, P36, and P37 are push-pull outputs.





| Z8 <sup>®</sup> Standard (                               | Control Registers              | Reset Condition                               |
|----------------------------------------------------------|--------------------------------|-----------------------------------------------|
|                                                          | Expanded Reg. Bank 0/Group 15  | ** D7 D6 D5 D4 D3 D2 D1 D0                    |
|                                                          |                                |                                               |
|                                                          | FF SPL                         |                                               |
|                                                          | FE SPH                         |                                               |
| Register Pointer                                         | FD RP                          | 0 0 0 0 0 0 0 0                               |
| 7 6 5 4 3 2 1 0                                          | FC FLAGS                       |                                               |
|                                                          | FB IMR                         |                                               |
| Working Register Expanded Regist                         | er FA IRQ                      | 0 0 0 0 0 0 0 0                               |
| Group Pointer Bank Pointer                               | F9 IPR                         |                                               |
|                                                          | F8 P01M                        | 1 1 0 0 1 1 1 1                               |
|                                                          | * F7 P3M                       | 000000000                                     |
|                                                          | * F6 P2M                       |                                               |
|                                                          | F5 Reserved                    |                                               |
|                                                          | F4 Reserved                    |                                               |
| X                                                        | F3 Reserved<br>F2 Reserved     |                                               |
| Register File (Bank 0)**                                 |                                |                                               |
| FF<br>F0                                                 |                                |                                               |
|                                                          | F0 Reserved                    |                                               |
|                                                          | Expanded Reg. Bank F/Group 0** | ×                                             |
|                                                          | (F) OF WDTMR                   |                                               |
|                                                          | (F) 0E Reserved                |                                               |
|                                                          | * (F) 0D_SMR2                  | 0 0 0 0 0 0 0 0                               |
|                                                          | (F) 0C Reserved                |                                               |
|                                                          | (F) 0B_SMR                     |                                               |
| 7F                                                       | (F) 0A Reserved                |                                               |
|                                                          | (F) 09 Reserved                | ┫┝┼┼┼┼┼┼┼┥                                    |
|                                                          | (F) 08 Reserved                | ┫┝┼┼┼┼┼┼┼┥                                    |
|                                                          | (F) 07 Reserved                | ╢┝┼┼┼┼┼┼┼┤                                    |
|                                                          | (F) 06 Reserved                | ┫┝┼┼┼┼┼┼┼┥                                    |
|                                                          | (F) 05 Reserved                |                                               |
| ₀₅┝─────₽₽∕                                              | (F) 04 Reserved                |                                               |
|                                                          | (F) 03 Reserved                |                                               |
|                                                          | (F) 02 Reserved                |                                               |
|                                                          | (F) 01 Reserved                | ┨┠┼┼┼┼┼┼┼┥                                    |
| Expanded Reg. Bank 0/Group (0)                           | (F) 00 PCON                    |                                               |
|                                                          | Expanded Reg. Bank D/Group 0   | , <u>, , , , , , , , , , , , , , , , , , </u> |
| (0) 03 P3 0 U                                            | (D) OC LVD                     |                                               |
| (0) 02 P2 U                                              | * (D) 0B HI8                   | 00000000                                      |
| * (0) 01 P1 U                                            | * (D) 0A LO8                   | 00000000                                      |
|                                                          | * (D) 09 HI16                  | 00000000                                      |
| (0) 00 P0 U                                              | * (D) 08 LO16                  | 000000000                                     |
| U = Unknown                                              | * (D) 07 TC16H                 | 0 0 0 0 0 0 0 0                               |
| * Is not reset with a Stop-Mode Recovery                 | * (D) 06 TC16L                 | 00000000                                      |
| ** All addresses are in hexadecimal                      | * (D) 05 TC8H                  | 00000000                                      |
| ↑ Is not reset with a Stop-Mode Recovery, except Bit 0   | * (D) 04 TC8L                  | 0 0 0 0 0 0 0 0                               |
| ↑↑ Bit 5 Is not reset with a Stop-Mode Recovery          | 1↑ (D) 03 CTR3                 | 0 0 0 1 1 1 1 1                               |
| ↑↑↑ Bits 5,4,3,2 not reset with a Stop-Mode Recovery     | ↑↑↓ (D) 02 CTR2                | 000000000                                     |
| ↑↑↑↑ Bits 5 and 4 not reset with a Stop-Mode Recovery    | ↑↑↑↑ (D) 01 CTR1               | 0 0 0 0 0 0 0 0                               |
| ↑↑↑↑↑ Bits 5,4,3,2,1 not reset with a Stop-Mode Recovery | ↑↑↑↑↑ (D) 00 CTR0              | 000000000                                     |
|                                                          |                                |                                               |

# Figure 15. Expanded Register File Architecture







Figure 17. Register Pointer—Detail

# Stack

The internal register file is used for the stack. An 8-bit Stack Pointer SPL (R255) is used for the internal stack that resides in the general-purpose registers (R4–R239). SPH (R254) can be used as a general-purpose register.



| Field             | Bit Position |     | Value | Description            |
|-------------------|--------------|-----|-------|------------------------|
| Transmit_Submode/ | 32           | R/W |       | Transmit Mode          |
| Glitch_Filter     |              |     | 00*   | Normal Operation       |
|                   |              |     | 01    | Ping-Pong Mode         |
|                   |              |     | 10    | T16_Out = 0            |
|                   |              |     | 11    | T16_Out = 1            |
|                   |              |     |       | Demodulation Mode      |
|                   |              |     | 00*   | No Filter              |
|                   |              |     | 01    | 4 SCLK Cycle           |
|                   |              |     | 10    | 8 SCLK Cycle           |
|                   |              |     | 11    | Reserved               |
| Initial_T8_Out/   | 1-           |     |       | Transmit Mode          |
| Rising Edge       |              | R/W | 0*    | T8_OUT is 0 Initially  |
|                   |              |     | 1     | T8_OUT is 1 Initially  |
|                   |              |     |       | Demodulation Mode      |
|                   |              | R   | 0*    | No Rising Edge         |
|                   |              |     | 1     | Rising Edge Detected   |
|                   |              | W   | 0     | No Effect              |
|                   |              |     | 1     | Reset Flag to 0        |
| Initial_T16_Out/  | 0            |     |       | Transmit Mode          |
| Falling_Edge      |              | R/W | 0*    | T16_OUT is 0 Initially |
|                   |              |     | 1     | T16_OUT is 1 Initially |
|                   |              |     |       | Demodulation Mode      |
|                   |              | R   | 0*    | No Falling Edge        |
|                   |              |     | 1     | Falling Edge Detected  |
|                   |              | W   | 0     | No Effect              |
|                   |              |     | 1     | Reset Flag to 0        |

#### Table 16.CTR1(0D)01H T8 and T16 Common Functions (Continued)

#### Note:

\*Default at Power-On Reset

\*Default at Power-On Reset. Not reset with Stop Mode recovery.

## Mode

If the result is 0, the counter/timers are in TRANSMIT mode; otherwise, they are in DEMODULATION mode.

## P36\_Out/Demodulator\_Input

In TRANSMIT Mode, this bit defines whether P36 is used as a normal output pin or the combined output of T8 and T16.

In DEMODULATION Mode, this bit defines whether the input signal to the Counter/Timers is from P20 or P31.

If the input signal is from Port 31, a capture event may also generate an IRQ2 interrupt. To prevent generating an IRQ2, either disable the IRQ2 interrupt by clearing its IMR bit D2 or use P20 as the input.



# T8/T16\_Logic/Edge \_Detect

In TRANSMIT Mode, this field defines how the outputs of T8 and T16 are combined (AND, OR, NOR, NAND).

In DEMODULATION Mode, this field defines which edge should be detected by the edge detector.

## Transmit\_Submode/Glitch Filter

In Transmit Mode, this field defines whether T8 and T16 are in the PING-PONG mode or in independent normal operation mode. Setting this field to "NORMAL OPERATION Mode" terminates the "PING-PONG Mode" operation. When set to 10, T16 is immediately forced to a 0; a setting of 11 forces T16 to output a 1.

In DEMODULATION Mode, this field defines the width of the glitch that must be filtered out.

## Initial\_T8\_Out/Rising\_Edge

In TRANSMIT Mode, if 0, the output of T8 is set to 0 when it starts to count. If 1, the output of T8 is set to 1 when it starts to count. When the counter is not enabled and this bit is set to 1 or 0, T8\_OUT is set to the opposite state of this bit. This ensures that when the clock is enabled, a transition occurs to the initial state set by CTR1, D1.

In DEMODULATION Mode, this bit is set to 1 when a rising edge is detected in the input signal. In order to reset the mode, a 1 should be written to this location.

## Initial\_T16 Out/Falling \_Edge

In TRANSMIT Mode, if it is 0, the output of T16 is set to 0 when it starts to count. If it is 1, the output of T16 is set to 1 when it starts to count. This bit is effective only in Normal or PING-PONG Mode (CTR1, D3; D2). When the counter is not enabled and this bit is set, T16\_OUT is set to the opposite state of this bit. This ensures that when the clock is enabled, a transition occurs to the initial state set by CTR1, D0.

In DEMODULATION Mode, this bit is set to 1 when a falling edge is detected in the input signal. In order to reset it, a 1 should be written to this location.

**Note:** Modifying CTR1 (D1 or D0) while the counters are enabled causes unpredictable output from T8/16\_OUT.

# CTR2 Counter/Timer 16 Control Register—CTR2(D)02H

Table 17 lists and briefly describes the fields for this register.



In Demodulation Mode, when set to 0, T16 captures and reloads on detection of all the edges. When set to 1, T16 captures and detects on the first edge but ignores the subsequent edges. For details, see the description of T16 Demodulation Mode on page 47.

# Time\_Out

This bit is set when T16 times out (terminal count reached). To reset the bit, write a 1 to this location.

# T16\_Clock

This bit defines the frequency of the input signal to Counter/Timer16.

# Capture\_INT\_Mask

This bit is set to allow an interrupt when data is captured into LO16 and HI16.

## Counter\_INT\_Mask

Set this bit to allow an interrupt when T16 times out.

## P35\_Out

This bit defines whether P35 is used as a normal output pin or T16 output.

# CTR3 T8/T16 Control Register—CTR3(D)03H

Table 18 lists and briefly describes the fields for this register. This register allows the  $T_8$  and  $T_{16}$  counters to be synchronized.

| Field                  | Bit Position |     | Value | Description       |
|------------------------|--------------|-----|-------|-------------------|
| T <sub>16</sub> Enable | 7            | R   | 0*    | Counter Disabled  |
|                        |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| T <sub>8</sub> Enable  | -6           | R   | 0*    | Counter Disabled  |
| -                      |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| Sync Mode              | 5            | R/W | 0**   | Disable Sync Mode |
|                        |              |     | 1     | Enable Sync Mode  |

#### Table 18. CTR3 (D)03H: T8/T16 Control Register



40

#### Table 18. CTR3 (D)03H: T8/T16 Control Register (Continued)

| Field    | Bit Position |   | Value | Description        |
|----------|--------------|---|-------|--------------------|
| Reserved | 43210        | R | 1     | Always reads 11111 |
|          |              | W | х     | No Effect          |

\*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery.

# **Counter/Timer Functional Blocks**

## **Input Circuit**

The edge detector monitors the input signal on P31 or P20. Based on CTR1 D5– D4, a pulse is generated at the Pos Edge or Neg Edge line when an edge is detected. Glitches in the input signal that have a width less than specified (CTR1 D3, D2) are filtered out (see Figure 18).



#### Figure 18. Glitch Filter Circuitry

## **T8 Transmit Mode**

Before T8 is enabled, the output of T8 depends on CTR1, D1. If it is 0, T8\_OUT is 1; if it is 1, T8\_OUT is 0. See Figure 19.



# R250 IRQ(FAH)





#### Figure 52. Interrupt Request Register (FAH: Read/Write)

### R251 IMR(FBH)



\* Default setting after reset

\* \* Only by using EI, DI instruction; DI is required before changing the IMR register

## Figure 53. Interrupt Mask Register (FBH: Read/Write)



MILLIMETER

MAX

2.65

0.30

2.44

0.46

0.30

12.95

7.60

10.65

0.40

1.00

1.07

1.27 BSC



INCH

мах

.104

.012

.096

.018

.012

.510

.299

.419

.016

.039

.042

.050 BSC

MIN

.094

.004

.088

.014

.009

.496

.291

.394

.012

.024

.038



Figure 60. 20-Pin SOIC Package Diagram

PS023803-0305







| 0141001 | MILLIMETER |          | INCH |            |       |       |
|---------|------------|----------|------|------------|-------|-------|
| SYMBOL  | MIN        | NOM      | MAX  | MIN        | NOM   | MAX   |
| A       | 1.73       | 1.85     | 1.98 | 0.068      | 0.073 | 0.078 |
| A1      | 0.05       | 0.13     | 0.21 | 0.002      | 0.005 | 0.008 |
| A2      | 1.68       | 1.73     | 1.83 | 0.066      | 0.068 | 0.072 |
| В       | 0.25       | 0.30     | 0.38 | 0.010      | 0.012 | 0.015 |
| С       | 0.13       | 0.15     | 0.22 | 0.005      | 0.006 | 0.009 |
| D       | 7.07       | 7.20     | 7.33 | 0.278      | 0.283 | 0.289 |
| E       | 5.20       | 5.30     | 5.38 | 0.205      | 0.209 | 0.212 |
| e       |            | 0.65 BSC |      | 0.0256 BSC |       |       |
| Н       | 7.65       | 7.80     | 7.90 | 0.301      | 0.307 | 0.311 |
| L       | 0.56       | 0.75     | 0.94 | 0.022      | 0.030 | 0.037 |
| Q1      | 0.74       | 0.78     | 0.82 | 0.029      | 0.031 | 0.032 |



DETAIL A

Н

CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

Figure 61. 20-Pin SSOP Package Diagram







Figure 68. 48-Pin SSOP Package Design

**Note:** Check with ZiLOG on the actual bonding diagram and coordinate for chip-on-board assembly.

ZGP323H Product Specification



# **Ordering Information**

#### 32KB Standard Temperature: 0° to +70°C

|                | •                   |                |                     |
|----------------|---------------------|----------------|---------------------|
| Part Number    | Description         | Part Number    | Description         |
| ZGP323HSH4832C | 48-pin SSOP 32K OTP | ZGP323HSS2832C | 28-pin SOIC 32K OTP |
| ZGP323HSP4032C | 40-pin PDIP 32K OTP | ZGP323HSH2032C | 20-pin SSOP 32K OTP |
| ZGP323HSK2832E | 28-pin CDIP 32K OTP | ZGP323HSK2032E | 20-pin CDIP 32K OTP |
| ZGP323HSK4032E | 40-pin CDIP 32K OTP | ZGP323HSP2032C | 20-pin PDIP 32K OTP |
| ZGP323HSH2832C | 28-pin SSOP 32K OTP | ZGP323HSS2032C | 20-pin SOIC 32K OTP |
| ZGP323HSP2832C | 28-pin PDIP 32K OTP |                |                     |
|                |                     |                |                     |

#### 32KB Extended Temperature: -40° to +105°C

|                | •                   |                |                     |
|----------------|---------------------|----------------|---------------------|
| Part Number    | Description         | Part Number    | Description         |
| ZGP323HEH4832C | 48-pin SSOP 32K OTP | ZGP323HES2832C | 28-pin SOIC 32K OTP |
| ZGP323HEP4032C | 40-pin PDIP 32K OTP | ZGP323HEH2032C | 20-pin SSOP 32K OTP |
| ZGP323HEH2832C | 28-pin SSOP 32K OTP | ZGP323HEP2032C | 20-pin PDIP 32K OTP |
| ZGP323HEP2832C | 28-pin PDIP 32K OTP | ZGP323HES2032C | 20-pin SOIC 32K OTP |

| 32KB Automotive Temperature: -40° to +125°C |                     |                |                     |  |
|---------------------------------------------|---------------------|----------------|---------------------|--|
| Part Number                                 | Description         | Part Number    | Description         |  |
| ZGP323HAH4832C                              | 48-pin SSOP 32K OTP | ZGP323HAS2832C | 28-pin SOIC 32K OTP |  |
| ZGP323HAP4032C                              | 40-pin PDIP 32K OTP | ZGP323HAH2032C | 20-pin SSOP 32K OTP |  |
| ZGP323HAH2832C                              | 28-pin SSOP 32K OTP | ZGP323HAP2032C | 20-pin PDIP 32K OTP |  |
| ZGP323HAP2832C                              | 28-pin PDIP 32K OTP | ZGP323HAS2032C | 20-pin SOIC 32K OTP |  |
| Replace C with G for Lead-Free Packaging    |                     |                |                     |  |





#### 4KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323HSH4804C | 48-pin SSOP 4K OTP | ZGP323HSS2804C | 28-pin SOIC 4K OTP |
| ZGP323HSP4004C | 40-pin PDIP 4K OTP | ZGP323HSH2004C | 20-pin SSOP 4K OTP |
| ZGP323HSH2804C | 28-pin SSOP 4K OTP | ZGP323HSP2004C | 20-pin PDIP 4K OTP |
| ZGP323HSP2804C | 28-pin PDIP 4K OTP | ZGP323HSS2004C | 20-pin SOIC 4K OTP |

#### 4KB Extended Temperature: -40° to +105°C

|                |                    | ń              |                    |
|----------------|--------------------|----------------|--------------------|
| Part Number    | Description        | Part Number    | Description        |
| ZGP323HEH4804C | 48-pin SSOP 4K OTP | ZGP323HES2804C | 28-pin SOIC 4K OTP |
| ZGP323HEP4004C | 40-pin PDIP 4K OTP | ZGP323HEH2004C | 20-pin SSOP 4K OTP |
| ZGP323HEH2804C | 28-pin SSOP 4K OTP | ZGP323HEP2004C | 20-pin PDIP 4K OTP |
| ZGP323HEP2804C | 28-pin PDIP 4K OTP | ZGP323HES2004C | 20-pin SOIC 4K OTP |
|                |                    |                |                    |

#### 4KB Automotive Temperature: -40° to +125°C

|                      | •                   |                |                    |
|----------------------|---------------------|----------------|--------------------|
| Part Number          | Description         | Part Number    | Description        |
| ZGP323HAH4804C       | 48-pin SSOP 4K OTP  | ZGP323HAS2804C | 28-pin SOIC 4K OTP |
| ZGP323HAP4004C       | 40-pin PDIP 4K OTP  | ZGP323HAH2004C | 20-pin SSOP 4K OTP |
| ZGP323HAH2804C       | 28-pin SSOP 4K OTP  | ZGP323HAP2004C | 20-pin PDIP 4K OTP |
| ZGP323HAP2804C       | 28-pin PDIP 4K OTP  | ZGP323HAS2004C | 20-pin SOIC 4K OTP |
| Replace C with G for | Lead-Free Packaging |                |                    |

| Additional Components                          |                     |                              |                    |  |  |
|------------------------------------------------|---------------------|------------------------------|--------------------|--|--|
| Part Number                                    | Description         | Part Number                  | Description        |  |  |
| ZGP323ICE01ZEM<br>(For 3.6V Emulation<br>only) | Emulator/programmer | ZGP32300100ZPR<br>(Ethernet) | Programming system |  |  |
|                                                |                     | ZGP32300200ZPR<br>(USB)      | Programming system |  |  |



For fast results, contact your local ZiLOG sales office for assistance in ordering the part desired.

# Codes

ZG = ZiLOG General Purpose Family

P = OTP

- 323 = Family Designation
- H = High Voltage
- T = Temparature
  - S = Standard 0° to +70°C
  - $E = Extended 40^{\circ} to + 105^{\circ}C$
  - A = Automotive  $-40^{\circ}$  to  $+125^{\circ}C$
- P = Package Type:
  - K = CDIP
  - P = PDIP
  - H = SSOP
  - S = SOIC

## = Number of Pins

- CC = Memory Size
- M = Molding Compound
- C = Standard Plastic Packaging Molding Compound
- G = Green Plastic Molding Compound
- E = Standard Cer Dip flow