# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | ·                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 16                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | ОТР                                                       |
| EEPROM Size                | ·                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                            |
| Supplier Device Package    | · ·                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323heh2008c |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





- Port 1: 0–3 pull-up transistors
- Port 1: 4–7 pull-up transistors
- Port 2: 0-7 pull-up transistors
- EPROM Protection
- WDT enabled at POR

# **General Description**

The ZGP323H is an OTP-based member of the MCU family of infrared microcontrollers. With 237B of general-purpose RAM and up to 32KB of OTP, ZiLOG<sup>®</sup>'s CMOS microcontrollers offer fast-executing, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, automated pulse generation/reception, and internal key-scan pull-up transistors.

The ZGP323H architecture (Figure 1) is based on ZiLOG's 8-bit microcontroller core with an Expanded Register File allowing access to register-mapped peripherals, input/output (I/O) circuits, and powerful counter/timer circuitry. The Z8<sup>®</sup> offers a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, automotive, computer peripheral, and battery-operated hand-held applications.

There are three basic address spaces available to support a wide range of configurations: Program Memory, Register File and Expanded Register File. The register file is composed of 256 Bytes (B) of RAM. It includes 4 I/O port registers, 16 control and status registers, and 236 general-purpose registers. The Expanded Register File consists of two additional register groups (F and D).

To unburden the program from coping with such real-time problems as generating complex waveforms or receiving and demodulating complex waveform/pulses, the Z8 GP OTP offers a new intelligent counter/timer architecture with 8-bit and 16-bit counter/timers (see Figure 2). Also included are a large number of user-selectable modes and two on-board comparators to process analog signals with separate reference voltages.

**Note:** All signals with an overline, "", are active Low. For example, B/W, in which WORD is active Low, and B/W, in which BYTE is active Low.

Power connections use the conventional descriptions listed in Table 3.



|       | I |    |            |    |   |           |
|-------|---|----|------------|----|---|-----------|
| NC    |   | 1  | $\bigcirc$ | 48 | _ | NC        |
| P25   |   | 2  |            | 47 | - | NC        |
| P26   |   | 3  |            | 46 | _ | P24       |
| P27   |   | 4  |            | 45 |   | P23       |
| P04   |   | 5  |            |    | _ | P22       |
| N/C   |   | 6  |            |    | - | P21       |
| P05   |   | 7  |            |    | _ | P20       |
| P06   |   | 8  |            | 42 |   | P03       |
| P14   |   | 9  |            | 40 |   | P13       |
| P15   |   | 10 |            | 39 | - | P12       |
| P07   |   | 11 |            | 38 |   | VSS       |
| VDD   |   | 12 | 48-Pin     | 37 |   | VSS       |
| VDD   |   | 13 | SSOP       |    | _ | N/C       |
| N/C   |   | 14 |            | 35 | - | P02       |
| P16   |   | 15 |            | 34 |   | P11       |
| P17   |   | 16 |            |    |   | P10       |
| XTAL2 |   | 17 |            | 32 | - | P01       |
| XTAL1 | Π | 18 |            | 31 |   | P00       |
| P31   |   | 19 |            | 30 |   | N/C       |
| P32   |   | 20 |            | 29 | - | PREF1/P30 |
| P33   |   | 21 |            | 28 |   | P36       |
|       |   | 22 |            | 27 |   | P37       |
|       |   | 22 |            | 26 | _ | P35       |
| VSS   |   | 23 |            | 25 | _ | RESET     |
|       |   | 27 |            | 25 |   |           |

Figure 6. 48-Pin SSOP Pin Configuration

Table 6. 40- and 48-Pin Configuration

| 40-Pin PDIP # | 48-Pin SSOP # | Symbol |
|---------------|---------------|--------|
| 26            | 31            | P00    |
| 27            | 32            | P01    |
| 30            | 35            | P02    |
| 34            | 41            | P03    |
| 5             | 5             | P04    |
| 6             | 7             | P05    |
| 7             | 8             | P06    |
| 10            | 11            | P07    |
| 28            | 33            | P10    |
| 29            | 34            | P11    |
| 32            | 39            | P12    |



| 40-Pin PDIP # | 48-Pin SSOP # | Symbol          |
|---------------|---------------|-----------------|
| 33            | 40            | P13             |
| 8             | 9             | P14             |
| 9             | 10            | P15             |
| 12            | 15            | P16             |
| 13            | 16            | P17             |
| 35            | 42            | P20             |
| 36            | 43            | P21             |
| 37            | 44            | P22             |
| 38            | 45            | P23             |
| 39            | 46            | P24             |
| 2             | 2             | P25             |
| 3             | 3             | P26             |
| 4             | 4             | P27             |
| 16            | 19            | P31             |
| 17            | 20            | P32             |
| 18            | 21            | P33             |
| 19            | 22            | P34             |
| 22            | 26            | P35             |
| 24            | 28            | P36             |
| 23            | 27            | P37             |
| 20            | 23            | NC              |
| 40            | 47            | NC              |
| 1             | 1             | NC              |
| 21            | 25            | RESET           |
| 15            | 18            | XTAL1           |
| 14            | 17            | XTAL2           |
| 11            | 12, 13        | V <sub>DD</sub> |
| 31            | 24, 37, 38    | V <sub>SS</sub> |
| 25            | 29            | Pref1/P30       |
|               | 48            | NC              |
|               | 6             | NC              |
|               | 14            | NC              |
|               | 30            | NC              |
|               | 36            | NC              |
|               |               |                 |

# Table 6. 40- and 48-Pin Configuration (Continued)



# **Absolute Maximum Ratings**

Stresses greater than those listed in Table 8 might cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period might affect device reliability.

#### Table 7. Absolute Maximum Ratings

| Parameter                                           | Minimum | Maximum | Units | Notes |
|-----------------------------------------------------|---------|---------|-------|-------|
| Ambient temperature under bias                      | -40     | 125     | ° C   | 1     |
| Storage temperature                                 | -65     | +150    | ° C   |       |
| Voltage on any pin with respect to $V_{SS}$         | -0.3    | 7.0     | V     | 2     |
| Voltage on $V_{DD}$ pin with respect to $V_{SS}$    | -0.3    | 7.0     | V     |       |
| Maximum current on input and/or inactive output pin | -5      | +5      | μA    |       |
| Maximum output current from active output pin       | -25     | +25     | mA    |       |
| Maximum current into $V_{DD}$ or out of $V_{SS}$    |         | 75      | mA    |       |
| Natas:                                              |         |         |       |       |

Notes:

1. See Ordering Information.

2. This voltage applies to all pins except the following: V<sub>DD</sub>, P32, P33 and RESET.

# **Standard Test Conditions**

The characteristics listed in this product specification apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Figure 7).



Figure 7. Test Load Diagram



#### Table 11. GP323HA DC Characteristics (Continued)

|                  |                                     |                 | T <sub>A</sub> = -40°  | C to +125   | °C  |       |                                        |                            |
|------------------|-------------------------------------|-----------------|------------------------|-------------|-----|-------|----------------------------------------|----------------------------|
| Symbol           | Parameter                           | V <sub>CC</sub> | Min                    | Typ(7)      | Max | Units | Conditions                             | Notes                      |
| V <sub>HVD</sub> | Vcc High Voltage<br>Detection       |                 |                        | 2.7         |     | V     |                                        |                            |
| Notes:           |                                     |                 |                        |             |     |       |                                        |                            |
| 1. All o         | outputs unloaded, inpu              | ıts at rail.    |                        |             |     |       |                                        |                            |
| 2. CL1           | 1 = CL2 = 100 pF.                   |                 |                        |             |     |       |                                        |                            |
| 3. Osc           | cillator stopped.                   |                 |                        |             |     |       |                                        |                            |
| 4. Osc           | cillator stops when V <sub>CC</sub> | falls below     | V <sub>BO</sub> limit. |             |     |       |                                        |                            |
| volt             | age fluctuations are a              | nticipated, su  | ch as thos             | e resulting |     |       | cally close to VCC and<br>nfrared LED. | $V_{SS}$ pins if operating |
| 6. Cor           | mparator and Timers a               | re on. Interru  | pt disabled            | 1.          |     |       |                                        |                            |

7. Typical values shown are at 25 degrees C.

#### Table 12. EPROM/OTP Characteristics

| Symbol | Parameter                  | Min. | Тур. | Max. | Unit    | Notes |
|--------|----------------------------|------|------|------|---------|-------|
|        | Erase Time                 | 15   |      |      | Minutes | 1,3   |
|        | Data Retention @ use years |      | 10   |      | Years   | 2     |
|        | Program/Erase Endurance    | 100  |      |      | Cycles  | 1     |

Notes:

1. For windowed cerdip package only.

2. Standard: 0°C to 70°C; Extended: -40°C to +105°C; Automotive: -40°C to +125°C. Determined using the Arrhenius model, which is an industry standard for estimating data retention of floating gate technologies:

AF = exp[(Ea/k)\*(1/Tuse - 1/TStress)] Where: Ea is the intrinsic activation energy (eV; typ. 0.8) k is Boltzman's constant (8.67 x 10-5 eV/°K) °K = -273.16°C Tuse = Use Temperature in °K TStress = Stress Temperature in °K 3. At a stable UV Lamp output of 20mW/CM<sup>2</sup>



# **AC Characteristics**





Figure 8. AC Timing Diagram



CTR1(0D)01H" on page 35). Other edge detect and IRQ modes are described in Table 14.

**Note:** Comparators are powered down by entering Stop Mode. For P31–P33 to be used in a Stop Mode Recovery (SMR) source, these inputs must be placed into digital mode.

| Pin       | I/O | Counter/Timers | Comparator | Interrupt |
|-----------|-----|----------------|------------|-----------|
| Pref1/P30 | IN  |                | RF1        |           |
| P31       | IN  | IN             | AN1        | IRQ2      |
| P32       | IN  |                | AN2        | IRQ0      |
| P33       | IN  |                | RF2        | IRQ1      |
| P34       | OUT | Т8             | AO1        |           |
| P35       | OUT | T16            |            |           |
| P36       | OUT | T8/16          |            |           |
| P37       | OUT |                | AO2        |           |
| P20       | I/O | IN             |            |           |

## Table 14. Port 3 Pin Function Summary

>

Port 3 also provides output for each of the counter/timers and the AND/OR Logic (see Figure 13). Control is performed by programming bits D5–D4 of CTR1, bit 0 of CTR0, and bit 0 of CTR2.



| Leastion of C                    | 0700      | Not Accessible      |
|----------------------------------|-----------|---------------------|
| Location of 3                    | 2768<br>1 | On-Chip             |
| instruction                      |           | ROM                 |
| executed<br>after RESET          |           |                     |
|                                  | 12        | Reset Start Address |
|                                  | 11        | IRQ5                |
|                                  | 10        | IRQ5                |
|                                  | 9         | IRQ4                |
|                                  | 8         | IRQ4                |
|                                  | 7         | IRQ3                |
| Interrupt Vector<br>(Lower Byte) | 6         | IRQ3                |
|                                  | 5         | IRQ2                |
| Interrupt Vecto                  | 4<br>r    | ✓ IRQ2              |
| (Upper Byte                      |           | IRQ1                |
|                                  | 2         | IRQ1                |
|                                  | 1         | IRQ0                |
|                                  | 0         | IRQ0                |



# **Expanded Register File**

The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8<sup>®</sup> register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the



# 35

# Capture\_INT\_Mask

Set this bit to allow an interrupt when data is captured into either LO8 or HI8 upon a positive or negative edge detection in demodulation mode.

# Counter\_INT\_Mask

Set this bit to allow an interrupt when T8 has a timeout.

### P34\_Out

This bit defines whether P34 is used as a normal output pin or the T8 output.

# T8 and T16 Common Functions—CTR1(0D)01H

This register controls the functions in common with the T8 and T16.

Table 16 lists and briefly describes the fields for this register.

| Field             | Bit Position |     | Value | Description       |
|-------------------|--------------|-----|-------|-------------------|
| Mode              | 7            | R/W | 0*    | Transmit Mode     |
|                   |              |     |       | Demodulation Mode |
| P36_Out/          | -6           | R/W |       | Transmit Mode     |
| Demodulator_Input |              |     | 0*    | Port Output       |
|                   |              |     | 1     | T8/T16 Output     |
|                   |              |     |       | Demodulation Mode |
|                   |              |     | 0*    | P31               |
|                   |              |     | 1     | P20               |
| T8/T16_Logic/     | 54           | R/W |       | Transmit Mode     |
| Edge _Detect      |              |     | 00**  | AND               |
| -                 |              |     | 01    | OR                |
|                   |              |     | 10    | NOR               |
|                   |              |     | 11    | NAND              |
|                   |              |     |       | Demodulation Mode |
|                   |              |     | 00**  | Falling Edge      |
|                   |              |     | 01    | Rising Edge       |
|                   |              |     | 10    | Both Edges        |
|                   |              |     | 11    | Reserved          |

#### Table 16. CTR1(0D)01H T8 and T16 Common Functions



| Field             | Bit Position |     | Value | Description            |
|-------------------|--------------|-----|-------|------------------------|
| Transmit_Submode/ | 32           | R/W |       | Transmit Mode          |
| Glitch_Filter     |              |     | 00*   | Normal Operation       |
|                   |              |     | 01    | Ping-Pong Mode         |
|                   |              |     | 10    | T16_Out = 0            |
|                   |              |     | 11    | T16_Out = 1            |
|                   |              |     |       | Demodulation Mode      |
|                   |              |     | 00*   | No Filter              |
|                   |              |     | 01    | 4 SCLK Cycle           |
|                   |              |     | 10    | 8 SCLK Cycle           |
|                   |              |     | 11    | Reserved               |
| Initial_T8_Out/   | 1-           |     |       | Transmit Mode          |
| Rising Edge       |              | R/W | 0*    | T8_OUT is 0 Initially  |
|                   |              |     | 1     | T8_OUT is 1 Initially  |
|                   |              |     |       | Demodulation Mode      |
|                   |              | R   | 0*    | No Rising Edge         |
|                   |              |     | 1     | Rising Edge Detected   |
|                   |              | W   | 0     | No Effect              |
|                   |              |     | 1     | Reset Flag to 0        |
| Initial_T16_Out/  | 0            |     |       | Transmit Mode          |
| Falling_Edge      |              | R/W | 0*    | T16_OUT is 0 Initially |
|                   |              |     | 1     | T16_OUT is 1 Initially |
|                   |              |     |       | Demodulation Mode      |
|                   |              | R   | 0*    | No Falling Edge        |
|                   |              |     | 1     | Falling Edge Detected  |
|                   |              | W   | 0     | No Effect              |
|                   |              |     | 1     | Reset Flag to 0        |

#### Table 16.CTR1(0D)01H T8 and T16 Common Functions (Continued)

#### Note:

\*Default at Power-On Reset

\*Default at Power-On Reset. Not reset with Stop Mode recovery.

#### Mode

If the result is 0, the counter/timers are in TRANSMIT mode; otherwise, they are in DEMODULATION mode.

#### P36\_Out/Demodulator\_Input

In TRANSMIT Mode, this bit defines whether P36 is used as a normal output pin or the combined output of T8 and T16.

In DEMODULATION Mode, this bit defines whether the input signal to the Counter/Timers is from P20 or P31.

If the input signal is from Port 31, a capture event may also generate an IRQ2 interrupt. To prevent generating an IRQ2, either disable the IRQ2 interrupt by clearing its IMR bit D2 or use P20 as the input.



# T8/T16\_Logic/Edge \_Detect

In TRANSMIT Mode, this field defines how the outputs of T8 and T16 are combined (AND, OR, NOR, NAND).

In DEMODULATION Mode, this field defines which edge should be detected by the edge detector.

#### Transmit\_Submode/Glitch Filter

In Transmit Mode, this field defines whether T8 and T16 are in the PING-PONG mode or in independent normal operation mode. Setting this field to "NORMAL OPERATION Mode" terminates the "PING-PONG Mode" operation. When set to 10, T16 is immediately forced to a 0; a setting of 11 forces T16 to output a 1.

In DEMODULATION Mode, this field defines the width of the glitch that must be filtered out.

#### Initial\_T8\_Out/Rising\_Edge

In TRANSMIT Mode, if 0, the output of T8 is set to 0 when it starts to count. If 1, the output of T8 is set to 1 when it starts to count. When the counter is not enabled and this bit is set to 1 or 0, T8\_OUT is set to the opposite state of this bit. This ensures that when the clock is enabled, a transition occurs to the initial state set by CTR1, D1.

In DEMODULATION Mode, this bit is set to 1 when a rising edge is detected in the input signal. In order to reset the mode, a 1 should be written to this location.

#### Initial\_T16 Out/Falling \_Edge

In TRANSMIT Mode, if it is 0, the output of T16 is set to 0 when it starts to count. If it is 1, the output of T16 is set to 1 when it starts to count. This bit is effective only in Normal or PING-PONG Mode (CTR1, D3; D2). When the counter is not enabled and this bit is set, T16\_OUT is set to the opposite state of this bit. This ensures that when the clock is enabled, a transition occurs to the initial state set by CTR1, D0.

In DEMODULATION Mode, this bit is set to 1 when a falling edge is detected in the input signal. In order to reset it, a 1 should be written to this location.

**Note:** Modifying CTR1 (D1 or D0) while the counters are enabled causes unpredictable output from T8/16\_OUT.

# CTR2 Counter/Timer 16 Control Register—CTR2(D)02H

Table 17 lists and briefly describes the fields for this register.







Figure 19. Transmit Mode Flowchart



42

When T8 is enabled, the output T8\_OUT switches to the initial value (CTR1, D1). If the initial value (CTR1, D1) is 0, TC8L is loaded; otherwise, TC8H is loaded into the counter. In SINGLE-PASS Mode (CTR0, D6), T8 counts down to 0 and stops, T8\_OUT toggles, the timeout status bit (CTR0, D5) is set, and a timeout interrupt can be generated if it is enabled (CTR0, D1). In Modulo-N Mode, upon reaching terminal count, T8\_OUT is toggled, but no interrupt is generated. From that point, T8 loads a new count (if the T8\_OUT level now is 0), TC8L is loaded; if it is 1, TC8H is loaded. T8 counts down to 0, toggles T8\_OUT, and sets the timeout status bit (CTR0, D5), thereby generating an interrupt if enabled (CTR0, D1). One cycle is thus completed. T8 then loads from TC8H or TC8L according to the T8\_OUT level and repeats the cycle. See Figure 20.



Figure 20. 8-Bit Counter/Timer Circuits

You can modify the values in TC8H or TC8L at any time. The new values take effect when they are loaded.



**Caution:** To ensure known operation do not write these registers at the time the values are to be loaded into the counter/timer. *An initial count of 1 is not allowed (a non-function occurs).* An initial count of 0 causes TC8 to count from 0 to FFH to FEH.



Caution: Do not load these registers at the time the values are to be loaded into the counter/timer to ensure known operation. An initial count of 1 is not allowed. An initial count of 0 causes T16 to count from 0 to FFFFH to FFFFH. Transition from 0 to FFFFH is not a timeout condition.







Figure 27. T16\_OUT in Modulo-N Mode

# **T16 DEMODULATION Mode**

The user must program TC16L and TC16H to FFH. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures HI16 and LO16, reloads, and begins counting.

# If D6 of CTR2 Is 0

When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFH and starts again.

This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks).



# Stop Mode Recovery Register 2 (SMR2)

This register determines the mode of Stop Mode Recovery for SMR2 (Figure 36).

SMR2(0F)DH

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----|----|----|----|----|----|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |    |    |    |    |    | _  |    | <ul> <li>Reserved (Must be 0)</li> <li>Reserved (Must be 0)</li> <li>Stop-Mode Recovery Source 2</li> <li>000 POR Only *</li> <li>001 NAND P20, P21, P22, P23</li> <li>010 NAND P20, P21, P22, P23, P24, P25, P26, P27</li> <li>011 NOR P31, P32, P33</li> <li>100 NAND P31, P32, P33</li> <li>101 NOR P31, P32, P33, P00, P07</li> <li>110 NAND P31, P32, P33, P00, P07</li> <li>111 NAND P31, P32, P33, P20, P21, P22</li> </ul> |
|    |    |    |    |    |    |    |    | Reserved (Must be 0)                                                                                                                                                                                                                                                                                                                                                                                                               |
|    |    |    |    |    |    |    |    | Recovery Level * *<br>0 Low *<br>1 High                                                                                                                                                                                                                                                                                                                                                                                            |
|    |    |    |    |    |    |    |    | Reserved (Must be 0)                                                                                                                                                                                                                                                                                                                                                                                                               |

Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

\* Default setting after reset

\* \* At the XOR gate input

# Figure 36. Stop Mode Recovery Register 2 ((0F)DH:D2–D4, D6 Write Only)

If SMR2 is used in conjunction with SMR, either of the specified events causes a Stop Mode Recovery.



**Note:** Port pins configured as outputs are ignored as an SMR or SMR2 recovery source. For example, if the NAND or P23–P20 is selected as the recovery source and P20 is configured as an output, the remaining SMR pins (P23–P21) form the NAND equation.



# **Expanded Register File Control Registers (0D)**

The expanded register file control registers (0D) are depicted in Figure 39 through Figure 43.

## CTR0(0D)00H

|    |    |    | 1  | 1  |    | 1  |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----|----|----|----|----|----|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|    |    |    |    |    |    |    |    | <ul> <li>0 P34 as Port Output * <ul> <li>1 Timer8 Output</li> </ul> </li> <li>0 Disable T8 Timeout Interrupt * * <ul> <li>1 Enable T8 Timeout Interrupt</li> </ul> </li> <li>0 Disable T8 Data Capture Interrupt * * <ul> <li>1 Enable T8 Data Capture Interrupt * *</li> </ul> </li> <li>1 Enable T8 Data Capture Interrupt * * <ul> <li>1 Enable T8 Data Capture Interrupt</li> </ul> </li> <li>00 SCLK on T8* * <ul> <li>01 SCLK/2 on T8</li> <li>10 SCLK/4 on T8</li> <li>11 SCLK/8 on T8</li> </ul> </li> <li>R 0 No T8 Counter Timeout * * <ul> <li>R 1 T8 Counter Timeout Occurred</li> <li>W 0 No Effect</li> <li>W 1 Reset Flag to 0</li> </ul> </li> <li>0 Modulo-N * <ul> <li>1 Single Pass</li> <li>R 0 T8 Disabled *</li> <li>R 1 T8 Enabled</li> <li>W 0 Stop T8</li> <li>W 1 Enable T8</li> </ul> </li> </ul> |

\* Default setting after reset.

\* \* Default setting after Reset.. Not reset with a Stop-Mode recovery.

#### Figure 39. TC8 Control Register ((0D)O0H: Read/Write Except Where Noted)



## R248 P01M(F8H)



\* Default setting after reset; only P00, P01 and P07 are available on 20-pin configurations.

#### Figure 50. Port 0 and 1 Mode Register (F8H: Write Only)



# R250 IRQ(FAH)





#### Figure 52. Interrupt Request Register (FAH: Read/Write)

#### R251 IMR(FBH)



\* Default setting after reset

\* \* Only by using EI, DI instruction; DI is required before changing the IMR register

#### Figure 53. Interrupt Mask Register (FBH: Read/Write)







| 044001 |           | MILLIMETER |      | INCH       |       |       |  |
|--------|-----------|------------|------|------------|-------|-------|--|
| SYMBOL | MIN       | NOM        | MAX  | MIN        | NOM   | MAX   |  |
| A      | 1.73      | 1.85       | 1.98 | 0.068      | 0.073 | 0.078 |  |
| A1     | 0.05      | 0.13       | 0.21 | 0.002      | 0.005 | 0.008 |  |
| A2     | 1.68      | 1.73       | 1.83 | 0.066      | 0.068 | 0.072 |  |
| В      | 0.25      | 0.30       | 0.38 | 0.010      | 0.012 | 0.015 |  |
| С      | 0.13      | 0.15       | 0.22 | 0.005      | 0.006 | 0.009 |  |
| D      | 7.07      | 7.20       | 7.33 | 0.278      | 0.283 | 0.289 |  |
| E      | 5.20      | 5.30       | 5.38 | 0.205      | 0.209 | 0.212 |  |
| e      |           | 0.65 BSC   |      | 0.0256 BSC |       |       |  |
| Н      | 7.65      | 7.80       | 7.90 | 0.301      | 0.307 | 0.311 |  |
| L      | 0.56 0.75 |            | 0.94 | 0.022      | 0.030 | 0.037 |  |
| Q1     | 0.74      | 0.78       | 0.82 | 0.029      | 0.031 | 0.032 |  |



DETAIL A

Н

CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

Figure 61. 20-Pin SSOP Package Diagram

# ZGP323H Z8<sup>®</sup> OTP Microcontroller with IR Timers



T8\_Capture\_LO 32 register file 30 expanded 26 register pointer 29 detail 31 reset pin function 25 resets and WDT 63 S SCLK circuit 58 single-pass mode T16\_OUT 47 T8\_OUT 43 stack 31 standard test conditions 10 standby modes 1 stop instruction, counter/timer 54 stop mode recovery 2 register 61 source 59 stop mode recovery 2 61 stop mode recovery register 57 Т T16 transmit mode 46 T16\_Capture\_HI 32 T8 transmit mode 40 T8\_Capture\_HI 32 test conditions, standard 10 test load diagram 10 timing diagram, AC 16 transmit mode flowchart 41 V VCC 5 voltage brown-out/standby 64 detection and flags 65 voltage detection register 71 W watch-dog timer mode registerwatch-dog timer mode register 62 time select 63

X XTAL1 5 XTAL1 pin function 18 XTAL2 5 XTAL2 pin function 18