



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                               |
|----------------------------|---------------------------------------------------------------|
| Product Status             | Obsolete                                                      |
| Core Processor             | Z8                                                            |
| Core Size                  | 8-Bit                                                         |
| Speed                      | 8MHz                                                          |
| Connectivity               | -                                                             |
| Peripherals                | HLVD, POR, WDT                                                |
| Number of I/O              | 16                                                            |
| Program Memory Size        | 32KB (32K x 8)                                                |
| Program Memory Type        | OTP                                                           |
| EEPROM Size                | -                                                             |
| RAM Size                   | 237 x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                     |
| Data Converters            | -                                                             |
| Oscillator Type            | Internal                                                      |
| Operating Temperature      | -40°C ~ 105°C (TA)                                            |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                |
| Supplier Device Package    | -                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323heh2032c00tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact:

#### **ZiLOG Worldwide Headquarters**

532 Race Street San Jose, CA 95126-3432 Telephone: 408.558.8500

Fax: 408.558.8300 www.zilog.com

ZiLOG is a registered trademark of ZiLOG Inc. in the United States and in other countries. All other products and/or service names mentioned herein may be trademarks of the companies with which they are associated.

#### **Document Disclaimer**

©2005 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Devices sold by ZiLOG, Inc. are covered by warranty and limitation of liability provisions appearing in the ZiLOG, Inc. Terms and Conditions of Sale. ZiLOG, Inc. makes no warranty of merchantability or fitness for any purpose. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.

Disclaimer PS023803-0305



# **Table of Contents**

| Revision Historyiii                                                                |
|------------------------------------------------------------------------------------|
| Development Features                                                               |
| General Description                                                                |
| Pin Description                                                                    |
| Absolute Maximum Ratings                                                           |
| Standard Test Conditions                                                           |
| DC Characteristics                                                                 |
| AC Characteristics                                                                 |
| Pin Functions                                                                      |
| XTAL2 Crystal 2 (Time-Based Output) 18   Port 0 (P07–P00) 18   Port 1 (P17–P10) 19 |
| Port 2 (P27–P20)                                                                   |
| Port 3 (P37–P30)                                                                   |
| Functional Description                                                             |
| Program Memory                                                                     |
| Expanded Register File                                                             |
| Stack                                                                              |
| Timers                                                                             |
| Expanded Register File Control Registers (0D)                                      |
| Expanded Register File Control Registers (0F)                                      |
| Standard Control Registers                                                         |
| Package Information                                                                |
| Ordering Information                                                               |

PS023803-0305 Table of Contents



# List of Tables

| Table 1.  | Revision History of this Document ii             |
|-----------|--------------------------------------------------|
| Table 2.  | Features                                         |
| Table 3.  | Power Connections 3                              |
| Table 4.  | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification 5 |
| Table 5.  | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification 6 |
| Table 6.  | 40- and 48-Pin Configuration                     |
| Table 7.  | Absolute Maximum Ratings                         |
| Table 8.  | Capacitance                                      |
| Table 9.  | GP323HS DC Characteristics                       |
| Table 10. | GP323HE DC Characteristics                       |
| Table 11. | GP323HA DC Characteristics                       |
| Table 12. | EPROM/OTP Characteristics                        |
| Table 13. | AC Characteristics                               |
| Table 14. | Port 3 Pin Function Summary                      |
| Table 15. | CTR1(0D)01H T8 and T16 Common Functions          |
| Table 16. | Interrupt Types, Sources, and Vectors 52         |
| Table 17. | IRQ Register                                     |
| Table 18. | SMR2(F)0DH:Stop Mode Recovery Register 2* 58     |
| Table 19. | Stop Mode Recovery Source 60                     |
| Table 20. | Watch-Dog Timer Time Select 63                   |
| Table 21. | EPROM Selectable Options 64                      |

PS023803-0305 List of Tables

**Table 13. AC Characteristics** 

|    |                  | T <sub>A</sub> =0°C to +70°C (S)<br>-40°C to +105°C (E)<br>-40°C to +125°C (A)<br>8.0MHz |                                          |                     |         |                      |       | Watch-Dog<br>Timer<br>Mode<br>Register |
|----|------------------|------------------------------------------------------------------------------------------|------------------------------------------|---------------------|---------|----------------------|-------|----------------------------------------|
| No | Symbol           | Parameter                                                                                | V <sub>CC</sub>                          | Minimum             | Maximum | Units                | Notes |                                        |
| 1  | ТрС              | Input Clock Period                                                                       | 2.0-5.5                                  | 121                 | DC      | ns                   | 1     |                                        |
| 2  | TrC,TfC          | Clock Input Rise and Fall Times                                                          | 2.0-5.5                                  |                     | 25      | ns                   | 1     |                                        |
| 3  | TwC              | Input Clock Width                                                                        | 2.0-5.5                                  | 37                  |         | ns                   | 1     |                                        |
| 4  | TwTinL           | Timer Input<br>Low Width                                                                 | 2.0<br>5.5                               | 100<br>70           |         | ns                   | 1     |                                        |
| 5  | TwTinH           | Timer Input High<br>Width                                                                | 2.0-5.5                                  | ЗТрС                |         |                      | 1     |                                        |
| 6  | TpTin            | Timer Input Period                                                                       | 2.0-5.5                                  | 8ТрС                |         |                      | 1     |                                        |
| 7  | TrTin,TfTin      | Timer Input Rise and Fall Timers                                                         | 2.0-5.5                                  |                     | 100     | ns                   | 1     |                                        |
| 8  | TwlL             | Interrupt Request<br>Low Time                                                            | 2.0<br>5.5                               | 100<br>70           |         | ns                   | 1, 2  |                                        |
| 9  | TwlH             | Interrupt Request<br>Input High Time                                                     | 2.0-5.5                                  | 5TpC                |         |                      | 1, 2  |                                        |
| 10 | Twsm             | Stop-Mode<br>Recovery Width                                                              | 2.0-5.5                                  | 12                  |         | ns                   | 3     |                                        |
|    |                  | Spec                                                                                     |                                          | 5TpC                |         |                      | 4     |                                        |
| 11 | Tost             | Oscillator<br>Start-Up Time                                                              | 2.0-5.5                                  |                     | 5TpC    |                      | 4     |                                        |
| 12 | Twdt             | Watch-Dog Timer<br>Delay Time                                                            | 2.0-5.5<br>2.0-5.5<br>2.0-5.5<br>2.0-5.5 | 5<br>10<br>20<br>80 |         | ms<br>ms<br>ms<br>ms |       | 0, 0<br>0, 1<br>1, 0<br>1, 1           |
| 13 | T <sub>POR</sub> | Power-On Reset                                                                           | 2.0-5.5                                  | 2.5                 | 10      | ms                   |       |                                        |
|    |                  |                                                                                          |                                          |                     |         |                      |       |                                        |

## Notes:

- 1. Timing Reference uses 0.9  $V_{CC}$  for a logic 1 and 0.1  $V_{CC}$  for a logic 0. 2. Interrupt request through Port 3 (P33–P31).
- 3. SMR D5 = 1.
- 4. SMR D5 = 0.

PS023803-0305 **AC Characteristics** 

23

CTR1(0D)01H" on page 35). Other edge detect and IRQ modes are described in Table 14.

**Note:** Comparators are powered down by entering Stop Mode. For P31-P33 to be used in a Stop Mode Recovery (SMR) source, these inputs must be placed into digital mode.

**Table 14. Port 3 Pin Function Summary** 

| Pin       | I/O | Counter/Timers | Comparator | Interrupt |
|-----------|-----|----------------|------------|-----------|
| Pref1/P30 | IN  |                | RF1        |           |
| P31       | IN  | IN             | AN1        | IRQ2      |
| P32       | IN  |                | AN2        | IRQ0      |
| P33       | IN  |                | RF2        | IRQ1      |
| P34       | OUT | Т8             | AO1        |           |
| P35       | OUT | T16            |            |           |
| P36       | OUT | T8/16          |            |           |
| P37       | OUT |                | AO2        |           |
| P20       | I/O | IN             |            |           |

Port 3 also provides output for each of the counter/timers and the AND/OR Logic (see Figure 13). Control is performed by programming bits D5-D4 of CTR1, bit 0 of CTR0, and bit 0 of CTR2.

PS023803-0305 Pin Functions

Table 15. CTR0(D)00H Counter/Timer8 Control Register (Continued)

| Field            | Bit Position |     | Value    | Description                                             |
|------------------|--------------|-----|----------|---------------------------------------------------------|
| Counter_INT_Mask | 1-           | R/W | 0**<br>1 | Disable Time-Out Interrupt<br>Enable Time-Out Interrupt |
| P34_Out          | 0            | R/W | 0*<br>1  | P34 as Port Output<br>T8 Output on P34                  |

#### Note:

#### T8 Enable

This field enables T8 when set (written) to 1.

## Single/Modulo-N

When set to 0 (Modulo-N), the counter reloads the initial value when the terminal count is reached. When set to 1 (single-pass), the counter stops when the terminal count is reached.

### **Timeout**

This bit is set when T8 times out (terminal count reached). To reset this bit, write a 1 to its location.



**Caution:** Writing a 1 is the only way to reset the Terminal Count status condition. Reset this bit before using/enabling the counter/timers.

> The first clock of T8 might not have complete clock width and can occur any time when enabled.



**Note:** Take care when using the OR or AND commands to manipulate CTR0, bit 5 and CTR1, bits 0 and 1 (Demodulation Mode). These instructions use a Read-Modify-Write sequence in which the current status from the CTR0 and CTR1 registers is ORed or ANDed with the designated value and then written back into the registers.

#### T8 Clock

This bit defines the frequency of the input signal to T8.

<sup>\*</sup>Indicates the value upon Power-On Reset.

<sup>\*\*</sup>Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery.

In Demodulation Mode, when set to 0, T16 captures and reloads on detection of all the edges. When set to 1, T16 captures and detects on the first edge but ignores the subsequent edges. For details, see the description of T16 Demodulation Mode on page 47.

## Time\_Out

This bit is set when T16 times out (terminal count reached). To reset the bit, write a 1 to this location.

#### T16 Clock

This bit defines the frequency of the input signal to Counter/Timer16.

## Capture\_INT\_Mask

This bit is set to allow an interrupt when data is captured into LO16 and HI16.

## Counter\_INT\_Mask

Set this bit to allow an interrupt when T16 times out.

## P35\_Out

This bit defines whether P35 is used as a normal output pin or T16 output.

#### CTR3 T8/T16 Control Register—CTR3(D)03H

Table 18 lists and briefly describes the fields for this register. This register allows the  $T_8$  and  $T_{16}$  counters to be synchronized.

Table 18. CTR3 (D)03H: T8/T16 Control Register

| Field                  | Bit Position |     | Value | Description       |
|------------------------|--------------|-----|-------|-------------------|
| T <sub>16</sub> Enable | 7            | R   | 0*    | Counter Disabled  |
|                        |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| T <sub>8</sub> Enable  | -6           | R   | 0*    | Counter Disabled  |
| -                      |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| Sync Mode              | 5            | R/W | 0**   | Disable Sync Mode |
| •                      |              |     | 1     | Enable Sync Mode  |

**Note:** The letter h denotes hexadecimal values.

Transition from 0 to FFh is not a timeout condition.

 $\bigwedge$ 

**Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended.

Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur. See Figure 21 and Figure 22.



Figure 21. T8\_OUT in Single-Pass Mode



Figure 22. T8\_OUT in Modulo-N Mode

#### **T8 Demodulation Mode**

The user must program TC8L and TC8H to FFH. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put



Figure 28. Ping-Pong Mode Diagram

## **Initiating PING-PONG Mode**

First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29.



Figure 29. Output Circuit

The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value.

53

#### Clock

The device's on-chip oscillator has a high-gain, parallel-resonant amplifier, for connection to a crystal or ceramic resonator, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal must be AT cut, 1 MHz to 8 MHz maximum, with a series resistance (RS) less than or equal to 100  $\Omega$ . The on-chip oscillator can be driven with a suitable external clock source.

The crystal must be connected across XTAL1 and XTAL2 using the recommended capacitors (capacitance greater than or equal to 22 pF) from each pin to ground.



Figure 31. Oscillator Configuration



Figure 34. SCLK Circuit

## Stop-Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 22).

## Stop-Mode Recovery Register 2—SMR2(F)0DH

Table 21 lists and briefly describes the fields for this register.

Table 21.SMR2(F)0DH:Stop Mode Recovery Register 2\*

| Field          | Bit Position |   | Value            | Description                  |
|----------------|--------------|---|------------------|------------------------------|
| Reserved       | 7            |   | 0                | Reserved (Must be 0)         |
| Recovery Level | -6           | W | 0 <sup>†</sup>   | Low                          |
|                |              |   | 1                | High                         |
| Reserved       | 5            |   | 0                | Reserved (Must be 0)         |
| Source         | 432          | W | 000 <sup>†</sup> | A. POR Only                  |
|                |              |   | 001              | B. NAND of P23-P20           |
|                |              |   | 010              | C. NAND of P27-P20           |
|                |              |   | 011              | D. NOR of P33-P31            |
|                |              |   | 100              | E. NAND of P33-P31           |
|                |              |   | 101              | F. NOR of P33-P31, P00, P07  |
|                |              |   | 110              | G. NAND of P33-P31, P00, P07 |
|                |              |   | 111              | H. NAND of P33-P31, P22-P20  |
| Reserved       | 10           |   | 00               | Reserved (Must be 0)         |

### Notes:

<sup>\*</sup> Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset

#### 62

## Watch-Dog Timer Mode Register (WDTMR)

The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets the Z8<sup>®</sup> CPU if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) flags.

The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum timeout period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (Figure 37). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-On-Reset, Watch-Dog Reset, or a Stop-Mode Recovery (Figure 36). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location <code>0Fh</code>. It is organized as shown in Figure 37.

## WDTMR(0F)0Fh



<sup>\*</sup> Default setting after reset

Figure 37. Watch-Dog Timer Mode Register (Write Only)

#### WDT Time Select (D0, D1)

This bit selects the WDT time period. It is configured as indicated in Table 23.

## **WDTMR During STOP (D3)**

This bit determines whether or not the WDT is active during STOP Mode. Because the XTAL clock is stopped during STOP Mode, the on-board RC has to be selected as the clock source to the WDT/POR counter. A 1 indicates active during Stop. The default is 1.

## **EPROM Selectable Options**

There are seven EPROM Selectable Options to choose from based on ROM code requirements. These options are listed in Table 24.

**Table 24. EPROM Selectable Options** 

| Port 00-03 Pull-Ups               | On/Off |
|-----------------------------------|--------|
| Port 04–07 Pull-Ups               | On/Off |
| Port 10–13 Pull-Ups               | On/Off |
| Port 14–17 Pull-Ups               | On/Off |
| Port 20–27 Pull-Ups               | On/Off |
| EPROM Protection                  | On/Off |
| Watch-Dog Timer at Power-On Reset | On/Off |

## **Voltage Brown-Out/Standby**

An on-chip Voltage Comparator checks that the  $V_{DD}$  is at the required level for correct operation of the device. Reset is globally driven when  $V_{DD}$  falls below  $V_{BO}$ . A small drop in  $V_{DD}$  causes the XTAL1 and XTAL2 circuitry to stop the crystal or resonator clock. If the  $V_{DD}$  is allowed to stay above  $V_{RAM}$ , the RAM content is preserved. When the power level is returned to above  $V_{BO}$ , the device performs a POR and functions normally.

## CTR2(0D)02H



Figure 41. T16 Control Register ((0D) 2H: Read/Write Except Where Noted)

## LVD(0D)0CH



<sup>\*</sup> Default setting after reset.

Figure 43. Voltage Detection Register

Note: Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

# **Expanded Register File Control Registers (0F)**

The expanded register file control registers (0F) are depicted in Figures 44 through Figure 57.



<sup>\*</sup> Default setting after reset. Not reset with a Stop Mode recovery.

Figure 49. Port 3 Mode Register (F7H: Write Only)





Figure 51. Interrupt Priority Register (F9H: Write Only)

## R252 Flags(FCH)



Figure 54. Flag Register (FCH: Read/Write)

R253 RP(FDH)



Default setting after reset = 0000 0000

Figure 55. Register Pointer (FDH: Read/Write)







Figure 58. 20-Pin CDIP Package



| SYMBOL  | MILLIN | METER | INC   | Н     |
|---------|--------|-------|-------|-------|
| STWIDOL | MIN    | MAX   | MIN   | MAX   |
| A1      | 0.38   | 0.81  | .015  | .032  |
| A2      | 3.25   | 3.68  | .128  | .145  |
| В       | 0.41   | 0.51  | .016  | .020  |
| B1      | 1.47   | 1.57  | .058  | .062  |
| С       | 0.20   | 0.30  | .008  | .012  |
| D       | 25.65  | 26.16 | 1.010 | 1.030 |
| E       | 7.49   | 8.26  | .295  | .325  |
| E1      | 6.10   | 6.65  | .240  | .262  |
| е       | 2.54   | BSC   | .100  | BSC   |
| eA      | 7.87   | 9.14  | .310  | .360  |
| L       | 3.18   | 3.43  | .125  | .135  |
| Q1      | 1.42   | 1.65  | .056  | .065  |
| S       | 1.52   | 1.65  | .060  | .065  |





CONTROLLING DIMENSIONS : INCH

Figure 59. 20-Pin PDIP Package Diagram

PS023803-0305 Package Information



| SYMBOL | MILLI | METER | INCH     |      |  |
|--------|-------|-------|----------|------|--|
| STMBUL | MIN   | MAX   | MIN      | MAX  |  |
| Α      | 2.40  | 2.64  | .094     | .104 |  |
| A1     | 0.10  | 0.30  | .004     | .012 |  |
| A2     | 2.24  | 2.44  | .088     | .096 |  |
| В      | 0.36  | 0.46  | .014     | .018 |  |
| С      | 0.23  | 0.30  | .009     | .012 |  |
| D      | 17.78 | 18.00 | .700     | .710 |  |
| E      | 7.40  | 7.60  | .291     | .299 |  |
| е      | 1.27  | BSC   | .050 BSC |      |  |
| Н      | 10.00 | 10.65 | .394     | .419 |  |
| h      | 0.30  | 0.71  | .012     | .028 |  |
| L      | 0.61  | 1.00  | .024     | .039 |  |
| Q1     | 0.97  | 1.09  | .038     | .043 |  |



CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.



Figure 62. 28-Pin SOIC Package Diagram

PS023803-0305 Package Information