Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | HLVD, POR, WDT | | Number of I/O | 24 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 237 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/zgp323heh2832c00tr | # **Table of Contents** | Revision Historyiii | |------------------------------------------------------------------------------------------------------------------| | Development Features | | General Description | | Pin Description | | Absolute Maximum Ratings | | Standard Test Conditions | | DC Characteristics | | AC Characteristics | | Pin Functions | | XTAL2 Crystal 2 (Time-Based Output) 18 Port 0 (P07–P00) 18 Port 1 (P17–P10) 19 | | Port 2 (P27–P20) | | Port 3 (P37–P30) | | Functional Description | | Program Memory | | Expanded Register File | | Stack | | Timers | | Expanded Register File Control Registers (0D) | | Expanded Register File Control Registers (0F) | | Standard Control Registers | | Package Information | | Ordering Information | PS023803-0305 Table of Contents # List of Figures | Figure 1. | Functional Block Diagram | 3 | |------------|-------------------------------------------------|----| | Figure 2. | Counter/Timers Diagram | 2 | | Figure 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | 5 | | Figure 4. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | 6 | | Figure 5. | 40-Pin PDIP/CDIP* Pin Configuration | 7 | | Figure 6. | 48-Pin SSOP Pin Configuration | 8 | | Figure 7. | Test Load Diagram | 10 | | Figure 8. | AC Timing Diagram | 16 | | Figure 9. | Port 0 Configuration | 19 | | Figure 10. | Port 1 Configuration | 20 | | Figure 11. | Port 2 Configuration | 21 | | Figure 12. | Port 3 Configuration | 22 | | Figure 13. | Port 3 Counter/Timer Output Configuration | 24 | | Figure 14. | Program Memory Map (32K OTP) | 26 | | Figure 15. | Expanded Register File Architecture | 28 | | Figure 16. | Register Pointer | 29 | | Figure 17. | Register Pointer—Detail | 31 | | Figure 18. | Glitch Filter Circuitry | 40 | | Figure 19. | Transmit Mode Flowchart | 41 | | Figure 20. | 8-Bit Counter/Timer Circuits | 42 | | Figure 21. | T8_OUT in Single-Pass Mode | 43 | | Figure 22. | T8_OUT in Modulo-N Mode | 43 | | Figure 23. | Demodulation Mode Count Capture Flowchart | 44 | | Figure 24. | Demodulation Mode Flowchart | 45 | | Figure 25. | 16-Bit Counter/Timer Circuits | 46 | | Figure 26. | T16_OUT in Single-Pass Mode | 47 | | Figure 27. | T16_OUT in Modulo-N Mode | 47 | | Figure 28. | Ping-Pong Mode Diagram | 49 | | Figure 29. | Output Circuit | 49 | | Figure 30. | Interrupt Block Diagram | 51 | | Figure 31. | Oscillator Configuration | 53 | | Figure 32. | Port Configuration Register (PCON) (Write Only) | 55 | | Figure 33. | STOP Mode Recovery Register | 57 | PS023803-0305 List of Figures ## ZGP323H Product Specification | | • | |---|---| | v | ı | | Figure 34. SCLK Circuit | 58 | |----------------------------------------------------------------------------------|----| | Figure 35. Stop Mode Recovery Source | 59 | | Figure 36. Stop Mode Recovery Register 2 ((0F)DH:D2-D4, D6 Write Only). | 61 | | Figure 37. Watch-Dog Timer Mode Register (Write Only) | 62 | | Figure 38. Resets and WDT | 63 | | Figure 39. TC8 Control Register ((0D)O0H: Read/Write Except Where Noted) | 66 | | Figure 40. T8 and T16 Common Control Functions ((0D)01H: Read/Write) | 67 | | Figure 41. T16 Control Register ((0D) 2H: Read/Write Except Where Noted) . | 69 | | Figure 42. T8/T16 Control Register (0D)03H: Read/Write (Except Where | | | Noted) | | | Figure 43. Voltage Detection Register | | | Figure 44. Port Configuration Register (PCON)(0F)00H: Write Only) | 72 | | Figure 45. Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only) | 73 | | Figure 46. Stop Mode Recovery Register 2 ((0F)0DH:D2–D4, D6 Write Only) | 74 | | Figure 47. Watch-Dog Timer Register ((0F) 0FH: Write Only) | 75 | | Figure 48. Port 2 Mode Register (F6H: Write Only) | 75 | | Figure 49. Port 3 Mode Register (F7H: Write Only) | 76 | | Figure 50. Port 0 and 1 Mode Register (F8H: Write Only) | 77 | | Figure 51. Interrupt Priority Register (F9H: Write Only) | 78 | | Figure 52. Interrupt Request Register (FAH: Read/Write) | 79 | | Figure 53. Interrupt Mask Register (FBH: Read/Write) | 79 | | Figure 54. Flag Register (FCH: Read/Write) | 80 | | Figure 55. Register Pointer (FDH: Read/Write) | 80 | | Figure 56. Stack Pointer High (FEH: Read/Write) | 81 | | Figure 57. Stack Pointer Low (FFH: Read/Write) | 81 | | Figure 58. 20-Pin CDIP Package | 82 | | Figure 59. 20-Pin PDIP Package Diagram | 82 | | Figure 60. 20-Pin SOIC Package Diagram | 83 | | Figure 61. 20-Pin SSOP Package Diagram | 84 | | Figure 62. 28-Pin SOIC Package Diagram | 85 | | Figure 63. 28-Pin CDIP Package Diagram | 86 | | Figure 64. 28-Pin PDIP Package Diagram | 86 | | Figure 65. 28-Pin SSOP Package Diagram | 87 | | Figure 66. 40-Pin PDIP Package Diagram | 87 | | Figure 67. 40-Pin CDIP Package Diagram | 88 | PS023803-0305 List of Figures ## **Development Features** Table 2 lists the features of ZiLOG® SZGP323H members. Table 2. Features | Device | OTP (KB) | RAM (Bytes) | I/O Lines | Voltage Range | |---------------------------|--------------|-------------|--------------|---------------| | ZGP323H OTP MCU<br>Family | 4, 8, 16, 32 | 237 | 32, 24 or 16 | 2.0V-5.5V | - Low power consumption—18mW (typical) - T = Temperature - $S = Standard 0^{\circ} to +70^{\circ}C$ - $E = Extended -40^{\circ} to +105^{\circ}C$ - A = Automotive -40 $^{\circ}$ to +125 $^{\circ}$ C - Three standby modes: - STOP— (typical 1.8µA) - HALT— (typical 0.8mA) - Low voltage reset - Special architecture to automate both generation and reception of complex pulses or signals: - One programmable 8-bit counter/timer with two capture registers and two load registers - One programmable 16-bit counter/timer with one 16-bit capture register pair and one 16-bit load register pair - Programmable input glitch filter for pulse reception - Six priority interrupts - Three external - Two assigned to counter/timers - One low-voltage detection interrupt - Low voltage detection and high voltage detection flags - Programmable Watch-Dog Timer/Power-On Reset (WDT/POR) circuits - Two independent comparators with programmable interrupt polarity - Programmable EPROM options - Port 0: 0–3 pull-up transistors - Port 0: 4-7 pull-up transistors PS023803-0305 Development Features Port 1: 0–3 pull-up transistors Port 1: 4–7 pull-up transistors Port 2: 0–7 pull-up transistors EPROM Protection WDT enabled at POR # **General Description** The ZGP323H is an OTP-based member of the MCU family of infrared microcontrollers. With 237B of general-purpose RAM and up to 32KB of OTP, ZiLOG<sup>®</sup>, s CMOS microcontrollers offer fast-executing, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, automated pulse generation/reception, and internal key-scan pull-up transistors. The ZGP323H architecture (Figure 1) is based on ZiLOG's 8-bit microcontroller core with an Expanded Register File allowing access to register-mapped peripherals, input/output (I/O) circuits, and powerful counter/timer circuitry. The Z8® offers a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, automotive, computer peripheral, and battery-operated hand-held applications. There are three basic address spaces available to support a wide range of configurations: Program Memory, Register File and Expanded Register File. The register file is composed of 256 Bytes (B) of RAM. It includes 4 I/O port registers, 16 control and status registers, and 236 general-purpose registers. The Expanded Register File consists of two additional register groups (F and D). To unburden the program from coping with such real-time problems as generating complex waveforms or receiving and demodulating complex waveform/pulses, the Z8 GP OTP offers a new intelligent counter/timer architecture with 8-bit and 16-bit counter/timers (see Figure 2). Also included are a large number of user-selectable modes and two on-board comparators to process analog signals with separate reference voltages. **Note:** All signals with an overline, " ", are active Low. For example, B/W, in which WORD is active Low, and B/W, in which BYTE is active Low. Power connections use the conventional descriptions listed in Table 3. PS023803-0305 General Description #### **Comparator Inputs** In analog mode, P31 and P32 have a comparator front end. The comparator reference is supplied to P33 and Pref1. In this mode, the P33 internal data latch and its corresponding IRQ1 are diverted to the SMR sources (excluding P31, P32, and P33) as indicated in Figure 12 on page 22. In digital mode, P33 is used as D3 of the Port 3 input register, which then generates IRQ1. Note: Comparators are powered down by entering Stop Mode. For P31–P33 to be used in a Stop Mode Recovery source, these inputs must be placed into digital mode. #### **Comparator Outputs** These channels can be programmed to be output on P34 and P37 through the PCON register. # **RESET (Input, Active Low)** Reset initializes the MCU and is accomplished either through Power-On, Watch-Dog Timer, Stop Mode Recovery, Low-Voltage detection, or external reset. During Power-On Reset and Watch-Dog Timer Reset, the internally generated reset drives the reset pin Low for the POR time. Any devices driving the external reset line must be open-drain to avoid damage from a possible conflict during reset conditions. Pull-up is provided internally. When the Z8 GP asserts (Low) the RESET pin, the internal pull-up is disabled. The Z8 GP does not assert the RESET pin when under VBO. Note: The external Reset does not initiate an exit from STOP mode. # **Functional Description** This device incorporates special functions to enhance the Z8<sup>®</sup>, functionality in consumer and battery-operated applications. ## **Program Memory** This device addresses up to 32KB of OTP memory. The first 12 Bytes are reserved for interrupt vectors. These locations contain the six 16-bit vectors that correspond to the six available interrupts. #### **RAM** This device features 256B of RAM. See Figure 14. Table 15. CTR0(D)00H Counter/Timer8 Control Register (Continued) | Field | Bit Position | | Value | Description | |------------------|--------------|---------|----------------------------------------|---------------------------------------------------------| | Counter_INT_Mask | 1- | R/W | 0**<br>1 | Disable Time-Out Interrupt<br>Enable Time-Out Interrupt | | P34_Out0 R/W | | 0*<br>1 | P34 as Port Output<br>T8 Output on P34 | | #### Note: #### T8 Enable This field enables T8 when set (written) to 1. #### Single/Modulo-N When set to 0 (Modulo-N), the counter reloads the initial value when the terminal count is reached. When set to 1 (single-pass), the counter stops when the terminal count is reached. #### **Timeout** This bit is set when T8 times out (terminal count reached). To reset this bit, write a 1 to its location. **Caution:** Writing a 1 is the only way to reset the Terminal Count status condition. Reset this bit before using/enabling the counter/timers. > The first clock of T8 might not have complete clock width and can occur any time when enabled. **Note:** Take care when using the OR or AND commands to manipulate CTR0, bit 5 and CTR1, bits 0 and 1 (Demodulation Mode). These instructions use a Read-Modify-Write sequence in which the current status from the CTR0 and CTR1 registers is ORed or ANDed with the designated value and then written back into the registers. #### T8 Clock This bit defines the frequency of the input signal to T8. <sup>\*</sup>Indicates the value upon Power-On Reset. <sup>\*\*</sup>Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery. Table 17. CTR2(D)02H: Counter/Timer16 Control Register | Field | <b>Bit Position</b> | | Value | Description | |------------------|---------------------|-----|-------|-----------------------------| | T16_Enable | 7 | R | 0* | Counter Disabled | | | | | 1 | Counter Enabled | | | | W | 0 | Stop Counter | | | | | 1 | Enable Counter | | Single/Modulo-N | -6 | R/W | | Transmit Mode | | | | | 0* | Modulo-N | | | | | 1 | Single Pass | | | | | | Demodulation Mode | | | | | 0 | T16 Recognizes Edge | | | | | 1 | T16 Does Not Recognize Edge | | Time_Out | 5 | R | 0* | No Counter Timeout | | _ | | | 1 | Counter Timeout | | | | | | Occurred | | | | W | 0 | No Effect | | | | | 1 | Reset Flag to 0 | | T16 _Clock | 43 | R/W | 00** | SCLK | | | | | 01 | SCLK/2 | | | | | 10 | SCLK/4 | | | | | 11 | SCLK/8 | | Capture_INT_Mask | 2 | R/W | 0** | Disable Data Capture Int. | | | | | 1 | Enable Data Capture Int. | | Counter_INT_Mask | 1- | R/W | 0* | Disable Timeout Int. | | | | | | Enable Timeout Int. | | P35_Out | 0 | R/W | 0* | P35 as Port Output | | | | | 1 | T16 Output on P35 | ### Note: #### T16\_Enable This field enables T16 when set to 1. ## Single/Modulo-N In TRANSMIT Mode, when set to 0, the counter reloads the initial value when it reaches the terminal count. When set to 1, the counter stops when the terminal count is reached. <sup>\*</sup>Indicates the value upon Power-On Reset. <sup>\*\*</sup>Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery. Figure 28. Ping-Pong Mode Diagram ### **Initiating PING-PONG Mode** First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29. Figure 29. Output Circuit The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value. 55 ``` FF NOP ; clear the pipeline 6F Stop ; enter Stop Mode Or FF NOP ; clear the pipeline 7F HALT ; enter HALT Mode ``` #### **Port Configuration Register** The Port Configuration (PCON) register (Figure 32) configures the comparator output on Port 3. It is located in the expanded register 2 at Bank F, location 00. PCON(FH)00H <sup>\*</sup> Default setting after reset Figure 32. Port Configuration Register (PCON) (Write Only) #### **Comparator Output Port 3 (D0)** Bit 0 controls the comparator used in Port 3. A 1 in this location brings the comparator outputs to P34 and P37, and a 0 releases the Port to its standard I/O configuration. #### Port 1 Output Mode (D1) Bit 1 controls the output mode of port 1. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain. 56 ## Port 0 Output Mode (D2) Bit 2 controls the output mode of port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain. #### **Stop-Mode Recovery Register (SMR)** This register selects the clock divide value and determines the mode of Stop Mode Recovery (Figure 33). All bits are write only except bit 7, which is read only. Bit 7 is a flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XOR-gate input (Figure 35 on page 59) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address OBH. ## SMR(0F)0BH - \* Default after Power On Reset or Watch-Dog Reset - \* \* Default setting after Reset and Stop Mode Recovery - \* \* \* At the XOR gate input - \* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source. Figure 33. STOP Mode Recovery Register ### SCLK/TCLK Divide-by-16 Select (D0) D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (Figure 34). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or Halt Mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0. # **Expanded Register File Control Registers (0D)** The expanded register file control registers (0D) are depicted in Figure 39 through Figure 43. <sup>\*</sup> Default setting after reset. Figure 39. TC8 Control Register ((0D)O0H: Read/Write Except Where Noted) <sup>\* \*</sup> Default setting after Reset.. Not reset with a Stop-Mode recovery. ## WDTMR(0F)0FH <sup>\*</sup> Default setting after reset. Not reset with a Stop Mode recovery. Figure 47. Watch-Dog Timer Register ((0F) 0FH: Write Only) # **Standard Control Registers** R246 P2M(F6H) <sup>\*</sup> Default setting after reset. Not reset with a Stop Mode recovery. Figure 48. Port 2 Mode Register (F6H: Write Only) **79** Figure 52. Interrupt Request Register (FAH: Read/Write) #### R251 IMR(FBH) <sup>\*</sup> Default setting after reset Figure 53. Interrupt Mask Register (FBH: Read/Write) <sup>\* \*</sup> Only by using EI, DI instruction; DI is required before changing the IMR register ## R252 Flags(FCH) Figure 54. Flag Register (FCH: Read/Write) R253 RP(FDH) Default setting after reset = 0000 0000 Figure 55. Register Pointer (FDH: Read/Write) Figure 57. Stack Pointer Low (FFH: Read/Write) # **Package Information** Package information for all versions of ZGP323H is depicted in Figures 59 through Figure 68. PS023803-0305 Package Information Figure 58. 20-Pin CDIP Package | SYMBOL | MILLIN | METER | INC | Н | |---------|---------|-------|-------|-------| | STWIDOL | MIN MAX | | MIN | MAX | | A1 | 0.38 | 0.81 | .015 | .032 | | A2 | 3.25 | 3.68 | .128 | .145 | | В | 0.41 | 0.51 | .016 | .020 | | B1 | 1.47 | 1.57 | .058 | .062 | | С | 0.20 | 0.30 | .008 | .012 | | D | 25.65 | 26.16 | 1.010 | 1.030 | | E | 7.49 | 8.26 | .295 | .325 | | E1 | 6.10 | 6.65 | .240 | .262 | | е | 2.54 | BSC | .100 | BSC | | eA | 7.87 | 9.14 | .310 | .360 | | L | 3.18 | 3.43 | .125 | .135 | | Q1 | 1.42 | 1.65 | .056 | .065 | | S | 1.52 | 1.65 | .060 | .065 | CONTROLLING DIMENSIONS : INCH Figure 59. 20-Pin PDIP Package Diagram PS023803-0305 Package Information 86 Figure 63. 28-Pin CDIP Package Diagram | SYMBOL | OPT# | MILLIN | IETER | INCH | | | |--------------|------|----------|-------|-------|-------|--| | OTHEOL OF TH | | MIN | MAX | MIN | MAX | | | A1 | | 0.38 | 1.02 | .015 | .040 | | | A2 | | 3.18 | 4.19 | .125 | .165 | | | В | | 0.38 | 0.53 | .015 | .021 | | | B1 | 01 | 1.40 | 1.65 | .055 | .065 | | | 5 | 02 | 1.14 | 1.40 | .045 | .055 | | | С | | 0.23 | 0.38 | .009 | .015 | | | D | 01 | 36.58 | 37.34 | 1.440 | 1.470 | | | | 02 | 35.31 | 35.94 | 1.390 | 1.415 | | | E | | 15.24 | 15.75 | .600 | .620 | | | E1 | 01 | 13.59 | 14.10 | .535 | .555 | | | | 02 | 12.83 | 13.08 | .505 | .515 | | | е | | 2.54 TYP | | .100 | BSC | | | eA | | 15.49 | 16.76 | .610 | .660 | | | L | | 3.05 | 3.81 | .120 | .150 | | | Q1 | 01 | 1.40 | 1.91 | .055 | .075 | | | | 02 | 1.40 | 1.78 | .055 | .070 | | | _ | 01 | 1.52 | 2.29 | .060 | .090 | | | S | 02 | 1.02 | 1.52 | .040 | .060 | | CONTROLLING DIMENSIONS: INCH | OPTION TABLE | | | | | |------------------|----------|--|--|--| | OPTION # PACKAGE | | | | | | 01 | STANDARD | | | | | 02 | IDF | | | | Note: ZiLOG supplies both options for production. Component layout PCB design should cover bigger option 01. Figure 64. 28-Pin PDIP Package Diagram PS023803-0305 Package Information For fast results, contact your local ZiLOG sales office for assistance in ordering the part desired. #### Codes ZG = ZiLOG General Purpose Family P = OTP 323 = Family Designation H = High Voltage T = Temparature $S = Standard 0^{\circ} to +70^{\circ}C$ $E = Extended -40^{\circ} to +105^{\circ}C$ $A = Automotive -40^{\circ} to +125^{\circ}C$ P = Package Type: K = CDIP P = PDIP H = SSOP S = SOIC ## = Number of Pins CC = Memory Size M = Molding Compound C = Standard Plastic Packaging Molding Compound G = Green Plastic Molding Compound E = Standard Cer Dip flow PS023803-0305 Ordering Information