#### Zilog - ZGP323HEH4832C Datasheet





#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 32                                                        |
| Program Memory Size        | 32KB (32K x 8)                                            |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 48-BSSOP (0.295", 7.50mm Width)                           |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323heh4832c |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

ZGP323H Product Specification



# List of Tables

| Table 1.  | Revision History of this Document iii          |
|-----------|------------------------------------------------|
| Table 2.  | Features                                       |
| Table 3.  | Power Connections 3                            |
| Table 4.  | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
| Table 5.  | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
| Table 6.  | 40- and 48-Pin Configuration 8                 |
| Table 7.  | Absolute Maximum Ratings 10                    |
| Table 8.  | Capacitance                                    |
| Table 9.  | GP323HS DC Characteristics 11                  |
| Table 10. | GP323HE DC Characteristics 12                  |
| Table 11. | GP323HA DC Characteristics 14                  |
| Table 12. | EPROM/OTP Characteristics 15                   |
| Table 13. | AC Characteristics 17                          |
| Table 14. | Port 3 Pin Function Summary 23                 |
| Table 15. | CTR1(0D)01H T8 and T16 Common Functions        |
| Table 16. | Interrupt Types, Sources, and Vectors          |
| Table 17. | IRQ Register                                   |
| Table 18. | SMR2(F)0DH:Stop Mode Recovery Register 2* 58   |
| Table 19. | Stop Mode Recovery Source 60                   |
| Table 20. | Watch-Dog Timer Time Select 63                 |
| Table 21. | EPROM Selectable Options 64                    |





|       | -          |            |    |              |
|-------|------------|------------|----|--------------|
|       |            | $\bigcirc$ |    |              |
| NC    |            |            | 40 | ⊐ NC         |
| P25   | <b>2</b>   |            | 39 | ⊐ P24        |
| P26   | <b>-</b> 3 |            | 38 | ⊐ P23        |
| P27   | 4          |            | 37 | ⊐ P22        |
| P04   | 5          |            | 36 | <b>コ</b> P21 |
| P05   | 6          |            | 35 | ⊐ P20        |
| P06   | 7          |            | 34 | □ P03        |
| P14   | 8          | 40-Pin     | 33 | <b>コ</b> P13 |
| P15   | 9          | PDIP       | 32 | ⊐ P12        |
| P07   | 10         | CDIP*      | 31 | ⊐ VSS        |
| VDD   | 11         |            | 30 | ⊐ P02        |
| P16   | 12         |            | 39 | ⊐ P11        |
| P17   | 13         |            | 28 | <b>コ</b> P10 |
| XTAL2 | 14         |            | 27 | <b>D</b> P01 |
| XTAL1 | 15         |            | 26 | <b>D</b> P00 |
| P31   | 16         |            | 25 | □ Pref1/P30  |
| P32   | 17         |            | 24 | ⊐ P36        |
| P33   | 18         |            | 23 | <b>D</b> P37 |
| P34   | 19         |            | 22 | ⊐ P35        |
| NC    | 20         |            | 21 | RESET        |

### Figure 5. 40-Pin PDIP/CDIP\* Pin Configuration

**Note:** \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use.

## ZGP323H Product Specification



|       | I |    |            |    |   |           |
|-------|---|----|------------|----|---|-----------|
| NC    |   | 1  | $\bigcirc$ | 48 | _ | NC        |
| P25   |   | 2  |            | 47 | - | NC        |
| P26   |   | 3  |            | 46 | _ | P24       |
| P27   |   | 4  |            | 45 |   | P23       |
| P04   |   | 5  |            |    | _ | P22       |
| N/C   |   | 6  |            |    | - | P21       |
| P05   |   | 7  |            |    | _ | P20       |
| P06   |   | 8  |            | 42 |   | P03       |
| P14   |   | 9  |            | 40 |   | P13       |
| P15   |   | 10 |            | 39 | - | P12       |
| P07   |   | 11 |            | 38 |   | VSS       |
| VDD   |   | 12 | 48-Pin     | 37 |   | VSS       |
| VDD   |   | 13 | SSOP       |    | _ | N/C       |
| N/C   |   | 14 |            | 35 | - | P02       |
| P16   |   | 15 |            | 34 |   | P11       |
| P17   |   | 16 |            |    |   | P10       |
| XTAL2 |   | 17 |            | 32 | - | P01       |
| XTAL1 | Π | 18 |            | 31 |   | P00       |
| P31   |   | 19 |            | 30 |   | N/C       |
| P32   |   | 20 |            | 29 | - | PREF1/P30 |
| P33   |   | 21 |            | 28 |   | P36       |
|       |   | 22 |            | 27 |   | P37       |
|       |   | 22 |            | 26 | _ | P35       |
| VSS   |   | 23 |            | 25 | _ | RESET     |
|       |   | 27 |            | 25 |   |           |

Figure 6. 48-Pin SSOP Pin Configuration

Table 6. 40- and 48-Pin Configuration

| 40-Pin PDIP # | 48-Pin SSOP # | Symbol |
|---------------|---------------|--------|
| 26            | 31            | P00    |
| 27            | 32            | P01    |
| 30            | 35            | P02    |
| 34            | 41            | P03    |
| 5             | 5             | P04    |
| 6             | 7             | P05    |
| 7             | 8             | P06    |
| 10            | 11            | P07    |
| 28            | 33            | P10    |
| 29            | 34            | P11    |
| 32            | 39            | P12    |



# **Absolute Maximum Ratings**

Stresses greater than those listed in Table 8 might cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period might affect device reliability.

#### Table 7. Absolute Maximum Ratings

| Parameter                                           | Minimum | Maximum | Units | Notes |
|-----------------------------------------------------|---------|---------|-------|-------|
| Ambient temperature under bias                      | -40     | 125     | ° C   | 1     |
| Storage temperature                                 | -65     | +150    | ° C   |       |
| Voltage on any pin with respect to $V_{SS}$         | -0.3    | 7.0     | V     | 2     |
| Voltage on $V_{DD}$ pin with respect to $V_{SS}$    | -0.3    | 7.0     | V     |       |
| Maximum current on input and/or inactive output pin | -5      | +5      | μA    |       |
| Maximum output current from active output pin       | -25     | +25     | mA    |       |
| Maximum current into $V_{DD}$ or out of $V_{SS}$    |         | 75      | mA    |       |
| Natas:                                              |         |         |       |       |

Notes:

1. See Ordering Information.

2. This voltage applies to all pins except the following: V<sub>DD</sub>, P32, P33 and RESET.

# **Standard Test Conditions**

The characteristics listed in this product specification apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Figure 7).



Figure 7. Test Load Diagram



|                  |                                          |                 | T <sub>A</sub> =0°C t | o +70°C |     |       |                                                        |         |
|------------------|------------------------------------------|-----------------|-----------------------|---------|-----|-------|--------------------------------------------------------|---------|
| Symbol           | Parameter                                | V <sub>CC</sub> | Min                   | Typ(7)  | Max | Units | Conditions                                             | Notes   |
| I <sub>OL</sub>  | Output Leakage                           | 2.0-5.5         | -1                    |         | 1   | μA    | $V_{IN} = 0V, V_{CC}$                                  |         |
| I <sub>CC</sub>  | Supply Current                           | 2.0V            |                       | 1       | 3   | mA    | at 8.0 MHz                                             | 1, 2    |
|                  |                                          | 3.6V            |                       | 5       | 10  | mA    | at 8.0 MHz                                             | 1, 2    |
|                  |                                          | 5.5V            |                       | 10      | 15  | mA    | at 8.0 MHz                                             | 1, 2    |
| I <sub>CC1</sub> | Standby Current                          | 2.0V            |                       | 0.5     | 1.6 | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                  | 1, 2, 6 |
|                  | (HALT Mode)                              | 3.6V            |                       | 0.8     | 2.0 | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                  | 1, 2, 6 |
|                  |                                          | 5.5V            |                       | 1.3     | 3.2 | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                  | 1, 2, 6 |
| I <sub>CC2</sub> | Standby Current (Stop                    | 2.0V            |                       | 1.6     | 8   | μΑ    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT not Running | 3       |
|                  | Mode)                                    | 3.6V            |                       | 1.8     | 10  | μA    | $V_{IN} = 0 V, V_{CC} WDT not Running$                 | 3       |
|                  |                                          | 5.5V            |                       | 1.9     | 12  | μA    | $V_{IN} = 0 V, V_{CC} WDT not Running$                 | 3       |
|                  |                                          | 2.0V            |                       | 5       | 20  | μA    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is Running  | 3       |
|                  |                                          | 3.6V            |                       | 8       | 30  | μA    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is Running  | 3       |
|                  |                                          | 5.5V            |                       | 15      | 45  | μA    | $V_{IN} = 0 V, V_{CC} WDT$ is Running                  | 3       |
| I <sub>LV</sub>  | Standby Current<br>(Low Voltage)         |                 |                       | 1.2     | 6   | μA    | Measured at 1.3V                                       | 4       |
| V <sub>BO</sub>  | V <sub>CC</sub> Low Voltage              |                 |                       | 1.9     | 2.0 | V     | 8MHz maximum                                           |         |
|                  | Protection                               |                 |                       |         |     |       | Ext. CLK Freq.                                         |         |
| V <sub>LVD</sub> | V <sub>CC</sub> Low Voltage<br>Detection |                 |                       | 2.4     |     | V     |                                                        |         |
| V <sub>HVD</sub> | Vcc High Voltage<br>Detection            |                 |                       | 2.7     |     | V     |                                                        |         |

#### Table 9. GP323HS DC Characteristics (Continued)

#### Notes:

1. All outputs unloaded, inputs at rail.

2. CL1 = CL2 = 100 pF.

3. Oscillator stopped.

4. Oscillator stops when  $V_{CC}$  falls below  $V_{BO}$  limit.

 It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to VCC and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED.

- 6. Comparator and Timers are on. Interrupt disabled.
- 7. Typical values shown are at 25 degrees C.

#### Table 10. GP323HE DC Characteristics

| T <sub>A</sub> = -40°C to +105°C |                             |                 |                      |        |                      |       |                                       |       |
|----------------------------------|-----------------------------|-----------------|----------------------|--------|----------------------|-------|---------------------------------------|-------|
| Symbol                           | Parameter                   | V <sub>CC</sub> | Min                  | Typ(7) | Max                  | Units | Conditions                            | Notes |
| V <sub>CC</sub>                  | Supply Voltage              |                 | 2.0                  |        | 5.5                  | V     | See Note 5                            | 5     |
| V <sub>CH</sub>                  | Clock Input High<br>Voltage | 2.0-5.5         | 0.8 V <sub>CC</sub>  |        | V <sub>CC</sub> +0.3 | V     | Driven by External<br>Clock Generator |       |
| V <sub>CL</sub>                  | Clock Input Low<br>Voltage  | 2.0-5.5         | V <sub>SS</sub> –0.3 |        | 0.4                  | V     | Driven by External<br>Clock Generator |       |
| V <sub>IH</sub>                  | Input High Voltage          | 2.0-5.5         | 0.7 V <sub>CC</sub>  |        | V <sub>CC</sub> +0.3 | V     |                                       |       |
| V <sub>IL</sub>                  | Input Low Voltage           | 2.0-5.5         | V <sub>SS</sub> -0.3 |        | 0.2 V <sub>CC</sub>  | V     |                                       |       |
| V <sub>OH1</sub>                 | Output High Voltage         | 2.0-5.5         | V <sub>CC</sub> -0.4 |        |                      | V     | $I_{OH} = -0.5 \text{mA}$             |       |



|    |                  |                                      |                                          | –40°C to<br>–40°C to | o +70°C (S)<br>+105°C (E)<br>+125°C (A)<br>MHz |                      |       | Watch-Dog<br>Timer<br>Mode<br>Register |
|----|------------------|--------------------------------------|------------------------------------------|----------------------|------------------------------------------------|----------------------|-------|----------------------------------------|
| No | Symbol           | Parameter                            | V <sub>CC</sub>                          | Minimum              | Maximum                                        | Units                | Notes | (D1, D0)                               |
| 1  | ТрС              | Input Clock Period                   | 2.0–5.5                                  | 121                  | DC                                             | ns                   | 1     |                                        |
| 2  | TrC,TfC          | Clock Input Rise and Fall Times      | 2.0–5.5                                  |                      | 25                                             | ns                   | 1     |                                        |
| 3  | TwC              | Input Clock Width                    | 2.0–5.5                                  | 37                   |                                                | ns                   | 1     |                                        |
| 4  | TwTinL           | Timer Input<br>Low Width             | 2.0<br>5.5                               | 100<br>70            |                                                | ns                   | 1     |                                        |
| 5  | TwTinH           | Timer Input High<br>Width            | 2.0–5.5                                  | 3ТрС                 |                                                |                      | 1     |                                        |
| 6  | TpTin            | Timer Input Period                   | 2.0–5.5                                  | 8TpC                 |                                                |                      | 1     |                                        |
| 7  | TrTin,TfTin      | Timer Input Rise and Fall Timers     | 2.0–5.5                                  |                      | 100                                            | ns                   | 1     |                                        |
| 8  | TwIL             | Interrupt Request<br>Low Time        | 2.0<br>5.5                               | 100<br>70            |                                                | ns                   | 1, 2  |                                        |
| 9  | TwlH             | Interrupt Request<br>Input High Time | 2.0–5.5                                  | 5TpC                 |                                                |                      | 1, 2  |                                        |
| 10 | Twsm             | Stop-Mode<br>Recovery Width          | 2.0–5.5                                  | 12                   |                                                | ns                   | 3     |                                        |
|    |                  | Spec                                 |                                          | 5TpC                 |                                                |                      | 4     |                                        |
| 11 | Tost             | Oscillator<br>Start-Up Time          | 2.0–5.5                                  |                      | 5TpC                                           |                      | 4     |                                        |
| 12 | Twdt             | Watch-Dog Timer<br>Delay Time        | 2.0–5.5<br>2.0–5.5<br>2.0–5.5<br>2.0–5.5 | 5<br>10<br>20<br>80  |                                                | ms<br>ms<br>ms<br>ms |       | 0, 0<br>0, 1<br>1, 0<br>1, 1           |
| 13 | T <sub>POR</sub> | Power-On Reset                       | 2.0–5.5                                  | 2.5                  | 10                                             | ms                   |       |                                        |

#### **Table 13. AC Characteristics**

Notes:

1. Timing Reference uses 0.9  $V_{CC}$  for a logic 1 and 0.1  $V_{CC}$  for a logic 0. 2. Interrupt request through Port 3 (P33–P31).

3. SMR – D5 = 1.

4. SMR - D5 = 0.



The counter/timers are mapped into ERF group D. Access is easily performed using the following:

| LD                                 | RP, #0Dh      | ; | Select ERF D |
|------------------------------------|---------------|---|--------------|
| for access to bank D               |               |   |              |
|                                    |               | ; | (working     |
| register group 0)                  |               |   |              |
| LD                                 | R0,#xx        | ; | load CTR0    |
| LD                                 | 1, #xx        | ; | load CTR1    |
| LD                                 | R1, 2         | ; | CTR2→CTR1    |
|                                    |               |   |              |
| LD                                 | RP, #0Dh      | ; | Select ERF D |
| for access to bank D               |               |   |              |
|                                    |               | ; | (working     |
| register group 0)                  |               |   |              |
| LD                                 | RP, #7Dh      | ; | Select       |
| expanded register bank             | D and working | ; | register     |
| group 7 of bank 0 for a            | ccess.        |   |              |
| LD                                 | 71h, 2        |   |              |
| ; CTRL2 $\rightarrow$ register 71h |               |   |              |
| LD                                 | R1, 2         |   |              |
| ; CTRL2 $\rightarrow$ register 71h |               |   |              |

## **Register File**

>

The register file (bank 0) consists of 4 I/O port registers, 237 general-purpose registers, 16 control and status registers (R0–R3, R4–R239, and R240–R255, respectively), and two expanded registers groups in Banks D (see Table 15) and F. Instructions can access registers directly or indirectly through an 8-bit address field, thereby allowing a short, 4-bit register address to use the Register Pointer (Figure 17). In the 4-bit mode, the register file is divided into 16 working register groups, each occupying 16 continuous locations. The Register Pointer addresses the starting location of the active working register group.





### Timers

#### T8\_Capture\_HI—HI8(D)0BH

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 1.

| Field         | Bit Position |     | Description               |
|---------------|--------------|-----|---------------------------|
| T8_Capture_HI | [7:0]        | R/W | Captured Data - No Effect |

#### T8\_Capture\_LO—L08(D)0AH

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 0.

| Field         | Bit Position |     | Description               |
|---------------|--------------|-----|---------------------------|
| T8_Capture_L0 | [7:0]        | R/W | Captured Data - No Effect |

#### T16\_Capture\_HI—HI16(D)09H

This register holds the captured data from the output of the 16-bit Counter/ Timer16. This register holds the MS-Byte of the data.

| Field          | Bit Position |     | Description               |  |  |
|----------------|--------------|-----|---------------------------|--|--|
| T16_Capture_HI | [7:0]        | R/W | Captured Data - No Effect |  |  |

#### T16\_Capture\_LO—L016(D)08H

This register holds the captured data from the output of the 16-bit Counter/ Timer16. This register holds the LS-Byte of the data.

| Field          | Bit Position | Description                   |
|----------------|--------------|-------------------------------|
| T16_Capture_LO | [7:0]        | R/W Captured Data - No Effect |

#### Counter/Timer2 MS-Byte Hold Register—TC16H(D)07H

| Field       | Bit Position | Description |      |
|-------------|--------------|-------------|------|
| T16_Data_HI | [7:0]        | R/W         | Data |



#### Capture\_INT\_Mask

Set this bit to allow an interrupt when data is captured into either LO8 or HI8 upon a positive or negative edge detection in demodulation mode.

#### Counter\_INT\_Mask

Set this bit to allow an interrupt when T8 has a timeout.

#### P34\_Out

This bit defines whether P34 is used as a normal output pin or the T8 output.

#### T8 and T16 Common Functions—CTR1(0D)01H

This register controls the functions in common with the T8 and T16.

Table 16 lists and briefly describes the fields for this register.

| Field             | Bit Position |     | Value | Description       |
|-------------------|--------------|-----|-------|-------------------|
| Mode              | 7            | R/W | 0*    | Transmit Mode     |
|                   |              |     |       | Demodulation Mode |
| P36_Out/          | -6           | R/W |       | Transmit Mode     |
| Demodulator_Input |              |     | 0*    | Port Output       |
|                   |              |     | 1     | T8/T16 Output     |
|                   |              |     |       | Demodulation Mode |
|                   |              |     | 0*    | P31               |
|                   |              |     | 1     | P20               |
| T8/T16_Logic/     | 54           | R/W |       | Transmit Mode     |
| Edge _Detect      |              |     | 00**  | AND               |
| -                 |              |     | 01    | OR                |
|                   |              |     | 10    | NOR               |
|                   |              |     | 11    | NAND              |
|                   |              |     |       | Demodulation Mode |
|                   |              |     | 00**  | Falling Edge      |
|                   |              |     | 01    | Rising Edge       |
|                   |              |     | 10    | Both Edges        |
|                   |              |     | 11    | Reserved          |

#### Table 16. CTR1(0D)01H T8 and T16 Common Functions



| Field             | Bit Position |     | Value | Description            |
|-------------------|--------------|-----|-------|------------------------|
| Transmit_Submode/ | 32           | R/W |       | Transmit Mode          |
| Glitch_Filter     |              |     | 00*   | Normal Operation       |
|                   |              |     | 01    | Ping-Pong Mode         |
|                   |              |     | 10    | T16_Out = 0            |
|                   |              |     | 11    | T16_Out = 1            |
|                   |              |     |       | Demodulation Mode      |
|                   |              |     | 00*   | No Filter              |
|                   |              |     | 01    | 4 SCLK Cycle           |
|                   |              |     | 10    | 8 SCLK Cycle           |
|                   |              |     | 11    | Reserved               |
| Initial_T8_Out/   | 1-           |     |       | Transmit Mode          |
| Rising Edge       |              | R/W | 0*    | T8_OUT is 0 Initially  |
|                   |              |     | 1     | T8_OUT is 1 Initially  |
|                   |              |     |       | Demodulation Mode      |
|                   |              | R   | 0*    | No Rising Edge         |
|                   |              |     | 1     | Rising Edge Detected   |
|                   |              | W   | 0     | No Effect              |
|                   |              |     | 1     | Reset Flag to 0        |
| Initial_T16_Out/  | 0            |     |       | Transmit Mode          |
| Falling_Edge      |              | R/W | 0*    | T16_OUT is 0 Initially |
|                   |              |     | 1     | T16_OUT is 1 Initially |
|                   |              |     |       | Demodulation Mode      |
|                   |              | R   | 0*    | No Falling Edge        |
|                   |              |     | 1     | Falling Edge Detected  |
|                   |              | W   | 0     | No Effect              |
|                   |              |     | 1     | Reset Flag to 0        |

#### Table 16.CTR1(0D)01H T8 and T16 Common Functions (Continued)

#### Note:

\*Default at Power-On Reset

\*Default at Power-On Reset. Not reset with Stop Mode recovery.

#### Mode

If the result is 0, the counter/timers are in TRANSMIT mode; otherwise, they are in DEMODULATION mode.

#### P36\_Out/Demodulator\_Input

In TRANSMIT Mode, this bit defines whether P36 is used as a normal output pin or the combined output of T8 and T16.

In DEMODULATION Mode, this bit defines whether the input signal to the Counter/Timers is from P20 or P31.

If the input signal is from Port 31, a capture event may also generate an IRQ2 interrupt. To prevent generating an IRQ2, either disable the IRQ2 interrupt by clearing its IMR bit D2 or use P20 as the input.



| Field            | Bit Position |     | Value | Description               |
|------------------|--------------|-----|-------|---------------------------|
| T16_Enable       | 7            | R   | 0*    | Counter Disabled          |
|                  |              |     | 1     | Counter Enabled           |
|                  |              | W   | 0     | Stop Counter              |
|                  |              |     | 1     | Enable Counter            |
| Single/Modulo-N  | -6           | R/W |       | Transmit Mode             |
|                  |              |     | 0*    | Modulo-N                  |
|                  |              |     | 1     | Single Pass               |
|                  |              |     |       | Demodulation Mode         |
|                  |              |     | 0     | T16 Recognizes Edge       |
|                  |              |     | 1     | T16 Does Not Recognize    |
|                  |              |     |       | Edge                      |
| Time_Out         | 5            | R   | 0*    | No Counter Timeout        |
|                  |              |     | 1     | Counter Timeout           |
|                  |              |     |       | Occurred                  |
|                  |              | W   | 0     | No Effect                 |
|                  |              |     | 1     | Reset Flag to 0           |
| T16 _Clock       | 43           | R/W | 00**  | SCLK                      |
|                  |              |     | 01    | SCLK/2                    |
|                  |              |     | 10    | SCLK/4                    |
|                  |              |     | 11    | SCLK/8                    |
| Capture_INT_Mask | 2            | R/W | 0**   | Disable Data Capture Int. |
|                  |              |     | 1     | Enable Data Capture Int.  |
| Counter_INT_Mask | 1-           | R/W | 0*    | Disable Timeout Int.      |
|                  |              |     |       | Enable Timeout Int.       |
| P35_Out          | 0            | R/W | 0*    | P35 as Port Output        |
|                  |              |     | 1     | T16 Output on P35         |

#### Table 17. CTR2(D)02H: Counter/Timer16 Control Register

Note:

\*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery.

#### T16\_Enable

This field enables T16 when set to 1.

#### Single/Modulo-N

In TRANSMIT Mode, when set to 0, the counter reloads the initial value when it reaches the terminal count. When set to 1, the counter stops when the terminal count is reached.



In Demodulation Mode, when set to 0, T16 captures and reloads on detection of all the edges. When set to 1, T16 captures and detects on the first edge but ignores the subsequent edges. For details, see the description of T16 Demodulation Mode on page 47.

#### Time\_Out

This bit is set when T16 times out (terminal count reached). To reset the bit, write a 1 to this location.

#### T16\_Clock

This bit defines the frequency of the input signal to Counter/Timer16.

#### Capture\_INT\_Mask

This bit is set to allow an interrupt when data is captured into LO16 and HI16.

#### Counter\_INT\_Mask

Set this bit to allow an interrupt when T16 times out.

#### P35\_Out

This bit defines whether P35 is used as a normal output pin or T16 output.

#### CTR3 T8/T16 Control Register—CTR3(D)03H

Table 18 lists and briefly describes the fields for this register. This register allows the  $T_8$  and  $T_{16}$  counters to be synchronized.

| Field                  | Bit Position |     | Value | Description       |
|------------------------|--------------|-----|-------|-------------------|
| T <sub>16</sub> Enable | 7            | R   | 0*    | Counter Disabled  |
|                        |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| T <sub>8</sub> Enable  | -6           | R   | 0*    | Counter Disabled  |
| -                      |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| Sync Mode              | 5            | R/W | 0**   | Disable Sync Mode |
|                        |              |     | 1     | Enable Sync Mode  |

#### Table 18. CTR3 (D)03H: T8/T16 Control Register



#### Clock

The device's on-chip oscillator has a high-gain, parallel-resonant amplifier, for connection to a crystal or ceramic resonator, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal must be AT cut, 1 MHz to 8 MHz maximum, with a series resistance (RS) less than or equal to 100  $\Omega$ . The on-chip oscillator can be driven with a suitable external clock source.

The crystal must be connected across XTAL1 and XTAL2 using the recommended capacitors (capacitance greater than or equal to 22 pF) from each pin to ground.



f = 8mHz

Figure 31. Oscillator Configuration



#### Stop Mode Recovery Register 2 (SMR2)

This register determines the mode of Stop Mode Recovery for SMR2 (Figure 36).

SMR2(0F)DH

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----|----|----|----|----|----|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |    |    |    |    |    |    |    | <ul> <li>Reserved (Must be 0)</li> <li>Reserved (Must be 0)</li> <li>Stop-Mode Recovery Source 2</li> <li>000 POR Only *</li> <li>001 NAND P20, P21, P22, P23</li> <li>010 NAND P20, P21, P22, P23, P24, P25, P26, P27</li> <li>011 NOR P31, P32, P33</li> <li>100 NAND P31, P32, P33</li> <li>101 NOR P31, P32, P33, P00, P07</li> <li>110 NAND P31, P32, P33, P00, P07</li> <li>111 NAND P31, P32, P33, P20, P21, P22</li> </ul> |
|    |    |    |    |    |    |    |    | Reserved (Must be 0)                                                                                                                                                                                                                                                                                                                                                                                                               |
|    |    |    |    |    |    |    |    | Recovery Level * *<br>0 Low *<br>1 High                                                                                                                                                                                                                                                                                                                                                                                            |
|    |    |    |    |    |    |    |    | Reserved (Must be 0)                                                                                                                                                                                                                                                                                                                                                                                                               |

Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

\* Default setting after reset

\* \* At the XOR gate input

#### Figure 36. Stop Mode Recovery Register 2 ((0F)DH:D2–D4, D6 Write Only)

If SMR2 is used in conjunction with SMR, either of the specified events causes a Stop Mode Recovery.



**Note:** Port pins configured as outputs are ignored as an SMR or SMR2 recovery source. For example, if the NAND or P23–P20 is selected as the recovery source and P20 is configured as an output, the remaining SMR pins (P23–P21) form the NAND equation.



#### Watch-Dog Timer Mode Register (WDTMR)

The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets the Z8<sup>®</sup> CPU if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) flags.

The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum timeout period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (Figure 37). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-On-Reset, Watch-Dog Reset, or a Stop-Mode Recovery (Figure 36). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location 0Fh. It is organized as shown in Figure 37.

WDTMR(0F)0Fh



\* Default setting after reset

#### Figure 37. Watch-Dog Timer Mode Register (Write Only)

### WDT Time Select (D0, D1)

This bit selects the WDT time period. It is configured as indicated in Table 23.





#### CTR3(0D)03H

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                                                                                                                                                                                                        |
|----|----|----|----|----|----|----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |    |    |    |    |    |    |    | Reserved<br>No effect when written<br>Always reads 11111<br>Sync Mode<br>0* Disable Sync Mode**<br>1 Enable Sync Mode<br>T <sub>8</sub> Enable<br>R 0* T <sub>8</sub> Disabled<br>R 1 T <sub>8</sub> Enabled<br>W0 Stop T <sub>8</sub> |
|    |    |    |    |    |    |    |    | W1 Enable $T_8$<br>$T_{16}$ Enable<br>$R 0^* T_{16}$ Disabled<br>$R 1 T_{16}$ Enabled<br>$W 0$ Stop $T_{16}$<br>$W 1$ Enable $T_{16}$                                                                                                  |

\* Default setting after reset. \*\* Default setting after reset. Not reset with a Stop Mode recovery.

## Figure 42. T8/T16 Control Register (0D)03H: Read/Write (Except Where Noted)





Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

\* Default setting after reset. Not reset with a Stop Mode recovery.

\* \* At the XOR gate input

#### Figure 46. Stop Mode Recovery Register 2 ((0F)0DH:D2–D4, D6 Write Only)



#### R250 IRQ(FAH)





#### Figure 52. Interrupt Request Register (FAH: Read/Write)

#### R251 IMR(FBH)



\* Default setting after reset

\* \* Only by using EI, DI instruction; DI is required before changing the IMR register

#### Figure 53. Interrupt Mask Register (FBH: Read/Write)



#### R252 Flags(FCH)



#### Figure 54. Flag Register (FCH: Read/Write)

R253 RP(FDH)



Default setting after reset = 0000 0000

Figure 55. Register Pointer (FDH: Read/Write)

# ZGP323H Z8<sup>®</sup> OTP Microcontroller with IR Timers



T8\_Capture\_LO 32 register file 30 expanded 26 register pointer 29 detail 31 reset pin function 25 resets and WDT 63 S SCLK circuit 58 single-pass mode T16\_OUT 47 T8\_OUT 43 stack 31 standard test conditions 10 standby modes 1 stop instruction, counter/timer 54 stop mode recovery 2 register 61 source 59 stop mode recovery 2 61 stop mode recovery register 57 Т T16 transmit mode 46 T16\_Capture\_HI 32 T8 transmit mode 40 T8\_Capture\_HI 32 test conditions, standard 10 test load diagram 10 timing diagram, AC 16 transmit mode flowchart 41 V VCC 5 voltage brown-out/standby 64 detection and flags 65 voltage detection register 71 W watch-dog timer mode registerwatch-dog timer mode register 62 time select 63

X XTAL1 5 XTAL1 pin function 18 XTAL2 5 XTAL2 pin function 18