



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| 2 0 0 0 0 0                |                                                           |
|----------------------------|-----------------------------------------------------------|
| Product Status             | Obsolete                                                  |
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 24                                                        |
| Program Memory Size        | 4KB (4K x 8)                                              |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 28-DIP (0.600", 15.24mm)                                  |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323hep2804c |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact:

ZiLOG Worldwide Headquarters 532 Race Street

San Jose, CA 95126-3432 Telephone: 408.558.8500 Fax: 408.558.8300 www.zilog.com

ZiLOG is a registered trademark of ZiLOG Inc. in the United States and in other countries. All other products and/or service names mentioned herein may be trademarks of the companies with which they are associated.

#### **Document Disclaimer**

©2005 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Devices sold by ZiLOG, Inc. are covered by warranty and limitation of liability provisions appearing in the ZiLOG, Inc. Terms and Conditions of Sale. ZiLOG, Inc. makes no warranty of merchantability or fitness for any purpose. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.

ZGP323H Product Specification



# List of Tables

| Table 1.  | Revision History of this Document iii          |
|-----------|------------------------------------------------|
| Table 2.  | Features                                       |
| Table 3.  | Power Connections 3                            |
| Table 4.  | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
| Table 5.  | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
| Table 6.  | 40- and 48-Pin Configuration 8                 |
| Table 7.  | Absolute Maximum Ratings 10                    |
| Table 8.  | Capacitance                                    |
| Table 9.  | GP323HS DC Characteristics 11                  |
| Table 10. | GP323HE DC Characteristics 12                  |
| Table 11. | GP323HA DC Characteristics 14                  |
| Table 12. | EPROM/OTP Characteristics 15                   |
| Table 13. | AC Characteristics 17                          |
| Table 14. | Port 3 Pin Function Summary 23                 |
| Table 15. | CTR1(0D)01H T8 and T16 Common Functions        |
| Table 16. | Interrupt Types, Sources, and Vectors          |
| Table 17. | IRQ Register                                   |
| Table 18. | SMR2(F)0DH:Stop Mode Recovery Register 2* 58   |
| Table 19. | Stop Mode Recovery Source 60                   |
| Table 20. | Watch-Dog Timer Time Select 63                 |
| Table 21. | EPROM Selectable Options 64                    |







#### Figure 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration

| Table 4. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
|----------|------------------------------------------------|
|          |                                                |

| Pin # | Symbol          | Function                                             | Direction                                   |
|-------|-----------------|------------------------------------------------------|---------------------------------------------|
| 1–3   | P25–P27         | Port 2, Bits 5,6,7                                   | Input/Output                                |
| 4     | P07             | Port 0, Bit 7                                        | Input/Output                                |
| 5     | V <sub>DD</sub> | Power Supply                                         |                                             |
| 6     | XTAL2           | Crystal Oscillator Clock                             | Output                                      |
| 7     | XTAL1           | Crystal Oscillator Clock                             | Input                                       |
| 8–10  | P31–P33         | Port 3, Bits 1,2,3                                   | Input                                       |
| 11,12 | P34. P36        | Port 3, Bits 4,6                                     | Output                                      |
| 13    | P00/Pref1/P30   | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 |
| 14    | P01             | Port 0, Bit 1                                        | Input/Output                                |
| 15    | V <sub>SS</sub> | Ground                                               |                                             |
| 16–20 | P20-P24         | Port 2, Bits 0,1,2,3,4                               | Input/Output                                |

## ZGP323H Product Specification



| 40-Pin PDIP # | 48-Pin SSOP # | Symbol          |
|---------------|---------------|-----------------|
| 33            | 40            | P13             |
| 8             | 9             | P14             |
| 9             | 10            | P15             |
| 12            | 15            | P16             |
| 13            | 16            | P17             |
| 35            | 42            | P20             |
| 36            | 43            | P21             |
| 37            | 44            | P22             |
| 38            | 45            | P23             |
| 39            | 46            | P24             |
| 2             | 2             | P25             |
| 3             | 3             | P26             |
| 4             | 4             | P27             |
| 16            | 19            | P31             |
| 17            | 20            | P32             |
| 18            | 21            | P33             |
| 19            | 22            | P34             |
| 22            | 26            | P35             |
| 24            | 28            | P36             |
| 23            | 27            | P37             |
| 20            | 23            | NC              |
| 40            | 47            | NC              |
| 1             | 1             | NC              |
| 21            | 25            | RESET           |
| 15            | 18            | XTAL1           |
| 14            | 17            | XTAL2           |
| 11            | 12, 13        | V <sub>DD</sub> |
| 31            | 24, 37, 38    | V <sub>SS</sub> |
| 25            | 29            | Pref1/P30       |
|               | 48            | NC              |
|               | 6             | NC              |
|               | 14            | NC              |
|               | 30            | NC              |
|               | 36            | NC              |
|               |               |                 |

## Table 6. 40- and 48-Pin Configuration (Continued)



12

| T <sub>A</sub> =0°C to +70°C |                                          |                 |     |        |     |       |                                                        |         |
|------------------------------|------------------------------------------|-----------------|-----|--------|-----|-------|--------------------------------------------------------|---------|
| Symbol                       | Parameter                                | V <sub>CC</sub> | Min | Typ(7) | Max | Units | Conditions                                             | Notes   |
| I <sub>OL</sub>              | Output Leakage                           | 2.0-5.5         | -1  |        | 1   | μA    | $V_{IN} = 0V, V_{CC}$                                  |         |
| I <sub>CC</sub>              | Supply Current                           | 2.0V            |     | 1      | 3   | mA    | at 8.0 MHz                                             | 1, 2    |
|                              |                                          | 3.6V            |     | 5      | 10  | mA    | at 8.0 MHz                                             | 1, 2    |
|                              |                                          | 5.5V            |     | 10     | 15  | mA    | at 8.0 MHz                                             | 1, 2    |
| I <sub>CC1</sub>             | Standby Current                          | 2.0V            |     | 0.5    | 1.6 | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                  | 1, 2, 6 |
|                              | (HALT Mode)                              | 3.6V            |     | 0.8    | 2.0 | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                  | 1, 2, 6 |
|                              |                                          | 5.5V            |     | 1.3    | 3.2 | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                  | 1, 2, 6 |
| I <sub>CC2</sub>             | Standby Current (Stop                    | 2.0V            |     | 1.6    | 8   | μΑ    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT not Running | 3       |
|                              | Mode)                                    | 3.6V            |     | 1.8    | 10  | μA    | $V_{IN} = 0 V, V_{CC} WDT not Running$                 | 3       |
|                              |                                          | 5.5V            |     | 1.9    | 12  | μA    | $V_{IN} = 0 V, V_{CC} WDT not Running$                 | 3       |
|                              |                                          | 2.0V            |     | 5      | 20  | μA    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is Running  | 3       |
|                              |                                          | 3.6V            |     | 8      | 30  | μA    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is Running  | 3       |
|                              |                                          | 5.5V            |     | 15     | 45  | μA    | $V_{IN} = 0 V, V_{CC} WDT$ is Running                  | 3       |
| I <sub>LV</sub>              | Standby Current<br>(Low Voltage)         |                 |     | 1.2    | 6   | μA    | Measured at 1.3V                                       | 4       |
| V <sub>BO</sub>              | V <sub>CC</sub> Low Voltage              |                 |     | 1.9    | 2.0 | V     | 8MHz maximum                                           |         |
|                              | Protection                               |                 |     |        |     |       | Ext. CLK Freq.                                         |         |
| V <sub>LVD</sub>             | V <sub>CC</sub> Low Voltage<br>Detection |                 |     | 2.4    |     | V     |                                                        |         |
| V <sub>HVD</sub>             | Vcc High Voltage<br>Detection            |                 |     | 2.7    |     | V     |                                                        |         |

#### Table 9. GP323HS DC Characteristics (Continued)

#### Notes:

1. All outputs unloaded, inputs at rail.

2. CL1 = CL2 = 100 pF.

3. Oscillator stopped.

4. Oscillator stops when  $V_{CC}$  falls below  $V_{BO}$  limit.

 It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to VCC and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED.

- 6. Comparator and Timers are on. Interrupt disabled.
- 7. Typical values shown are at 25 degrees C.

#### Table 10. GP323HE DC Characteristics

| T <sub>A</sub> = -40°C to +105°C |                             |                 |                      |        |                      |       |                                       |       |
|----------------------------------|-----------------------------|-----------------|----------------------|--------|----------------------|-------|---------------------------------------|-------|
| Symbol                           | Parameter                   | V <sub>CC</sub> | Min                  | Typ(7) | Max                  | Units | Conditions                            | Notes |
| V <sub>CC</sub>                  | Supply Voltage              |                 | 2.0                  |        | 5.5                  | V     | See Note 5                            | 5     |
| V <sub>CH</sub>                  | Clock Input High<br>Voltage | 2.0-5.5         | 0.8 V <sub>CC</sub>  |        | V <sub>CC</sub> +0.3 | V     | Driven by External<br>Clock Generator |       |
| V <sub>CL</sub>                  | Clock Input Low<br>Voltage  | 2.0-5.5         | V <sub>SS</sub> –0.3 |        | 0.4                  | V     | Driven by External<br>Clock Generator |       |
| V <sub>IH</sub>                  | Input High Voltage          | 2.0-5.5         | 0.7 V <sub>CC</sub>  |        | V <sub>CC</sub> +0.3 | V     |                                       |       |
| V <sub>IL</sub>                  | Input Low Voltage           | 2.0-5.5         | V <sub>SS</sub> -0.3 |        | 0.2 V <sub>CC</sub>  | V     |                                       |       |
| V <sub>OH1</sub>                 | Output High Voltage         | 2.0-5.5         | V <sub>CC</sub> -0.4 |        |                      | V     | $I_{OH} = -0.5 \text{mA}$             |       |





Figure 9. Port 0 Configuration

## Port 1 (P17–P10)

Port 1 (see Figure 10) Port 1 can be configured for standard port input or output mode. After POR, Port 1 is configured as an input port. The output drivers are either push-pull or open-drain and are controlled by bit D1 in the PCON register.



**Note:** The Port 1 direction is reset to its default state following an SMR.





Figure 11. Port 2 Configuration

## Port 3 (P37–P30)

Port 3 is a 8-bit, CMOS-compatible fixed I/O port (see Figure 12). Port 3 consists of four fixed input (P33–P30) and four fixed output (P37–P34), which can be configured under software control for interrupt and as output from the counter/timers. P30, P31, P32, and P33 are standard CMOS inputs; P34, P35, P36, and P37 are push-pull outputs.



29

The upper nibble of the register pointer (see Figure 16) selects which working register group, of 16 bytes in the register file, is accessed out of the possible 256. The lower nibble selects the expanded register file bank and, in the case of the Z8 GP family, banks 0, F, and D are implemented. A OH in the lower nibble allows the normal register file (bank 0) to be addressed. Any other value from 1H to FH exchanges the lower 16 registers to an expanded register bank.





#### Figure 16. Register Pointer

#### Example: Z8 GP: (See Figure 15 on page 28)

R253 RP = 00h R0 = Port 0 R1 = Port 1 R2 = Port 2 R3 = Port 3

But if:

R253 RP = 0Dh R0 = CTR0 R1 = CTR1 R2 = CTR2R3 = Reserved



## Timers

## T8\_Capture\_HI—HI8(D)0BH

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 1.

| Field         | Bit Position |     | Description               |  |
|---------------|--------------|-----|---------------------------|--|
| T8_Capture_HI | [7:0]        | R/W | Captured Data - No Effect |  |

#### T8\_Capture\_LO—L08(D)0AH

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 0.

| Field         | Bit Position |     | Description               |
|---------------|--------------|-----|---------------------------|
| T8_Capture_L0 | [7:0]        | R/W | Captured Data - No Effect |

#### T16\_Capture\_HI—HI16(D)09H

This register holds the captured data from the output of the 16-bit Counter/ Timer16. This register holds the MS-Byte of the data.

| Field          | Bit Position |     | Description               |  |
|----------------|--------------|-----|---------------------------|--|
| T16_Capture_HI | [7:0]        | R/W | Captured Data - No Effect |  |

#### T16\_Capture\_LO—L016(D)08H

This register holds the captured data from the output of the 16-bit Counter/ Timer16. This register holds the LS-Byte of the data.

| Field          | Bit Position | Description                   |
|----------------|--------------|-------------------------------|
| T16_Capture_LO | [7:0]        | R/W Captured Data - No Effect |

#### Counter/Timer2 MS-Byte Hold Register—TC16H(D)07H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T16_Data_HI | [7:0]        | R/W | Data        |



into LO8; if it is a negative edge, data is put into HI8. From that point, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt can be generated if enabled (CTR0, D2). Meanwhile, T8 is loaded with FFh and starts counting again. If T8 reaches 0, the timeout status bit (CTR0, D5) is set, and an interrupt can be generated if enabled (CTR0, D1). T8 then continues counting from FFH (see Figure 23 and Figure 24).



Figure 23. Demodulation Mode Count Capture Flowchart



## 46

## **T16 Transmit Mode**

In NORMAL or PING-PONG mode, the output of T16 when not enabled, is dependent on CTR1, D0. If it is a 0, T16\_OUT is a 1; if it is a 1, T16\_OUT is 0. You can force the output of T16 to either a 0 or 1 whether it is enabled or not by programming CTR1 D3; D2 to a 10 or 11.

When T16 is enabled, TC16H \* 256 + TC16L is loaded, and T16\_OUT is switched to its initial value (CTR1, D0). When T16 counts down to 0, T16\_OUT is toggled (in NORMAL or PING-PONG mode), an interrupt (CTR2, D1) is generated (if enabled), and a status bit (CTR2, D5) is set. See Figure 25.



Figure 25. 16-Bit Counter/Timer Circuits

**Note:** Global interrupts override this function as described in "Interrupts" on page 50.

If T16 is in SINGLE-PASS mode, it is stopped at this point (see Figure 26). If it is in Modulo-N Mode, it is loaded with TC16H \* 256 + TC16L, and the counting continues (see Figure 27).

You can modify the values in TC16H and TC16L at any time. The new values take effect when they are loaded.

ZGP323H Product Specification



Caution: Do not load these registers at the time the values are to be loaded into the counter/timer to ensure known operation. An initial count of 1 is not allowed. An initial count of 0 causes T16 to count from 0 to FFFFH to FFFFH. Transition from 0 to FFFFH is not a timeout condition.







Figure 27. T16\_OUT in Modulo-N Mode

## **T16 DEMODULATION Mode**

The user must program TC16L and TC16H to FFH. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures HI16 and LO16, reloads, and begins counting.

## If D6 of CTR2 Is 0

When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFH and starts again.

This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks).



## Port 0 Output Mode (D2)

Bit 2 controls the output mode of port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.

## Stop-Mode Recovery Register (SMR)

This register selects the clock divide value and determines the mode of Stop Mode Recovery (Figure 33). All bits are write only except bit 7, which is read only. Bit 7 is a flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XORgate input (Figure 35 on page 59) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/ TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address OBH.



## PCON(0F)00H



\* Default setting after reset

Figure 44. Port Configuration Register (PCON)(0F)00H: Write Only)



#### SMR(0F)0BH



- \* Default setting after reset
- \* \* Set after Stop Mode Recovery
- \* \* \* At the XOR gate input
- \* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source.
- \* \* \* \* \* Default setting after Power On Reset. Not reset with a Stop Mode recovery.

## Figure 45. Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only)



## R250 IRQ(FAH)





#### Figure 52. Interrupt Request Register (FAH: Read/Write)

#### R251 IMR(FBH)



\* Default setting after reset

\* \* Only by using EI, DI instruction; DI is required before changing the IMR register

#### Figure 53. Interrupt Mask Register (FBH: Read/Write)



## Example



## ZGP323H Z8<sup>®</sup> OTP Microcontroller with IR Timers



Numerics 16-bit counter/timer circuits 46 20-pin DIP package diagram 82 20-pin SSOP package diagram 84 28-pin DIP package diagram 86 28-pin SOICpackage diagram 85 28-pin SSOP package diagram 87 40-pin DIP package diagram 87 48-pin SSOP package diagram 89 8-bit counter/timer circuits 42 А absolute maximum ratings 10 AC characteristics 16 timing diagram 16 address spaces, basic 2 architecture 2 expanded register file 28 В basic address spaces 2 block diagram, ZLP32300 functional 3 С capacitance 11 characteristics AC 16 DC 11 clock 53 comparator inputs/outputs 25 configuration port 0 19 port 1 20 port 2 21 port 3 22 port 3 counter/timer 24 counter/timer 16-bit circuits 46 8-bit circuits 42 brown-out voltage/standby 64 clock 53 demodulation mode count capture flowchart 44

demodulation mode flowchart 45 EPROM selectable options 64 glitch filter circuitry 40 halt instruction 54 input circuit 40 interrupt block diagram 51 interrupt types, sources and vectors 52 oscillator configuration 53 output circuit 49 ping-pong mode 48 port configuration register 55 resets and WDT 63 SCLK circuit 58 stop instruction 54 stop mode recovery register 57 stop mode recovery register 2 61 stop mode recovery source 59 T16 demodulation mode 47 T16 transmit mode 46 T16 OUT in modulo-N mode 47 T16\_OUT in single-pass mode 47 T8 demodulation mode 43 T8 transmit mode 40 T8 OUT in modulo-N mode 43 T8\_OUT in single-pass mode 43 transmit mode flowchart 41 voltage detection and flags 65 watch-dog timer mode register 62 watch-dog timer time select 63 CTR(D)01h T8 and T16 Common Functions 35 D DC characteristics 11 demodulation mode count capture flowchart 44 flowchart 45 T1647 T8 43 description functional 25 general 2

#### ZGP323H Z8<sup>®</sup> OTP Microcontroller with IR Timers



pin 4 Ε **EPROM** selectable options 64 expanded register file 26 expanded register file architecture 28 expanded register file control registers 71 flag 80 interrupt mask register 79 interrupt priority register 78 interrupt request register 79 port 0 and 1 mode register 77 port 2 configuration register 75 port 3 mode register 76 port configuration register 75 register pointer 80 stack pointer high register 81 stack pointer low register 81 stop-mode recovery register 73 stop-mode recovery register 2 74 T16 control register 69 T8 and T16 common control functions register 67 T8/T16 control register 70 TC8 control register 66 watch-dog timer register 75 F features standby modes 1 functional description counter/timer functional blocks 40 CTR(D)01h register 35 CTR0(D)00h register 33 CTR2(D)02h register 37 CTR3(D)03h register 39 expanded register file 26 expanded register file architecture 28 HI16(D)09h register 32 HI8(D)0Bh register 32 L08(D)0Ah register 32 L0I6(D)08h register 32

program memory map 26 **RAM 25** register description 65 register file 30 register pointer 29 register pointer detail 31 SMR2(F)0D1h register 40 stack 31 TC16H(D)07h register 32 TC16L(D)06h register 33 TC8H(D)05h register 33 TC8L(D)04h register 33 G glitch filter circuitry 40 Η halt instruction, counter/timer 54 input circuit 40 interrupt block diagram, counter/timer 51 interrupt types, sources and vectors 52 L low-voltage detection register 65 Μ memory, program 25 modulo-N mode T16 OUT 47 T8 OUT 43 0 oscillator configuration 53 output circuit, counter/timer 49 Ρ package information 20-pin DIP package diagram 82 20-pin SSOP package diagram 84 28-pin DIP package diagram 86 28-pin SOIC package diagram 85 28-pin SSOP package diagram 87 40-pin DIP package diagram 87 48-pin SSOP package diagram 89 pin configuration 20-pin DIP/SOIC/SSOP 5