Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | HLVD, POR, WDT | | Number of I/O | 32 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 237 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Through Hole | | Package / Case | 40-DIP (0.620", 15.75mm) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/zgp323hep4016c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # List of Figures | Figure 1. | Functional Block Diagram | 3 | |------------|-------------------------------------------------|----| | Figure 2. | Counter/Timers Diagram | 4 | | Figure 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | 5 | | Figure 4. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | 6 | | Figure 5. | 40-Pin PDIP/CDIP* Pin Configuration | 7 | | Figure 6. | 48-Pin SSOP Pin Configuration | 8 | | Figure 7. | Test Load Diagram | 10 | | Figure 8. | AC Timing Diagram | 16 | | Figure 9. | Port 0 Configuration | 19 | | Figure 10. | Port 1 Configuration | 20 | | Figure 11. | Port 2 Configuration | 21 | | Figure 12. | Port 3 Configuration | 22 | | Figure 13. | Port 3 Counter/Timer Output Configuration | 24 | | Figure 14. | Program Memory Map (32K OTP) | 26 | | Figure 15. | Expanded Register File Architecture | 28 | | Figure 16. | Register Pointer | 29 | | Figure 17. | Register Pointer—Detail | 31 | | Figure 18. | Glitch Filter Circuitry | 40 | | Figure 19. | Transmit Mode Flowchart | 41 | | Figure 20. | 8-Bit Counter/Timer Circuits | 42 | | Figure 21. | T8_OUT in Single-Pass Mode | 43 | | Figure 22. | T8_OUT in Modulo-N Mode | 43 | | Figure 23. | Demodulation Mode Count Capture Flowchart | 44 | | Figure 24. | Demodulation Mode Flowchart | 45 | | Figure 25. | 16-Bit Counter/Timer Circuits | 46 | | Figure 26. | T16_OUT in Single-Pass Mode | 47 | | Figure 27. | T16_OUT in Modulo-N Mode | 47 | | Figure 28. | Ping-Pong Mode Diagram | 49 | | Figure 29. | Output Circuit | 49 | | Figure 30. | Interrupt Block Diagram | 51 | | Figure 31. | Oscillator Configuration | 53 | | Figure 32. | Port Configuration Register (PCON) (Write Only) | 55 | | Figure 33. | STOP Mode Recovery Register | 57 | PS023803-0305 List of Figures # List of Tables | Table 1. | Revision History of this Document ii | |-----------|--------------------------------------------------| | Table 2. | Features | | Table 3. | Power Connections 3 | | Table 4. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification 5 | | Table 5. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification 6 | | Table 6. | 40- and 48-Pin Configuration | | Table 7. | Absolute Maximum Ratings | | Table 8. | Capacitance | | Table 9. | GP323HS DC Characteristics | | Table 10. | GP323HE DC Characteristics | | Table 11. | GP323HA DC Characteristics | | Table 12. | EPROM/OTP Characteristics | | Table 13. | AC Characteristics | | Table 14. | Port 3 Pin Function Summary | | Table 15. | CTR1(0D)01H T8 and T16 Common Functions | | Table 16. | Interrupt Types, Sources, and Vectors 52 | | Table 17. | IRQ Register | | Table 18. | SMR2(F)0DH:Stop Mode Recovery Register 2* 58 | | Table 19. | Stop Mode Recovery Source 60 | | Table 20. | Watch-Dog Timer Time Select 63 | | Table 21. | EPROM Selectable Options 64 | PS023803-0305 List of Tables Port 1: 0–3 pull-up transistors Port 1: 4–7 pull-up transistors Port 2: 0–7 pull-up transistors EPROM Protection WDT enabled at POR # **General Description** The ZGP323H is an OTP-based member of the MCU family of infrared microcontrollers. With 237B of general-purpose RAM and up to 32KB of OTP, ZiLOG<sup>®</sup>, s CMOS microcontrollers offer fast-executing, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, automated pulse generation/reception, and internal key-scan pull-up transistors. The ZGP323H architecture (Figure 1) is based on ZiLOG's 8-bit microcontroller core with an Expanded Register File allowing access to register-mapped peripherals, input/output (I/O) circuits, and powerful counter/timer circuitry. The Z8® offers a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, automotive, computer peripheral, and battery-operated hand-held applications. There are three basic address spaces available to support a wide range of configurations: Program Memory, Register File and Expanded Register File. The register file is composed of 256 Bytes (B) of RAM. It includes 4 I/O port registers, 16 control and status registers, and 236 general-purpose registers. The Expanded Register File consists of two additional register groups (F and D). To unburden the program from coping with such real-time problems as generating complex waveforms or receiving and demodulating complex waveform/pulses, the Z8 GP OTP offers a new intelligent counter/timer architecture with 8-bit and 16-bit counter/timers (see Figure 2). Also included are a large number of user-selectable modes and two on-board comparators to process analog signals with separate reference voltages. **Note:** All signals with an overline, " ", are active Low. For example, B/W, in which WORD is active Low, and B/W, in which BYTE is active Low. Power connections use the conventional descriptions listed in Table 3. PS023803-0305 General Description Figure 4. 28-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration Table 5. 28-Pin PDIP/SOIC/SSOP/CDIP\* Pin Identification | Pin | Symbol | Direction | Description | |-------|-----------------|--------------|----------------------------------------------------------| | 1-3 | P25-P27 | Input/Output | Port 2, Bits 5,6,7 | | 4-7 | P04-P07 | Input/Output | Port 0, Bits 4,5,6,7 | | 8 | $V_{DD}$ | | Power supply | | 9 | XTAL2 | Output | Crystal, oscillator clock | | 10 | XTAL1 | Input | Crystal, oscillator clock | | 11-13 | P31-P33 | Input | Port 3, Bits 1,2,3 | | 14 | P34 | Output | Port 3, Bit 4 | | 15 | P35 | Output | Port 3, Bit 5 | | 16 | P37 | Output | Port 3, Bit 7 | | 17 | P36 | Output | Port 3, Bit 6 | | 18 | Pref1/P30 | Input | Analog ref input; connect to V <sub>CC</sub> if not used | | | Port 3 Bit 0 | | Input for Pref1/P30 | | 19-21 | P00-P02 | Input/Output | Port 0, Bits 0,1,2 | | 22 | V <sub>SS</sub> | | Ground | | 23 | P03 | Input/Output | Port 0, Bit 3 | | 24-28 | P20-P24 | Input/Output | Port 2, Bits 0-4 | PS023803-0305 Pin Description Figure 6. 48-Pin SSOP Pin Configuration Table 6. 40- and 48-Pin Configuration | 40-Pin PDIP# | 48-Pin SSOP # | Symbol | |--------------|---------------|--------| | 26 | 31 | P00 | | 27 | 32 | P01 | | 30 | 35 | P02 | | 34 | 41 | P03 | | 5 | 5 | P04 | | 6 | 7 | P05 | | 7 | 8 | P06 | | 10 | 11 | P07 | | 28 | 33 | P10 | | 29 | 34 | P11 | | 32 | 39 | P12 | PS023803-0305 Pin Description 15 Table 11. GP323HA DC Characteristics (Continued) | | T <sub>A</sub> = -40°C to +125°C | | | | | | | |-----------|----------------------------------|----------|-----|--------|-----|------------------|-------| | Symbol | Parameter | $v_{cc}$ | Min | Typ(7) | Max | Units Conditions | Notes | | $V_{HVD}$ | Vcc High Voltage<br>Detection | | | 2.7 | | V | | #### Notes: - 1. All outputs unloaded, inputs at rail. - 2. CL1 = CL2 = 100 pF. - 3. Oscillator stopped. - 4. Oscillator stops when $V_{CC}$ falls below $V_{BO}$ limit. - 5. It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to VCC and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED. - 6. Comparator and Timers are on. Interrupt disabled. - 7. Typical values shown are at 25 degrees C. Table 12. EPROM/OTP Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|---------|-------| | | Erase Time | 15 | | | Minutes | 1,3 | | | Data Retention @ use years | | 10 | | Years | 2 | | | Program/Erase Endurance | 100 | | | Cycles | 1 | #### Notes: 1. For windowed cerdip package only. 2. Standard: 0°C to 70°C; Extended: -40°C to +105°C; Automotive: -40°C to +125°C. Determined using the Arrhenius model, which is an industry standard for estimating data retention of floating gate technologies: $AF = \exp[(Ea/k)^*(1/Tuse - 1/TStress)]$ Where: Ea is the intrinsic activation energy (eV; typ. 0.8) k is Boltzman's constant (8.67 x 10-5 eV/°K) °K = -273.16°C Tuse = Use Temperature in °K TStress = Stress Temperature in °K 3. At a stable UV Lamp output of 20mW/CM<sup>2</sup> PS023803-0305 DC Characteristics #### **Comparator Inputs** In analog mode, P31 and P32 have a comparator front end. The comparator reference is supplied to P33 and Pref1. In this mode, the P33 internal data latch and its corresponding IRQ1 are diverted to the SMR sources (excluding P31, P32, and P33) as indicated in Figure 12 on page 22. In digital mode, P33 is used as D3 of the Port 3 input register, which then generates IRQ1. Note: Comparators are powered down by entering Stop Mode. For P31–P33 to be used in a Stop Mode Recovery source, these inputs must be placed into digital mode. ## **Comparator Outputs** These channels can be programmed to be output on P34 and P37 through the PCON register. # **RESET (Input, Active Low)** Reset initializes the MCU and is accomplished either through Power-On, Watch-Dog Timer, Stop Mode Recovery, Low-Voltage detection, or external reset. During Power-On Reset and Watch-Dog Timer Reset, the internally generated reset drives the reset pin Low for the POR time. Any devices driving the external reset line must be open-drain to avoid damage from a possible conflict during reset conditions. Pull-up is provided internally. When the Z8 GP asserts (Low) the RESET pin, the internal pull-up is disabled. The Z8 GP does not assert the RESET pin when under VBO. Note: The external Reset does not initiate an exit from STOP mode. # **Functional Description** This device incorporates special functions to enhance the Z8<sup>®</sup>, functionality in consumer and battery-operated applications. ## **Program Memory** This device addresses up to 32KB of OTP memory. The first 12 Bytes are reserved for interrupt vectors. These locations contain the six 16-bit vectors that correspond to the six available interrupts. #### **RAM** This device features 256B of RAM. See Figure 14. Figure 14. Program Memory Map (32K OTP) # **Expanded Register File** The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8<sup>®</sup> register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the ERF (Expanded Register File). Bits 7–4 of register RP select the working register group. Bits 3–0 of register RP select the expanded register file bank. **Note:** An expanded register bank is also referred to as an expanded register group (see Figure 15). Table 18. CTR3 (D)03H: T8/T16 Control Register (Continued) | Field | Bit Position | | Value | Description | |----------|--------------|---|-------|--------------------| | Reserved | 43210 | R | 1 | Always reads 11111 | | | | W | X | No Effect | <sup>\*</sup>Indicates the value upon Power-On Reset. #### Counter/Timer Functional Blocks ## **Input Circuit** The edge detector monitors the input signal on P31 or P20. Based on CTR1 D5–D4, a pulse is generated at the Pos Edge or Neg Edge line when an edge is detected. Glitches in the input signal that have a width less than specified (CTR1 D3, D2) are filtered out (see Figure 18). Figure 18. Glitch Filter Circuitry #### **T8 Transmit Mode** Before T8 is enabled, the output of T8 depends on CTR1, D1. If it is 0, T8\_OUT is 1; if it is 1, T8\_OUT is 0. See Figure 19. <sup>\*\*</sup>Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery. **Note:** The letter h denotes hexadecimal values. Transition from 0 to FFh is not a timeout condition. $\bigwedge$ **Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended. Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur. See Figure 21 and Figure 22. Figure 21. T8\_OUT in Single-Pass Mode Figure 22. T8\_OUT in Modulo-N Mode #### **T8 Demodulation Mode** The user must program TC8L and TC8H to FFH. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put Figure 34. SCLK Circuit ## Stop-Mode Recovery Source (D2, D3, and D4) These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 22). ## Stop-Mode Recovery Register 2—SMR2(F)0DH Table 21 lists and briefly describes the fields for this register. Table 21.SMR2(F)0DH:Stop Mode Recovery Register 2\* | Field | Bit Position | | Value | Description | |----------------|--------------|---|------------------|------------------------------| | Reserved | 7 | | 0 | Reserved (Must be 0) | | Recovery Level | -6 | W | 0 <sup>†</sup> | Low | | | | | 1 | High | | Reserved | 5 | | 0 | Reserved (Must be 0) | | Source | 432 | W | 000 <sup>†</sup> | A. POR Only | | | | | 001 | B. NAND of P23-P20 | | | | | 010 | C. NAND of P27-P20 | | | | | 011 | D. NOR of P33-P31 | | | | | 100 | E. NAND of P33-P31 | | | | | 101 | F. NOR of P33-P31, P00, P07 | | | | | 110 | G. NAND of P33-P31, P00, P07 | | | | | 111 | H. NAND of P33-P31, P22-P20 | | Reserved | 10 | | 00 | Reserved (Must be 0) | #### Notes: <sup>\*</sup> Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset # **Expanded Register File Control Registers (0D)** The expanded register file control registers (0D) are depicted in Figure 39 through Figure 43. <sup>\*</sup> Default setting after reset. Figure 39. TC8 Control Register ((0D)O0H: Read/Write Except Where Noted) <sup>\* \*</sup> Default setting after Reset.. Not reset with a Stop-Mode recovery. ## SMR(0F)0BH - \* Default setting after reset - \* \* Set after Stop Mode Recovery - \* \* \* At the XOR gate input - \* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source. - \* \* \* \* \* Default setting after Power On Reset. Not reset with a Stop Mode recovery. Figure 45. Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only) ## WDTMR(0F)0FH <sup>\*</sup> Default setting after reset. Not reset with a Stop Mode recovery. Figure 47. Watch-Dog Timer Register ((0F) 0FH: Write Only) # **Standard Control Registers** R246 P2M(F6H) <sup>\*</sup> Default setting after reset. Not reset with a Stop Mode recovery. Figure 48. Port 2 Mode Register (F6H: Write Only) <sup>\*</sup> Default setting after reset. Not reset with a Stop Mode recovery. Figure 49. Port 3 Mode Register (F7H: Write Only) ## R248 P01M(F8H) <sup>\*</sup> Default setting after reset; only P00, P01 and P07 are available on 20-pin configurations. Figure 50. Port 0 and 1 Mode Register (F8H: Write Only) **79** Figure 52. Interrupt Request Register (FAH: Read/Write) ## R251 IMR(FBH) <sup>\*</sup> Default setting after reset Figure 53. Interrupt Mask Register (FBH: Read/Write) <sup>\* \*</sup> Only by using EI, DI instruction; DI is required before changing the IMR register Figure 61. 20-Pin SSOP Package Diagram PS023803-0305 Package Information | SYMBOL | MILLI | METER | INCH | | |--------|-----------|-------|-------|--------| | SIMBOL | MIN | MAX | MIN | MAX | | A | 2.41 | 2.79 | 0.095 | 0.110 | | A1 | 0.23 | 0.38 | 0.009 | 0.015 | | A2 | 2.18 | 2.39 | 0.086 | 0.094 | | ь | 0.20 | 0.34 | 0.008 | 0.0135 | | С | 0.13 | 0.25 | 0.005 | 0.010 | | D | 15.75 | 16.00 | 0.620 | 0.630 | | E | 7.39 | 7.59 | 0.291 | 0.299 | | e | 0.635 BSC | | 0.0 | 25 BSC | | Н | 10.16 | 10.41 | 0.400 | 0.410 | | L | 0.51 | 1.016 | 0.020 | 0.040 | CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH Figure 68. 48-Pin SSOP Package Design **Note:** Check with ZiLOG on the actual bonding diagram and coordinate for chip-on-board assembly. PS023803-0305 Package Information