



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                           |
|----------------------------|-----------------------------------------------------------|
| Product Status             | Obsolete                                                  |
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 16                                                        |
| Program Memory Size        | 4KB (4K x 8)                                              |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323hes2004g |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact:

#### **ZiLOG Worldwide Headquarters**

532 Race Street San Jose, CA 95126-3432 Telephone: 408.558.8500

Fax: 408.558.8300 www.zilog.com

ZiLOG is a registered trademark of ZiLOG Inc. in the United States and in other countries. All other products and/or service names mentioned herein may be trademarks of the companies with which they are associated.

#### **Document Disclaimer**

©2005 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Devices sold by ZiLOG, Inc. are covered by warranty and limitation of liability provisions appearing in the ZiLOG, Inc. Terms and Conditions of Sale. ZiLOG, Inc. makes no warranty of merchantability or fitness for any purpose. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.

Disclaimer PS023803-0305



| Eiguro 60              | 19 Din SSOD Dockago Docign  | <br>'n |
|------------------------|-----------------------------|--------|
| rigui <del>e</del> oo. | 40-FIII SSOF FACKAGE DESIGN | <br>7  |

PS023803-0305 List of Figures





Figure 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration

Table 4. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Identification

| Pin # | Symbol          | Function                                             | Direction                                   |
|-------|-----------------|------------------------------------------------------|---------------------------------------------|
| 1–3   | P25-P27         | Port 2, Bits 5,6,7                                   | Input/Output                                |
| 4     | P07             | Port 0, Bit 7                                        | Input/Output                                |
| 5     | V <sub>DD</sub> | Power Supply                                         |                                             |
| 6     | XTAL2           | Crystal Oscillator Clock                             | Output                                      |
| 7     | XTAL1           | Crystal Oscillator Clock                             | Input                                       |
| 8–10  | P31-P33         | Port 3, Bits 1,2,3                                   | Input                                       |
| 11,12 | P34. P36        | Port 3, Bits 4,6                                     | Output                                      |
| 13    | P00/Pref1/P30   | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 |
| 14    | P01             | Port 0, Bit 1                                        | Input/Output                                |
| 15    | V <sub>SS</sub> | Ground                                               |                                             |
| 16–20 | P20-P24         | Port 2, Bits 0,1,2,3,4                               | Input/Output                                |

PS023803-0305 Pin Description

Table 6. 40- and 48-Pin Configuration (Continued)

| Table of 40 all | a 40 i iii Ooiiiigai | ation (continued |
|-----------------|----------------------|------------------|
| 40-Pin PDIP #   | 48-Pin SSOP #        | Symbol           |
| 33              | 40                   | P13              |
| 8               | 9                    | P14              |
| 9               | 10                   | P15              |
| 12              | 15                   | P16              |
| 13              | 16                   | P17              |
| 35              | 42                   | P20              |
| 36              | 43                   | P21              |
| 37              | 44                   | P22              |
| 38              | 45                   | P23              |
| 39              | 46                   | P24              |
| 2               | 2                    | P25              |
| 3               | 3                    | P26              |
| 4               | 4                    | P27              |
| 16              | 19                   | P31              |
| 17              | 20                   | P32              |
| 18              | 21                   | P33              |
| 19              | 22                   | P34              |
| 22              | 26                   | P35              |
| 24              | 28                   | P36              |
| 23              | 27                   | P37              |
| 20              | 23                   | NC               |
| 40              | 47                   | NC               |
| 1               | 1                    | NC               |
| 21              | 25                   | RESET            |
| 15              | 18                   | XTAL1            |
| 14              | 17                   | XTAL2            |
| 11              | 12, 13               | $V_{DD}$         |
| 31              | 24, 37, 38           | $V_{SS}$         |
| 25              | 29                   | Pref1/P30        |
|                 | 48                   | NC               |
|                 | 6                    | NC               |
|                 | 14                   | NC               |
|                 | 30                   | NC               |
|                 | 36                   | NC               |
| •               |                      |                  |

PS023803-0305 Pin Description

Table 9. GP323HS DC Characteristics (Continued)

|                  |                                          |          | T <sub>A</sub> =0°C | to +70°C |     |       |                                                        |         |
|------------------|------------------------------------------|----------|---------------------|----------|-----|-------|--------------------------------------------------------|---------|
| Symbol           | Parameter                                | $v_{cc}$ | Min                 | Typ(7)   | Max | Units | Conditions                                             | Notes   |
| I <sub>OL</sub>  | Output Leakage                           | 2.0-5.5  | -1                  |          | 1   | μΑ    | $V_{IN} = 0V, V_{CC}$                                  |         |
| I <sub>CC</sub>  | Supply Current                           | 2.0V     |                     | 1        | 3   | mA    | at 8.0 MHz                                             | 1, 2    |
|                  |                                          | 3.6V     |                     | 5        | 10  | mΑ    | at 8.0 MHz                                             | 1, 2    |
|                  |                                          | 5.5V     |                     | 10       | 15  | mΑ    | at 8.0 MHz                                             | 1, 2    |
| I <sub>CC1</sub> | Standby Current                          | 2.0V     |                     | 0.5      | 1.6 | mΑ    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                  | 1, 2, 6 |
|                  | (HALT Mode)                              | 3.6V     |                     | 8.0      | 2.0 | mΑ    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                  | 1, 2, 6 |
|                  |                                          | 5.5V     |                     | 1.3      | 3.2 | mΑ    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                  | 1, 2, 6 |
| I <sub>CC2</sub> | Standby Current (Stop                    | 2.0V     |                     | 1.6      | 8   | μΑ    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT not Running | 3       |
|                  | Mode)                                    | 3.6V     |                     | 1.8      | 10  | μΑ    | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT not Running}$ | 3       |
|                  |                                          | 5.5V     |                     | 1.9      | 12  | μA    | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT not Running}$ | 3       |
|                  |                                          | 2.0V     |                     | 5        | 20  | μΑ    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is Running  | 3       |
|                  |                                          | 3.6V     |                     | 8        | 30  | μΑ    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is Running  | 3       |
|                  |                                          | 5.5V     |                     | 15       | 45  | μΑ    | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT is Running}$  | 3       |
| I <sub>LV</sub>  | Standby Current (Low Voltage)            |          |                     | 1.2      | 6   | μΑ    | Measured at 1.3V                                       | 4       |
| V <sub>BO</sub>  | V <sub>CC</sub> Low Voltage              |          |                     | 1.9      | 2.0 | V     | 8MHz maximum                                           |         |
| ВО               | Protection                               |          |                     |          |     |       | Ext. CLK Freq.                                         |         |
| V <sub>LVD</sub> | V <sub>CC</sub> Low Voltage<br>Detection |          |                     | 2.4      |     | V     |                                                        |         |
| V <sub>HVD</sub> | Vcc High Voltage<br>Detection            |          |                     | 2.7      |     | V     |                                                        |         |

#### Notes:

- 1. All outputs unloaded, inputs at rail.
- 2. CL1 = CL2 = 100 pF.
- 3. Oscillator stopped.
- 4. Oscillator stops when  $V_{\mbox{\footnotesize{CC}}}$  falls below  $V_{\mbox{\footnotesize{BO}}}$  limit.
- 5. It is strongly recommended to add a filter capacitor (minimum 0.1  $\mu$ F), physically close to VCC and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED.
- 6. Comparator and Timers are on. Interrupt disabled.
- 7. Typical values shown are at 25 degrees C.

Table 10. GP323HE DC Characteristics

|                  | T <sub>A</sub> = -40°C to +105°C |                 |                      |        |                      |       |                                    |       |
|------------------|----------------------------------|-----------------|----------------------|--------|----------------------|-------|------------------------------------|-------|
| Symbol           | Parameter                        | V <sub>CC</sub> | Min                  | Typ(7) | Max                  | Units | Conditions                         | Notes |
| V <sub>CC</sub>  | Supply Voltage                   |                 | 2.0                  |        | 5.5                  | V     | See Note 5                         | 5     |
| V <sub>CH</sub>  | Clock Input High<br>Voltage      | 2.0-5.5         | 0.8 V <sub>CC</sub>  |        | V <sub>CC</sub> +0.3 | V     | Driven by External Clock Generator |       |
| V <sub>CL</sub>  | Clock Input Low<br>Voltage       | 2.0-5.5         | V <sub>SS</sub> -0.3 |        | 0.4                  | V     | Driven by External Clock Generator |       |
| $V_{IH}$         | Input High Voltage               | 2.0-5.5         | 0.7 V <sub>CC</sub>  |        | V <sub>CC</sub> +0.3 | V     |                                    |       |
| V <sub>IL</sub>  | Input Low Voltage                | 2.0-5.5         | V <sub>SS</sub> -0.3 |        | 0.2 V <sub>CC</sub>  | V     |                                    |       |
| V <sub>OH1</sub> | Output High Voltage              | 2.0-5.5         | V <sub>CC</sub> -0.4 |        |                      | V     | $I_{OH} = -0.5$ mA                 |       |

PS023803-0305 DC Characteristics

## **AC Characteristics**

Figure 8 and Table 13 describe the Alternating Current (AC) characteristics.



Figure 8. AC Timing Diagram

PS023803-0305 AC Characteristics

23

CTR1(0D)01H" on page 35). Other edge detect and IRQ modes are described in Table 14.

**Note:** Comparators are powered down by entering Stop Mode. For P31-P33 to be used in a Stop Mode Recovery (SMR) source, these inputs must be placed into digital mode.

**Table 14. Port 3 Pin Function Summary** 

| Pin       | I/O | Counter/Timers | Comparator | Interrupt |
|-----------|-----|----------------|------------|-----------|
| Pref1/P30 | IN  |                | RF1        |           |
| P31       | IN  | IN             | AN1        | IRQ2      |
| P32       | IN  |                | AN2        | IRQ0      |
| P33       | IN  |                | RF2        | IRQ1      |
| P34       | OUT | Т8             | AO1        |           |
| P35       | OUT | T16            |            |           |
| P36       | OUT | T8/16          |            |           |
| P37       | OUT |                | AO2        |           |
| P20       | I/O | IN             |            |           |

Port 3 also provides output for each of the counter/timers and the AND/OR Logic (see Figure 13). Control is performed by programming bits D5-D4 of CTR1, bit 0 of CTR0, and bit 0 of CTR2.

PS023803-0305 Pin Functions



Figure 14. Program Memory Map (32K OTP)

# **Expanded Register File**

The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8<sup>®</sup> register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the



Figure 15. Expanded Register File Architecture

## Counter/Timer2 LS-Byte Hold Register—TC16L(D)06H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T16_Data_LO | [7:0]        | R/W | Data        |

### Counter/Timer8 High Hold Register—TC8H(D)05H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T8_Level_HI | [7:0]        | R/W | Data        |

### Counter/Timer8 Low Hold Register—TC8L(D)04H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T8_Level_LO | [7:0]        | R/W | Data        |

## CTR0 Counter/Timer8 Control Register—CTR0(D)00H

Table 15 lists and briefly describes the fields for this register.

Table 15. CTR0(D)00H Counter/Timer8 Control Register

| Field            | Bit Position |     | Value | Description                    |
|------------------|--------------|-----|-------|--------------------------------|
| T8_Enable        | 7            | R/W | 0*    | Counter Disabled               |
|                  |              |     | 1     | Counter Enabled                |
|                  |              |     | 0     | Stop Counter                   |
|                  |              |     | 1     | Enable Counter                 |
| Single/Modulo-N  | -6           | R/W | 0*    | Modulo-N                       |
| -                |              |     | 1     | Single Pass                    |
| Time_Out         | 5            | R/W | 0**   | No Counter Time-Out            |
|                  |              |     | 1     | Counter Time-Out Occurred      |
|                  |              |     | 0     | No Effect                      |
|                  |              |     | 1     | Reset Flag to 0                |
| T8 _Clock        | 43           | R/W | 0 0** | SCLK                           |
|                  |              |     | 0 1   | SCLK/2                         |
|                  |              |     | 1 0   | SCLK/4                         |
|                  |              |     | 11    | SCLK/8                         |
| Capture_INT_Mask | 2            | R/W | 0**   | Disable Data Capture Interrupt |
|                  |              |     | 1     | Enable Data Capture Interrupt  |



Figure 19. Transmit Mode Flowchart



Figure 28. Ping-Pong Mode Diagram

### **Initiating PING-PONG Mode**

First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29.



Figure 29. Output Circuit

The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value.

Table 19. Interrupt Types, Sources, and Vectors

| Name | Source               | Vector Location | Comments                                       |
|------|----------------------|-----------------|------------------------------------------------|
| IRQ0 | P32                  | 0,1             | External (P32), Rising, Falling Edge Triggered |
| IRQ1 | P33                  | 2,3             | External (P33), Falling Edge Triggered         |
| IRQ2 | P31, T <sub>IN</sub> | 4,5             | External (P31), Rising, Falling Edge Triggered |
| IRQ3 | T16                  | 6,7             | Internal                                       |
| IRQ4 | T8                   | 8,9             | Internal                                       |
| IRQ5 | LVD                  | 10,11           | Internal                                       |

When more than one interrupt is pending, priorities are resolved by a programmable priority encoder controlled by the Interrupt Priority Register. An interrupt machine cycle activates when an interrupt request is granted. As a result, all subsequent interrupts are disabled, and the Program Counter and Status Flags are saved. The cycle then branches to the program memory vector location reserved for that interrupt. All ZGP323H interrupts are vectored through locations in the program memory. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. To accommodate polled interrupt systems, interrupt inputs are masked, and the Interrupt Request register is polled to determine which of the interrupt requests require service.

An interrupt resulting from AN1 is mapped into IRQ2, and an interrupt from AN2 is mapped into IRQ0. Interrupts IRQ2 and IRQ0 can be rising, falling, or both edge triggered. These interrupts are programmable by the user. The software can poll to identify the state of the pin.

Programming bits for the Interrupt Edge Select are located in the IRQ Register (R250), bits D7 and D6. The configuration is indicated in Table 20.

Table 20. IRQ Register

| IRQ                                     |    | Interrupt Edge |            |  |  |
|-----------------------------------------|----|----------------|------------|--|--|
| D7                                      | D6 | IRQ2 (P31)     | IRQ0 (P32) |  |  |
| 0                                       | 0  | F              | F          |  |  |
| 0                                       | 1  | F              | R          |  |  |
| 1                                       | 0  | R              | F          |  |  |
| 1                                       | 1  | R/F            | R/F        |  |  |
| Note: F = Falling Edge; R = Rising Edge |    |                |            |  |  |

### 56

### Port 0 Output Mode (D2)

Bit 2 controls the output mode of port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.

#### **Stop-Mode Recovery Register (SMR)**

This register selects the clock divide value and determines the mode of Stop Mode Recovery (Figure 33). All bits are write only except bit 7, which is read only. Bit 7 is a flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XOR-gate input (Figure 35 on page 59) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address OBH.



Figure 34. SCLK Circuit

#### Stop-Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 22).

## Stop-Mode Recovery Register 2—SMR2(F)0DH

Table 21 lists and briefly describes the fields for this register.

Table 21.SMR2(F)0DH:Stop Mode Recovery Register 2\*

| Field          | Bit Position |   | Value            | Description                  |
|----------------|--------------|---|------------------|------------------------------|
| Reserved       | 7            |   | 0                | Reserved (Must be 0)         |
| Recovery Level | -6           | W | 0 <sup>†</sup>   | Low                          |
|                |              |   | 1                | High                         |
| Reserved       | 5            |   | 0                | Reserved (Must be 0)         |
| Source         | 432          | W | 000 <sup>†</sup> | A. POR Only                  |
|                |              |   | 001              | B. NAND of P23-P20           |
|                |              |   | 010              | C. NAND of P27-P20           |
|                |              |   | 011              | D. NOR of P33-P31            |
|                |              |   | 100              | E. NAND of P33-P31           |
|                |              |   | 101              | F. NOR of P33-P31, P00, P07  |
|                |              |   | 110              | G. NAND of P33-P31, P00, P07 |
|                |              |   | 111              | H. NAND of P33-P31, P22-P20  |
| Reserved       | 10           |   | 00               | Reserved (Must be 0)         |

#### Notes:

<sup>\*</sup> Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset

### Low-Voltage Detection Register—LVD(D)0Ch

**Note:** Voltage detection does not work at Stop mode. It must be disabled during Stop mode in order to reduce current.

| Field    | Bit Position |     |         | Description                    |
|----------|--------------|-----|---------|--------------------------------|
| LVD      | 76543        |     |         | Reserved<br>No Effect          |
|          | 2            | R   | 1<br>0* | HVD flag set<br>HVD flag reset |
|          | 1-           | R   | 1<br>0* | LVD flag set<br>LVD flag reset |
|          | 0            | R/W | 1<br>0* | Enable VD<br>Disable VD        |
| *Default |              |     |         |                                |

Note: Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

#### **Voltage Detection and Flags**

The Voltage Detection register (LVD, register <code>0CH</code> at the expanded register bank <code>0Dh</code>) offers an option of monitoring the V<sub>CC</sub> voltage. The Voltage Detection is enabled when bit 0 of LVD register is set. Once Voltage Detection is enabled, the the V<sub>CC</sub> level is monitored in real time. The flags in the LVD register valid 20uS after Voltage Detection is enabled. The HVD flag (bit 2 of the LVD register) is set only if V<sub>CC</sub> is higher than V<sub>HVD</sub>. The LVD flag (bit 1 of the LVD register) is set only if V<sub>CC</sub> is lower than the V<sub>LVD</sub>. When Voltage Detection is enabled, the LVD flag also triggers IRQ5. The IRQ bit 5 latches the low voltage condition until it is cleared by instructions or reset. The IRQ5 interrupt is served if it is enabled in the IMR register. Otherwise, bit 5 of IRQ register is latched as a flag only.

Notes: If it is necessary to receive an LVD interrupt upon power-up at an operating voltage lower than the low battery detect threshold, enable interrupts using the Enable Interrupt instruction (EI) prior to enabling the voltage detection.



<sup>\*</sup> Default setting after reset. Not reset with a Stop Mode recovery.

Figure 49. Port 3 Mode Register (F7H: Write Only)





Figure 51. Interrupt Priority Register (F9H: Write Only)



Figure 67. 40-Pin CDIP Package Diagram

PS023803-0305 Package Information

95

## **Example**



PS023803-0305 Ordering Information