# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 16                                                        |
| Program Memory Size        | 16KB (16K x 8)                                            |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323hes2016g |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



|                  |                                          |                 | T <sub>A</sub> =0°C t | o +70°C |     |       |                                                        |         |
|------------------|------------------------------------------|-----------------|-----------------------|---------|-----|-------|--------------------------------------------------------|---------|
| Symbol           | Parameter                                | V <sub>CC</sub> | Min                   | Typ(7)  | Max | Units | Conditions                                             | Notes   |
| I <sub>OL</sub>  | Output Leakage                           | 2.0-5.5         | -1                    |         | 1   | μA    | $V_{IN} = 0V, V_{CC}$                                  |         |
| I <sub>CC</sub>  | Supply Current                           | 2.0V            |                       | 1       | 3   | mA    | at 8.0 MHz                                             | 1, 2    |
|                  |                                          | 3.6V            |                       | 5       | 10  | mA    | at 8.0 MHz                                             | 1, 2    |
|                  |                                          | 5.5V            |                       | 10      | 15  | mA    | at 8.0 MHz                                             | 1, 2    |
| I <sub>CC1</sub> | Standby Current                          | 2.0V            |                       | 0.5     | 1.6 | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                  | 1, 2, 6 |
|                  | (HALT Mode)                              | 3.6V            |                       | 0.8     | 2.0 | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                  | 1, 2, 6 |
|                  |                                          | 5.5V            |                       | 1.3     | 3.2 | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                  | 1, 2, 6 |
| I <sub>CC2</sub> | Standby Current (Stop                    | 2.0V            |                       | 1.6     | 8   | μΑ    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT not Running | 3       |
|                  | Mode)                                    | 3.6V            |                       | 1.8     | 10  | μA    | $V_{IN} = 0 V, V_{CC} WDT not Running$                 | 3       |
|                  |                                          | 5.5V            |                       | 1.9     | 12  | μA    | $V_{IN} = 0 V, V_{CC} WDT not Running$                 | 3       |
|                  |                                          | 2.0V            |                       | 5       | 20  | μA    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is Running  | 3       |
|                  |                                          | 3.6V            |                       | 8       | 30  | μA    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is Running  | 3       |
|                  |                                          | 5.5V            |                       | 15      | 45  | μA    | $V_{IN} = 0 V, V_{CC} WDT$ is Running                  | 3       |
| I <sub>LV</sub>  | Standby Current<br>(Low Voltage)         |                 |                       | 1.2     | 6   | μA    | Measured at 1.3V                                       | 4       |
| V <sub>BO</sub>  | V <sub>CC</sub> Low Voltage              |                 |                       | 1.9     | 2.0 | V     | 8MHz maximum                                           |         |
|                  | Protection                               |                 |                       |         |     |       | Ext. CLK Freq.                                         |         |
| V <sub>LVD</sub> | V <sub>CC</sub> Low Voltage<br>Detection |                 |                       | 2.4     |     | V     |                                                        |         |
| V <sub>HVD</sub> | Vcc High Voltage<br>Detection            |                 |                       | 2.7     |     | V     |                                                        |         |

#### Table 9. GP323HS DC Characteristics (Continued)

#### Notes:

1. All outputs unloaded, inputs at rail.

2. CL1 = CL2 = 100 pF.

3. Oscillator stopped.

4. Oscillator stops when  $V_{CC}$  falls below  $V_{BO}$  limit.

 It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to VCC and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED.

- 6. Comparator and Timers are on. Interrupt disabled.
- 7. Typical values shown are at 25 degrees C.

#### Table 10. GP323HE DC Characteristics

|                  | T <sub>A</sub> = -40°C to +105°C |                 |                      |        |                      |       |                                       |       |  |  |  |
|------------------|----------------------------------|-----------------|----------------------|--------|----------------------|-------|---------------------------------------|-------|--|--|--|
| Symbol           | Parameter                        | V <sub>CC</sub> | Min                  | Typ(7) | Max                  | Units | Conditions                            | Notes |  |  |  |
| V <sub>CC</sub>  | Supply Voltage                   |                 | 2.0                  |        | 5.5                  | V     | See Note 5                            | 5     |  |  |  |
| V <sub>CH</sub>  | Clock Input High<br>Voltage      | 2.0-5.5         | 0.8 V <sub>CC</sub>  |        | V <sub>CC</sub> +0.3 | V     | Driven by External<br>Clock Generator |       |  |  |  |
| V <sub>CL</sub>  | Clock Input Low<br>Voltage       | 2.0-5.5         | V <sub>SS</sub> –0.3 |        | 0.4                  | V     | Driven by External<br>Clock Generator |       |  |  |  |
| V <sub>IH</sub>  | Input High Voltage               | 2.0-5.5         | 0.7 V <sub>CC</sub>  |        | V <sub>CC</sub> +0.3 | V     |                                       |       |  |  |  |
| V <sub>IL</sub>  | Input Low Voltage                | 2.0-5.5         | V <sub>SS</sub> -0.3 |        | 0.2 V <sub>CC</sub>  | V     |                                       |       |  |  |  |
| V <sub>OH1</sub> | Output High Voltage              | 2.0-5.5         | V <sub>CC</sub> -0.4 |        |                      | V     | $I_{OH} = -0.5 \text{mA}$             |       |  |  |  |



#### Table 11. GP323HA DC Characteristics (Continued)

|                  |                                     |                 | T <sub>A</sub> = -40°  | C to +125   | °C  |       |                                        |                            |
|------------------|-------------------------------------|-----------------|------------------------|-------------|-----|-------|----------------------------------------|----------------------------|
| Symbol           | Parameter                           | V <sub>CC</sub> | Min                    | Typ(7)      | Max | Units | Conditions                             | Notes                      |
| V <sub>HVD</sub> | Vcc High Voltage<br>Detection       |                 |                        | 2.7         |     | V     |                                        |                            |
| Notes:           |                                     |                 |                        |             |     |       |                                        |                            |
| 1. All o         | outputs unloaded, inpu              | ıts at rail.    |                        |             |     |       |                                        |                            |
| 2. CL1           | 1 = CL2 = 100 pF.                   |                 |                        |             |     |       |                                        |                            |
| 3. Osc           | cillator stopped.                   |                 |                        |             |     |       |                                        |                            |
| 4. Osc           | cillator stops when V <sub>CC</sub> | falls below     | V <sub>BO</sub> limit. |             |     |       |                                        |                            |
| volt             | age fluctuations are a              | nticipated, su  | ch as thos             | e resulting |     |       | cally close to VCC and<br>nfrared LED. | $V_{SS}$ pins if operating |
| 6. Cor           | mparator and Timers a               | re on. Interru  | pt disabled            | 1.          |     |       |                                        |                            |

7. Typical values shown are at 25 degrees C.

#### Table 12. EPROM/OTP Characteristics

| Symbol | Parameter                  | Min. | Тур. | Max. | Unit    | Notes |
|--------|----------------------------|------|------|------|---------|-------|
|        | Erase Time                 | 15   |      |      | Minutes | 1,3   |
|        | Data Retention @ use years |      | 10   |      | Years   | 2     |
|        | Program/Erase Endurance    | 100  |      |      | Cycles  | 1     |

Notes:

1. For windowed cerdip package only.

2. Standard: 0°C to 70°C; Extended: -40°C to +105°C; Automotive: -40°C to +125°C. Determined using the Arrhenius model, which is an industry standard for estimating data retention of floating gate technologies:

AF = exp[(Ea/k)\*(1/Tuse - 1/TStress)] Where: Ea is the intrinsic activation energy (eV; typ. 0.8) k is Boltzman's constant (8.67 x 10-5 eV/°K) °K = -273.16°C Tuse = Use Temperature in °K TStress = Stress Temperature in °K 3. At a stable UV Lamp output of 20mW/CM<sup>2</sup>





Figure 9. Port 0 Configuration

# Port 1 (P17–P10)

Port 1 (see Figure 10) Port 1 can be configured for standard port input or output mode. After POR, Port 1 is configured as an input port. The output drivers are either push-pull or open-drain and are controlled by bit D1 in the PCON register.



**Note:** The Port 1 direction is reset to its default state following an SMR.







#### Figure 12. Port 3 Configuration

Two on-board comparators process analog signals on P31 and P32, with reference to the voltage on Pref1 and P33. The analog function is enabled by programming the Port 3 Mode Register (bit 1). P31 and P32 are programmable as rising, falling, or both edge triggered interrupts (IRQ register bits 6 and 7). Pref1 and P33 are the comparator reference voltage inputs. Access to the Counter Timer edgedetection circuit is through P31 or P20 (see "T8 and T16 Common Functions—





Figure 13. Port 3 Counter/Timer Output Configuration



The upper nibble of the register pointer (see Figure 16) selects which working register group, of 16 bytes in the register file, is accessed out of the possible 256. The lower nibble selects the expanded register file bank and, in the case of the Z8 GP family, banks 0, F, and D are implemented. A OH in the lower nibble allows the normal register file (bank 0) to be addressed. Any other value from 1H to FH exchanges the lower 16 registers to an expanded register bank.





#### Figure 16. Register Pointer

#### Example: Z8 GP: (See Figure 15 on page 28)

R253 RP = 00h R0 = Port 0 R1 = Port 1 R2 = Port 2 R3 = Port 3

But if:

R253 RP = 0Dh R0 = CTR0 R1 = CTR1 R2 = CTR2R3 = Reserved



In Demodulation Mode, when set to 0, T16 captures and reloads on detection of all the edges. When set to 1, T16 captures and detects on the first edge but ignores the subsequent edges. For details, see the description of T16 Demodulation Mode on page 47.

#### Time\_Out

This bit is set when T16 times out (terminal count reached). To reset the bit, write a 1 to this location.

#### T16\_Clock

This bit defines the frequency of the input signal to Counter/Timer16.

#### Capture\_INT\_Mask

This bit is set to allow an interrupt when data is captured into LO16 and HI16.

#### Counter\_INT\_Mask

Set this bit to allow an interrupt when T16 times out.

#### P35\_Out

This bit defines whether P35 is used as a normal output pin or T16 output.

#### CTR3 T8/T16 Control Register—CTR3(D)03H

Table 18 lists and briefly describes the fields for this register. This register allows the  $T_8$  and  $T_{16}$  counters to be synchronized.

| Field                  | Bit Position |     | Value | Description       |
|------------------------|--------------|-----|-------|-------------------|
| T <sub>16</sub> Enable | 7            | R   | 0*    | Counter Disabled  |
| 10                     |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| T <sub>8</sub> Enable  | -6           | R   | 0*    | Counter Disabled  |
|                        |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| Sync Mode              | 5            | R/W | 0**   | Disable Sync Mode |
|                        |              |     | 1     | Enable Sync Mode  |

#### Table 18. CTR3 (D)03H: T8/T16 Control Register



into LO8; if it is a negative edge, data is put into HI8. From that point, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt can be generated if enabled (CTR0, D2). Meanwhile, T8 is loaded with FFh and starts counting again. If T8 reaches 0, the timeout status bit (CTR0, D5) is set, and an interrupt can be generated if enabled (CTR0, D1). T8 then continues counting from FFH (see Figure 23 and Figure 24).



Figure 23. Demodulation Mode Count Capture Flowchart



#### **T16 Transmit Mode**

In NORMAL or PING-PONG mode, the output of T16 when not enabled, is dependent on CTR1, D0. If it is a 0, T16\_OUT is a 1; if it is a 1, T16\_OUT is 0. You can force the output of T16 to either a 0 or 1 whether it is enabled or not by programming CTR1 D3; D2 to a 10 or 11.

When T16 is enabled, TC16H \* 256 + TC16L is loaded, and T16\_OUT is switched to its initial value (CTR1, D0). When T16 counts down to 0, T16\_OUT is toggled (in NORMAL or PING-PONG mode), an interrupt (CTR2, D1) is generated (if enabled), and a status bit (CTR2, D5) is set. See Figure 25.



Figure 25. 16-Bit Counter/Timer Circuits

**Note:** Global interrupts override this function as described in "Interrupts" on page 50.

If T16 is in SINGLE-PASS mode, it is stopped at this point (see Figure 26). If it is in Modulo-N Mode, it is loaded with TC16H \* 256 + TC16L, and the counting continues (see Figure 27).

You can modify the values in TC16H and TC16L at any time. The new values take effect when they are loaded.



| FF | NOP  | ; clear the pipeline |
|----|------|----------------------|
| 6F | Stop | ; enter Stop Mode    |
| or |      |                      |
| FF | NOP  | ; clear the pipeline |
| 7F | HALT | ; enter HALT Mode    |

#### **Port Configuration Register**

The Port Configuration (PCON) register (Figure 32) configures the comparator output on Port 3. It is located in the expanded register 2 at Bank F, location 00.

#### PCON(FH)00H



\* Default setting after reset

#### Figure 32. Port Configuration Register (PCON) (Write Only)

#### Comparator Output Port 3 (D0)

Bit 0 controls the comparator used in Port 3. A 1 in this location brings the comparator outputs to P34 and P37, and a 0 releases the Port to its standard I/O configuration.

#### Port 1 Output Mode (D1)

Bit 1 controls the output mode of port 1. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.



#### SMR(0F)0BH



\* Default after Power On Reset or Watch-Dog Reset

\* \* Default setting after Reset and Stop Mode Recovery

\* \* \* At the XOR gate input

\* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source.

#### Figure 33. STOP Mode Recovery Register

#### SCLK/TCLK Divide-by-16 Select (D0)

D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (Figure 34). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or Halt Mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0.







Figure 35. Stop Mode Recovery Source



# <mark>\_\_\_\_</mark> 62

### Watch-Dog Timer Mode Register (WDTMR)

The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets the Z8<sup>®</sup> CPU if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) flags.

The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum timeout period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (Figure 37). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-On-Reset, Watch-Dog Reset, or a Stop-Mode Recovery (Figure 36). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location 0Fh. It is organized as shown in Figure 37.

WDTMR(0F)0Fh



\* Default setting after reset

#### Figure 37. Watch-Dog Timer Mode Register (Write Only)

## WDT Time Select (D0, D1)

This bit selects the WDT time period. It is configured as indicated in Table 23.





#### Low-Voltage Detection Register—LVD(D)0Ch

**Note:** Voltage detection does not work at Stop mode. It must be disabled during Stop mode in order to reduce current.

| Field    | <b>Bit Position</b> |     |         | Description                    |
|----------|---------------------|-----|---------|--------------------------------|
| LVD      | 76543               |     |         | Reserved<br>No Effect          |
|          | 2                   | R   | 1<br>0* | HVD flag set<br>HVD flag reset |
|          | 1-                  | R   | 1<br>0* | LVD flag set<br>LVD flag reset |
|          | 0                   | R/W | 1<br>0* | Enable VD<br>Disable VD        |
| *Default | after POR           |     |         |                                |

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

#### **Voltage Detection and Flags**

The Voltage Detection register (LVD, register 0CH at the expanded register bank 0Dh) offers an option of monitoring the V<sub>CC</sub> voltage. The Voltage Detection is enabled when bit 0 of LVD register is set. Once Voltage Detection is enabled, the the V<sub>CC</sub> level is monitored in real time. The flags in the LVD register valid 20uS after Voltage Detection is enabled. The HVD flag (bit 2 of the LVD register) is set only if V<sub>CC</sub> is higher than V<sub>HVD</sub>. The LVD flag (bit 1 of the LVD register) is set only if V<sub>CC</sub> is lower than the V<sub>LVD</sub>. When Voltage Detection is enabled, the LVD flag also triggers IRQ5. The IRQ bit 5 latches the low voltage condition until it is cleared by instructions or reset. The IRQ5 interrupt is served if it is enabled in the IMR register. Otherwise, bit 5 of IRQ register is latched as a flag only.

**Notes:** If it is necessary to receive an LVD interrupt upon power-up at an operating voltage lower than the low battery detect threshold, enable interrupts using the Enable Interrupt instruction (EI) prior to enabling the voltage detection.







**Notes:** Take care in differentiating the Transmit Mode from Demodulation Mode. Depending on which of these two modes is operating, the CTR1 bit has different functions.

Changing from one mode to another cannot be performed without disabling the counter/timers.



#### CTR2(0D)02H



Figure 41. T16 Control Register ((0D) 2H: Read/Write Except Where Noted)





### CTR3(0D)03H

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                                                                                                                                                                                                        |
|----|----|----|----|----|----|----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |    |    |    |    |    |    |    | Reserved<br>No effect when written<br>Always reads 11111<br>Sync Mode<br>0* Disable Sync Mode**<br>1 Enable Sync Mode<br>T <sub>8</sub> Enable<br>R 0* T <sub>8</sub> Disabled<br>R 1 T <sub>8</sub> Enabled<br>W0 Stop T <sub>8</sub> |
|    |    |    |    |    |    |    |    | W1 Enable $T_8$<br>$T_{16}$ Enable<br>R 0* $T_{16}$ Disabled<br>R 1 $T_{16}$ Enabled<br>W 0 Stop $T_{16}$<br>W 1 Enable $T_{16}$                                                                                                       |

\* Default setting after reset. \*\* Default setting after reset. Not reset with a Stop Mode recovery.

# Figure 42. T8/T16 Control Register (0D)03H: Read/Write (Except Where Noted)





Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

\* Default setting after reset. Not reset with a Stop Mode recovery.

\* \* At the XOR gate input

#### Figure 46. Stop Mode Recovery Register 2 ((0F)0DH:D2–D4, D6 Write Only)







| 0/440.01 |      | MILLIMETER |      | INCH  |            |       |  |
|----------|------|------------|------|-------|------------|-------|--|
| SYMBOL   | MIN  | NOM        | MAX  | MIN   | NOM        | MAX   |  |
| A        | 1.73 | 1.85       | 1.98 | 0.068 | 0.073      | 0.078 |  |
| A1       | 0.05 | 0.13       | 0.21 | 0.002 | 0.005      | 0.008 |  |
| A2       | 1.68 | 1.73       | 1.83 | 0.066 | 0.068      | 0.072 |  |
| В        | 0.25 | 0.30       | 0.38 | 0.010 | 0.012      | 0.015 |  |
| С        | 0.13 | 0.15       | 0.22 | 0.005 | 0.006      | 0.009 |  |
| D        | 7.07 | 7.20       | 7.33 | 0.278 | 0.283      | 0.289 |  |
| E        | 5.20 | 5.30       | 5.38 | 0.205 | 0.209      | 0.212 |  |
| e        |      | 0.65 BSC   |      |       | 0.0256 BSC | ;     |  |
| Н        | 7.65 | 7.80       | 7.90 | 0.301 | 0.307      | 0.311 |  |
| L        | 0.56 | 0.75       | 0.94 | 0.022 | 0.030      | 0.037 |  |
| Q1       | 0.74 | 0.78       | 0.82 | 0.029 | 0.031      | 0.032 |  |



DETAIL A

Н

CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

Figure 61. 20-Pin SSOP Package Diagram

ZGP323H Product Specification



# **Ordering Information**

#### 32KB Standard Temperature: 0° to +70°C

|                | •                   |                |                     |
|----------------|---------------------|----------------|---------------------|
| Part Number    | Description         | Part Number    | Description         |
| ZGP323HSH4832C | 48-pin SSOP 32K OTP | ZGP323HSS2832C | 28-pin SOIC 32K OTP |
| ZGP323HSP4032C | 40-pin PDIP 32K OTP | ZGP323HSH2032C | 20-pin SSOP 32K OTP |
| ZGP323HSK2832E | 28-pin CDIP 32K OTP | ZGP323HSK2032E | 20-pin CDIP 32K OTP |
| ZGP323HSK4032E | 40-pin CDIP 32K OTP | ZGP323HSP2032C | 20-pin PDIP 32K OTP |
| ZGP323HSH2832C | 28-pin SSOP 32K OTP | ZGP323HSS2032C | 20-pin SOIC 32K OTP |
| ZGP323HSP2832C | 28-pin PDIP 32K OTP |                |                     |
|                |                     |                |                     |

#### 32KB Extended Temperature: -40° to +105°C

|                | •                   |                |                     |
|----------------|---------------------|----------------|---------------------|
| Part Number    | Description         | Part Number    | Description         |
| ZGP323HEH4832C | 48-pin SSOP 32K OTP | ZGP323HES2832C | 28-pin SOIC 32K OTP |
| ZGP323HEP4032C | 40-pin PDIP 32K OTP | ZGP323HEH2032C | 20-pin SSOP 32K OTP |
| ZGP323HEH2832C | 28-pin SSOP 32K OTP | ZGP323HEP2032C | 20-pin PDIP 32K OTP |
| ZGP323HEP2832C | 28-pin PDIP 32K OTP | ZGP323HES2032C | 20-pin SOIC 32K OTP |

| 32KB Automotive Temperature: -40° to +125°C |                     |                |                     |
|---------------------------------------------|---------------------|----------------|---------------------|
| Part Number                                 | Description         | Part Number    | Description         |
| ZGP323HAH4832C                              | 48-pin SSOP 32K OTP | ZGP323HAS2832C | 28-pin SOIC 32K OTP |
| ZGP323HAP4032C                              | 40-pin PDIP 32K OTP | ZGP323HAH2032C | 20-pin SSOP 32K OTP |
| ZGP323HAH2832C                              | 28-pin SSOP 32K OTP | ZGP323HAP2032C | 20-pin PDIP 32K OTP |
| ZGP323HAP2832C                              | 28-pin PDIP 32K OTP | ZGP323HAS2032C | 20-pin SOIC 32K OTP |
| Replace C with G for Lead-Free Packaging    |                     |                |                     |