# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 16                                                        |
| Program Memory Size        | 32KB (32K x 8)                                            |
| Program Memory Type        | ОТР                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323hes2032c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## List of Tables

| Table 1.  | Revision History of this Document iii          |
|-----------|------------------------------------------------|
| Table 2.  | Features                                       |
| Table 3.  | Power Connections 3                            |
| Table 4.  | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
| Table 5.  | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
| Table 6.  | 40- and 48-Pin Configuration 8                 |
| Table 7.  | Absolute Maximum Ratings 10                    |
| Table 8.  | Capacitance                                    |
| Table 9.  | GP323HS DC Characteristics 11                  |
| Table 10. | GP323HE DC Characteristics 12                  |
| Table 11. | GP323HA DC Characteristics 14                  |
| Table 12. | EPROM/OTP Characteristics 15                   |
| Table 13. | AC Characteristics 17                          |
| Table 14. | Port 3 Pin Function Summary 23                 |
| Table 15. | CTR1(0D)01H T8 and T16 Common Functions        |
| Table 16. | Interrupt Types, Sources, and Vectors          |
| Table 17. | IRQ Register                                   |
| Table 18. | SMR2(F)0DH:Stop Mode Recovery Register 2* 58   |
| Table 19. | Stop Mode Recovery Source 60                   |
| Table 20. | Watch-Dog Timer Time Select 63                 |
| Table 21. | EPROM Selectable Options 64                    |



|       | 1 | -  | <del>\</del> | -  |   |           |
|-------|---|----|--------------|----|---|-----------|
| NC    |   | 1  | $\bigcirc$   | 48 | _ | NC        |
| DOF   |   | 2  |              | 17 | _ | NC        |
| F 20  |   | 2  |              | 47 |   | NC<br>DO4 |
| P20   |   | 3  |              | 40 |   | P24       |
| P2/   |   | 4  |              | 45 |   | P23       |
| P04   |   | 5  |              | 44 |   | P22       |
| N/C   |   | 6  |              | 43 |   | P21       |
| P05   | q | 7  |              | 42 |   | P20       |
| P06   |   | 8  |              | 41 |   | P03       |
| P14   |   | 9  |              | 40 |   | P13       |
| P15   |   | 10 |              | 39 |   | P12       |
| P07   |   | 11 | 40 Dia       | 38 |   | VSS       |
| VDD   |   | 12 | 48-PIN       | 37 |   | VSS       |
| VDD   |   | 13 | 330P         | 36 |   | N/C       |
| N/C   |   | 14 |              | 35 |   | P02       |
| P16   | Е | 15 |              | 34 |   | P11       |
| P17   |   | 16 |              | 33 |   | P10       |
| XTAL2 |   | 17 |              | 32 |   | P01       |
| XTAL1 |   | 18 |              | 31 |   | P00       |
| P31   |   | 19 |              | 30 |   | N/C       |
| P32   |   | 20 |              | 29 |   | PREF1/P30 |
| P33   |   | 21 |              | 28 |   | P36       |
| P34   |   | 22 |              | 27 |   | P37       |
| NC    |   | 22 |              | 26 |   | P35       |
| VSS   | Д | 20 |              | 20 | _ | RESET     |
| 100   | - | 24 |              | ZD |   | NEOL I    |

Figure 6. 48-Pin SSOP Pin Configuration

Table 6. 40- and 48-Pin Configuration

| 40-Pin PDIP # | 48-Pin SSOP # | Symbol |
|---------------|---------------|--------|
| 26            | 31            | P00    |
| 27            | 32            | P01    |
| 30            | 35            | P02    |
| 34            | 41            | P03    |
| 5             | 5             | P04    |
| 6             | 7             | P05    |
| 7             | 8             | P06    |
| 10            | 11            | P07    |
| 28            | 33            | P10    |
| 29            | 34            | P11    |
| 32            | 39            | P12    |



|                  | T <sub>∆</sub> =0°C to +70°C     |                 |     |        |     |       |                                        |         |  |
|------------------|----------------------------------|-----------------|-----|--------|-----|-------|----------------------------------------|---------|--|
| Symbol           | Parameter                        | V <sub>CC</sub> | Min | Typ(7) | Мах | Units | Conditions                             | Notes   |  |
| I <sub>OL</sub>  | Output Leakage                   | 2.0-5.5         | -1  |        | 1   | μA    | $V_{IN} = 0V, V_{CC}$                  |         |  |
| Icc              | Supply Current                   | 2.0V            |     | 1      | 3   | mA    | at 8.0 MHz                             | 1, 2    |  |
| 00               |                                  | 3.6V            |     | 5      | 10  | mA    | at 8.0 MHz                             | 1, 2    |  |
|                  |                                  | 5.5V            |     | 10     | 15  | mA    | at 8.0 MHz                             | 1, 2    |  |
| I <sub>CC1</sub> | Standby Current                  | 2.0V            |     | 0.5    | 1.6 | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz  | 1, 2, 6 |  |
|                  | (HALT Mode)                      | 3.6V            |     | 0.8    | 2.0 | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz  | 1, 2, 6 |  |
|                  |                                  | 5.5V            |     | 1.3    | 3.2 | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz  | 1, 2, 6 |  |
| I <sub>CC2</sub> | Standby Current (Stop            | 2.0V            |     | 1.6    | 8   | μA    | $V_{IN} = 0 V, V_{CC} WDT not Running$ | 3       |  |
|                  | Mode)                            | 3.6V            |     | 1.8    | 10  | μA    | $V_{IN} = 0 V, V_{CC} WDT not Running$ | 3       |  |
|                  |                                  | 5.5V            |     | 1.9    | 12  | μΑ    | $V_{IN} = 0 V, V_{CC} WDT not Running$ | 3       |  |
|                  |                                  | 2.0V            |     | 5      | 20  | μΑ    | $V_{IN} = 0 V, V_{CC} WDT$ is Running  | 3       |  |
|                  |                                  | 3.6V            |     | 8      | 30  | μA    | $V_{IN} = 0 V, V_{CC} WDT$ is Running  | 3       |  |
|                  |                                  | 5.5V            |     | 15     | 45  | μΑ    | $V_{IN} = 0 V, V_{CC} WDT$ is Running  | 3       |  |
| I <sub>LV</sub>  | Standby Current<br>(Low Voltage) |                 |     | 1.2    | 6   | μA    | Measured at 1.3V                       | 4       |  |
| V <sub>BO</sub>  | V <sub>CC</sub> Low Voltage      |                 |     | 1.9    | 2.0 | V     | 8MHz maximum                           |         |  |
| 20               | Protection                       |                 |     |        |     |       | Ext. CLK Freq.                         |         |  |
| V <sub>LVD</sub> | V <sub>CC</sub> Low Voltage      |                 |     | 2.4    |     | V     |                                        |         |  |
|                  | Detection                        |                 |     |        |     |       |                                        |         |  |
| V <sub>HVD</sub> | Vcc High Voltage                 |                 |     | 2.7    |     | V     |                                        |         |  |
|                  | Detection                        |                 |     |        |     |       |                                        |         |  |

#### Table 9. GP323HS DC Characteristics (Continued)

#### Notes:

1. All outputs unloaded, inputs at rail.

2. CL1 = CL2 = 100 pF.

3. Oscillator stopped.

4. Oscillator stops when  $V_{CC}$  falls below  $V_{BO}$  limit.

 It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to VCC and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED.

- 6. Comparator and Timers are on. Interrupt disabled.
- 7. Typical values shown are at 25 degrees C.

#### Table 10. GP323HE DC Characteristics

|                  | T <sub>A</sub> = -40°C to +105°C |                 |                      |        |                      |       |                                       |       |  |  |
|------------------|----------------------------------|-----------------|----------------------|--------|----------------------|-------|---------------------------------------|-------|--|--|
| Symbol           | Parameter                        | V <sub>CC</sub> | Min                  | Typ(7) | Max                  | Units | Conditions                            | Notes |  |  |
| V <sub>CC</sub>  | Supply Voltage                   |                 | 2.0                  |        | 5.5                  | V     | See Note 5                            | 5     |  |  |
| V <sub>CH</sub>  | Clock Input High<br>Voltage      | 2.0-5.5         | 0.8 V <sub>CC</sub>  |        | V <sub>CC</sub> +0.3 | V     | Driven by External<br>Clock Generator |       |  |  |
| V <sub>CL</sub>  | Clock Input Low<br>Voltage       | 2.0-5.5         | V <sub>SS</sub> -0.3 |        | 0.4                  | V     | Driven by External<br>Clock Generator |       |  |  |
| V <sub>IH</sub>  | Input High Voltage               | 2.0-5.5         | 0.7 V <sub>CC</sub>  |        | V <sub>CC</sub> +0.3 | V     |                                       |       |  |  |
| V <sub>IL</sub>  | Input Low Voltage                | 2.0-5.5         | V <sub>SS</sub> 0.3  |        | 0.2 V <sub>CC</sub>  | V     |                                       |       |  |  |
| V <sub>OH1</sub> | Output High Voltage              | 2.0-5.5         | V <sub>CC</sub> -0.4 |        |                      | V     | I <sub>OH</sub> = -0.5mA              |       |  |  |



| T <sub>A</sub> = -40°C to +105°C |                                             |                 |                      |        |                          |       |                                                            |         |  |
|----------------------------------|---------------------------------------------|-----------------|----------------------|--------|--------------------------|-------|------------------------------------------------------------|---------|--|
| Symbol                           | Parameter                                   | V <sub>CC</sub> | Min                  | Typ(7) | Max                      | Units | Conditions                                                 | Notes   |  |
| V <sub>OH2</sub>                 | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-5.5         | V <sub>CC</sub> -0.8 |        |                          | V     | I <sub>OH</sub> = -7mA                                     |         |  |
| V <sub>OL1</sub>                 | Output Low Voltage                          | 2.0-5.5         |                      |        | 0.4                      | V     | $I_{OL} = 4.0 \text{mA}$                                   |         |  |
| V <sub>OL2</sub>                 | Output Low Voltage<br>(P00, P01, P36, P37)  | 2.0-5.5         |                      |        | 0.8                      | V     | I <sub>OL</sub> = 10mA                                     |         |  |
| V <sub>OFFSET</sub>              | Comparator Input<br>Offset Voltage          | 2.0-5.5         |                      |        | 25                       | mV    |                                                            |         |  |
| V <sub>REF</sub>                 | Comparator<br>Reference<br>Voltage          | 2.0-5.5         | 0                    |        | V <sub>DD</sub><br>-1.75 | V     |                                                            |         |  |
| IIL                              | Input Leakage                               | 2.0-5.5         | -1                   |        | 1                        | μA    | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled |         |  |
| R <sub>PU</sub>                  | Pull-up Resistance                          | 2.0V            | 200.0                |        | 700.0                    | KΩ    | V <sub>IN</sub> = 0V; Pullups selected by mask             |         |  |
|                                  |                                             | 3.6V            | 50.0                 |        | 300.0                    | KΩ    | option                                                     |         |  |
|                                  |                                             | 5.0V            | 25.0                 |        | 175.0                    | KΩ    | _                                                          |         |  |
| I <sub>OL</sub>                  | Output Leakage                              | 2.0-5.5         | -1                   |        | 1                        | μA    | $V_{IN} = 0V, V_{CC}$                                      |         |  |
| I <sub>CC</sub>                  | Supply Current                              | 2.0V            |                      | 1      | 3                        | mA    | at 8.0 MHz                                                 | 1, 2    |  |
|                                  |                                             | 3.6V            |                      | 5      | 10                       | mA    | at 8.0 MHz                                                 | 1, 2    |  |
|                                  |                                             | 5.5V            |                      | 10     | 15                       | mA    | at 8.0 MHz                                                 | 1, 2    |  |
| I <sub>CC1</sub>                 | Standby Current                             | 2.0V            |                      | 0.5    | 1.6                      | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                      | 1, 2, 6 |  |
|                                  | (HALT Mode)                                 | 3.6V            |                      | 0.8    | 2.0                      | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                      | 1, 2, 6 |  |
|                                  |                                             | 5.5V            |                      | 1.3    | 3.2                      | mA    | V <sub>IN</sub> = 0V, Clock at 8.0MHz                      | 1, 2, 6 |  |
| I <sub>CC2</sub>                 | Standby Current (Stop                       | 2.0V            |                      | 1.6    | 12                       | μA    | $V_{IN} = 0 V, V_{CC} WDT not Running$                     | 3       |  |
|                                  | Mode)                                       | 3.6V            |                      | 1.8    | 15                       | μA    | $V_{IN} = 0 V, V_{CC} WDT not Running$                     | 3       |  |
|                                  |                                             | 5.5V            |                      | 1.9    | 18                       | μA    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT not Running     | 3       |  |
|                                  |                                             | 2.0V            |                      | 5      | 30                       | μA    | $V_{IN} = 0 V, V_{CC} WDT$ is Running                      | 3       |  |
|                                  |                                             | 3.6V            |                      | 8      | 40                       | μA    | $V_{IN} = 0 V, V_{CC} WDT$ is Running                      | 3       |  |
|                                  |                                             | 5.5V            |                      | 15     | 60                       | μA    | $V_{IN} = 0 V, V_{CC} WDT$ is Running                      | 3       |  |
| I <sub>LV</sub>                  | Standby Current<br>(Low Voltage)            |                 |                      | 1.2    | 6                        | μA    | Measured at 1.3V                                           | 4       |  |
| V <sub>BO</sub>                  | V <sub>CC</sub> Low Voltage<br>Protection   |                 |                      | 1.9    | 2.15                     | V     | 8MHz maximum<br>Ext. CLK Freq.                             |         |  |
| V <sub>LVD</sub>                 | V <sub>CC</sub> Low Voltage<br>Detection    |                 |                      | 2.4    |                          | V     |                                                            |         |  |
| V <sub>HVD</sub>                 | Vcc High Voltage<br>Detection               |                 |                      | 2.7    |                          | V     |                                                            |         |  |

#### Table 10. GP323HE DC Characteristics (Continued)

Notes:

1. All outputs unloaded, inputs at rail.

2. CL1 = CL2 = 100 pF.

3. Oscillator stopped.

4. Oscillator stops when  $V_{CC}$  falls below  $V_{BO}$  limit.

 It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to VCC and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED.

6. Comparator and Timers are on. Interrupt disabled.

7. Typical values shown are at 25 degrees C.





Figure 10. Port 1 Configuration

#### Port 2 (P27-P20)

Port 2 is an 8-bit, bidirectional, CMOS-compatible I/O port (see Figure 11). These eight I/O lines can be independently configured under software control as inputs or outputs. Port 2 is always available for I/O operation. A mask option is available to connect eight pull-up transistors on this port. Bits programmed as outputs are globally programmed as either push-pull or open-drain. The POR resets with the eight bits of Port 2 configured as inputs.

Port 2 also has an 8-bit input OR and AND gate, which can be used to wake up the part. P20 can be programmed to access the edge-detection circuitry in demodulation mode.



42

When T8 is enabled, the output T8\_OUT switches to the initial value (CTR1, D1). If the initial value (CTR1, D1) is 0, TC8L is loaded; otherwise, TC8H is loaded into the counter. In SINGLE-PASS Mode (CTR0, D6), T8 counts down to 0 and stops, T8\_OUT toggles, the timeout status bit (CTR0, D5) is set, and a timeout interrupt can be generated if it is enabled (CTR0, D1). In Modulo-N Mode, upon reaching terminal count, T8\_OUT is toggled, but no interrupt is generated. From that point, T8 loads a new count (if the T8\_OUT level now is 0), TC8L is loaded; if it is 1, TC8H is loaded. T8 counts down to 0, toggles T8\_OUT, and sets the timeout status bit (CTR0, D5), thereby generating an interrupt if enabled (CTR0, D1). One cycle is thus completed. T8 then loads from TC8H or TC8L according to the T8\_OUT level and repeats the cycle. See Figure 20.



Figure 20. 8-Bit Counter/Timer Circuits

You can modify the values in TC8H or TC8L at any time. The new values take effect when they are loaded.



**Caution:** To ensure known operation do not write these registers at the time the values are to be loaded into the counter/timer. *An initial count of 1 is not allowed (a non-function occurs).* An initial count of 0 causes TC8 to count from 0 to FFH to FEH.



**Caution:** Do not load these registers at the time the values are to be loaded into the counter/timer to ensure known operation. An initial count of 1 is not allowed. An initial count of 0 causes T16 to count from 0 to FFFFH to FFFFH. Transition from 0 to FFFFH is not a timeout condition.







Figure 27. T16\_OUT in Modulo-N Mode

#### **T16 DEMODULATION Mode**

The user must program TC16L and TC16H to FFH. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures HI16 and LO16, reloads, and begins counting.

#### If D6 of CTR2 Is 0

When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFH and starts again.

This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks).



### 48

#### If D6 of CTR2 Is 1

T16 ignores the subsequent edges in the input signal and continues counting down. A timeout of T8 causes T16 to capture its current value and generate an interrupt if enabled (CTR2, D2). In this case, T16 does not reload and continues counting. If the D6 bit of CTR2 is toggled (by writing a 0 then a 1 to it), T16 captures and reloads on the next edge (rising, falling, or both depending on CTR1, D5; D4), continuing to ignore subsequent edges.

This T16 mode generally measures mark time, the length of an active carrier signal burst.

If T16 reaches 0, T16 continues counting from FFFFh. Meanwhile, a status bit (CTR2 D5) is set, and an interrupt timeout can be generated if enabled (CTR2 D1).

#### **Ping-Pong Mode**

This operation mode is only valid in TRANSMIT Mode. T8 and T16 must be programmed in Single-Pass mode (CTR0, D6; CTR2, D6), and Ping-Pong mode must be programmed in CTR1, D3; D2. The user can begin the operation by enabling either T8 or T16 (CTR0, D7 or CTR2, D7). For example, if T8 is enabled, T8\_OUT is set to this initial value (CTR1, D1). According to T8\_OUT's level, TC8H or TC8L is loaded into T8. After the terminal count is reached, T8 is disabled, and T16 is enabled. T16\_OUT then switches to its initial value (CTR1, D0), data from TC16H and TC16L is loaded, and T16 starts to count. After T16 reaches the terminal count, it stops, T8 is enabled again, repeating the entire cycle. Interrupts can be allowed when T8 or T16 reaches terminal control (CTR0, D1; CTR2, D1). To stop the ping-pong operation, write 00 to bits D3 and D2 of CTR1. See Figure 28.

>

**Note:** Enabling ping-pong operation while the counter/timers are running might cause intermittent counter/timer function. Disable the counter/timers and reset the status flags before instituting this operation.



### 50

#### **During PING-PONG Mode**

The enable bits of T8 and T16 (CTR0, D7; CTR2, D7) are set and cleared alternately by hardware. The timeout bits (CTR0, D5; CTR2, D5) are set every time the counter/timers reach the terminal count.

#### Interrupts

The ZGP323H features six different interrupts (Table 19). The interrupts are maskable and prioritized (Figure 30). The six sources are divided as follows: three sources are claimed by Port 3 lines P33–P31, two by the counter/timers (Table 19) and one for low voltage detection. The Interrupt Mask Register (globally or individually) enables or disables the six interrupt requests.

The source for IRQ is determined by bit 1 of the Port 3 mode register (P3M). When in digital mode, Pin P33 is the source. When in analog mode the output of the Stop mode recovery source logic is used as the source for the interrupt. See Figure 35, Stop Mode Recovery Source, on page 59.







Figure 34. SCLK Circuit

#### Stop-Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 22).

#### Stop-Mode Recovery Register 2—SMR2(F)0DH

Table 21 lists and briefly describes the fields for this register.

| Field          | Bit Position |   | Value          | Description                  |
|----------------|--------------|---|----------------|------------------------------|
| Reserved       | 7            |   | 0              | Reserved (Must be 0)         |
| Recovery Level | -6           | W | 0 <sup>†</sup> | Low                          |
| -              |              |   | 1              | High                         |
| Reserved       | 5            |   | 0              | Reserved (Must be 0)         |
| Source         | 432          | W | 000†           | A. POR Only                  |
|                |              |   | 001            | B. NAND of P23–P20           |
|                |              |   | 010            | C. NAND of P27–P20           |
|                |              |   | 011            | D. NOR of P33–P31            |
|                |              |   | 100            | E. NAND of P33–P31           |
|                |              |   | 101            | F. NOR of P33–P31, P00, P07  |
|                |              |   | 110            | G. NAND of P33–P31, P00, P07 |
|                |              |   | 111            | H. NAND of P33–P31, P22–P20  |
| Reserved       | 10           |   | 00             | Reserved (Must be 0)         |

| Table 21. SMR2(F)0DH:Stop | Mode Recovery | Register | 2* |
|---------------------------|---------------|----------|----|
|---------------------------|---------------|----------|----|

Notes:

\* Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset





#### Low-Voltage Detection Register—LVD(D)0Ch

**Note:** Voltage detection does not work at Stop mode. It must be disabled during Stop mode in order to reduce current.

| Field    | Bit Position |     |         | Description                    |
|----------|--------------|-----|---------|--------------------------------|
| LVD      | 76543        |     |         | Reserved<br>No Effect          |
|          | 2            | R   | 1<br>0* | HVD flag set<br>HVD flag reset |
|          | 1-           | R   | 1<br>0* | LVD flag set<br>LVD flag reset |
|          | 0            | R/W | 1<br>0* | Enable VD<br>Disable VD        |
| *Default | after POR    |     |         |                                |

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

#### **Voltage Detection and Flags**

The Voltage Detection register (LVD, register 0CH at the expanded register bank 0Dh) offers an option of monitoring the V<sub>CC</sub> voltage. The Voltage Detection is enabled when bit 0 of LVD register is set. Once Voltage Detection is enabled, the the V<sub>CC</sub> level is monitored in real time. The flags in the LVD register valid 20uS after Voltage Detection is enabled. The HVD flag (bit 2 of the LVD register) is set only if V<sub>CC</sub> is higher than V<sub>HVD</sub>. The LVD flag (bit 1 of the LVD register) is set only if V<sub>CC</sub> is lower than the V<sub>LVD</sub>. When Voltage Detection is enabled, the LVD flag also triggers IRQ5. The IRQ bit 5 latches the low voltage condition until it is cleared by instructions or reset. The IRQ5 interrupt is served if it is enabled in the IMR register. Otherwise, bit 5 of IRQ register is latched as a flag only.

**Notes:** If it is necessary to receive an LVD interrupt upon power-up at an operating voltage lower than the low battery detect threshold, enable interrupts using the Enable Interrupt instruction (EI) prior to enabling the voltage detection.





#### CTR3(0D)03H

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                                                                                                                                                                              |
|----|----|----|----|----|----|----|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |    |    |    |    |    |    | DU | Reserved<br>No effect when written<br>Always reads 11111<br>Sync Mode<br>0* Disable Sync Mode**<br>1 Enable Sync Mode<br>T <sub>8</sub> Enable<br>R 0* T <sub>8</sub> Disabled<br>R 1 T <sub>8</sub> Enabled |
|    |    |    |    |    |    |    |    | W0 Stop T <sub>8</sub><br>W1 Enable T <sub>8</sub>                                                                                                                                                           |
|    |    |    |    |    |    |    |    | T <sub>16</sub> Enable<br>R 0* T <sub>16</sub> Disabled<br>R 1 T <sub>16</sub> Enabled<br>W 0 Stop T <sub>16</sub><br>W 1 Enable T <sub>16</sub>                                                             |

\* Default setting after reset. \*\* Default setting after reset. Not reset with a Stop Mode recovery.

#### Figure 42. T8/T16 Control Register (0D)03H: Read/Write (Except Where Noted)



#### R249 IPR(F9H)



Figure 51. Interrupt Priority Register (F9H: Write Only)









Figure 58. 20-Pin CDIP Package





Figure 59. 20-Pin PDIP Package Diagram





CONTROLLING DIMENSIONS : INCH





MILLIMETER

MAX

2.65

0.30

2.44

0.46

0.30

12.95

7.60

10.65

0.40

1.00

1.07

1.27 BSC



INCH

мах

.104

.012

.096

.018

.012

.510

.299

.419

.016

.039

.042

.050 BSC

MIN

.094

.004

.088

.014

.009

.496

.291

.394

.012

.024

.038



Figure 60. 20-Pin SOIC Package Diagram

PS023803-0305





Figure 67. 40-Pin CDIP Package Diagram



### **Ordering Information**

#### 32KB Standard Temperature: 0° to +70°C

| -              |                     |                |                     |
|----------------|---------------------|----------------|---------------------|
| Part Number    | Description         | Part Number    | Description         |
| ZGP323HSH4832C | 48-pin SSOP 32K OTP | ZGP323HSS2832C | 28-pin SOIC 32K OTP |
| ZGP323HSP4032C | 40-pin PDIP 32K OTP | ZGP323HSH2032C | 20-pin SSOP 32K OTP |
| ZGP323HSK2832E | 28-pin CDIP 32K OTP | ZGP323HSK2032E | 20-pin CDIP 32K OTP |
| ZGP323HSK4032E | 40-pin CDIP 32K OTP | ZGP323HSP2032C | 20-pin PDIP 32K OTP |
| ZGP323HSH2832C | 28-pin SSOP 32K OTP | ZGP323HSS2032C | 20-pin SOIC 32K OTP |
| ZGP323HSP2832C | 28-pin PDIP 32K OTP |                |                     |

#### 32KB Extended Temperature: -40° to +105°C

| Part Number    | Description         | Part Number    | Description         |
|----------------|---------------------|----------------|---------------------|
| ZGP323HEH4832C | 48-pin SSOP 32K OTP | ZGP323HES2832C | 28-pin SOIC 32K OTP |
| ZGP323HEP4032C | 40-pin PDIP 32K OTP | ZGP323HEH2032C | 20-pin SSOP 32K OTP |
| ZGP323HEH2832C | 28-pin SSOP 32K OTP | ZGP323HEP2032C | 20-pin PDIP 32K OTP |
| ZGP323HEP2832C | 28-pin PDIP 32K OTP | ZGP323HES2032C | 20-pin SOIC 32K OTP |

| 32KB Automotive Temperature: -40° to +125°C |                       |                |                     |
|---------------------------------------------|-----------------------|----------------|---------------------|
| Part Number                                 | Description           | Part Number    | Description         |
| ZGP323HAH4832C                              | 48-pin SSOP 32K OTP   | ZGP323HAS2832C | 28-pin SOIC 32K OTP |
| ZGP323HAP4032C                              | 40-pin PDIP 32K OTP   | ZGP323HAH2032C | 20-pin SSOP 32K OTP |
| ZGP323HAH2832C                              | 28-pin SSOP 32K OTP   | ZGP323HAP2032C | 20-pin PDIP 32K OTP |
| ZGP323HAP2832C                              | 28-pin PDIP 32K OTP   | ZGP323HAS2032C | 20-pin SOIC 32K OTP |
| Replace C with G fo                         | r Lead-Free Packaging |                |                     |





#### 4KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323HSH4804C | 48-pin SSOP 4K OTP | ZGP323HSS2804C | 28-pin SOIC 4K OTP |
| ZGP323HSP4004C | 40-pin PDIP 4K OTP | ZGP323HSH2004C | 20-pin SSOP 4K OTP |
| ZGP323HSH2804C | 28-pin SSOP 4K OTP | ZGP323HSP2004C | 20-pin PDIP 4K OTP |
| ZGP323HSP2804C | 28-pin PDIP 4K OTP | ZGP323HSS2004C | 20-pin SOIC 4K OTP |

#### 4KB Extended Temperature: -40° to +105°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323HEH4804C | 48-pin SSOP 4K OTP | ZGP323HES2804C | 28-pin SOIC 4K OTP |
| ZGP323HEP4004C | 40-pin PDIP 4K OTP | ZGP323HEH2004C | 20-pin SSOP 4K OTP |
| ZGP323HEH2804C | 28-pin SSOP 4K OTP | ZGP323HEP2004C | 20-pin PDIP 4K OTP |
| ZGP323HEP2804C | 28-pin PDIP 4K OTP | ZGP323HES2004C | 20-pin SOIC 4K OTP |

#### 4KB Automotive Temperature: -40° to +125°C

| Part Number                              | Description        | Part Number    | Description        |
|------------------------------------------|--------------------|----------------|--------------------|
| ZGP323HAH4804C                           | 48-pin SSOP 4K OTP | ZGP323HAS2804C | 28-pin SOIC 4K OTP |
| ZGP323HAP4004C                           | 40-pin PDIP 4K OTP | ZGP323HAH2004C | 20-pin SSOP 4K OTP |
| ZGP323HAH2804C                           | 28-pin SSOP 4K OTP | ZGP323HAP2004C | 20-pin PDIP 4K OTP |
| ZGP323HAP2804C                           | 28-pin PDIP 4K OTP | ZGP323HAS2004C | 20-pin SOIC 4K OTP |
| Replace C with G for Lead-Free Packaging |                    |                |                    |

| Additional Components                          |                     |                              |                    |
|------------------------------------------------|---------------------|------------------------------|--------------------|
| Part Number                                    | Description         | Part Number                  | Description        |
| ZGP323ICE01ZEM<br>(For 3.6V Emulation<br>only) | Emulator/programmer | ZGP32300100ZPR<br>(Ethernet) | Programming system |
|                                                |                     | ZGP32300200ZPR<br>(USB)      | Programming system |

## ZGP323H Z8<sup>®</sup> OTP Microcontroller with IR Timers



Numerics 16-bit counter/timer circuits 46 20-pin DIP package diagram 82 20-pin SSOP package diagram 84 28-pin DIP package diagram 86 28-pin SOICpackage diagram 85 28-pin SSOP package diagram 87 40-pin DIP package diagram 87 48-pin SSOP package diagram 89 8-bit counter/timer circuits 42 А absolute maximum ratings 10 AC characteristics 16 timing diagram 16 address spaces, basic 2 architecture 2 expanded register file 28 В basic address spaces 2 block diagram, ZLP32300 functional 3 С capacitance 11 characteristics AC 16 DC 11 clock 53 comparator inputs/outputs 25 configuration port 0 19 port 1 20 port 2 21 port 3 22 port 3 counter/timer 24 counter/timer 16-bit circuits 46 8-bit circuits 42 brown-out voltage/standby 64 clock 53 demodulation mode count capture flowchart 44

demodulation mode flowchart 45 EPROM selectable options 64 glitch filter circuitry 40 halt instruction 54 input circuit 40 interrupt block diagram 51 interrupt types, sources and vectors 52 oscillator configuration 53 output circuit 49 ping-pong mode 48 port configuration register 55 resets and WDT 63 SCLK circuit 58 stop instruction 54 stop mode recovery register 57 stop mode recovery register 2 61 stop mode recovery source 59 T16 demodulation mode 47 T16 transmit mode 46 T16 OUT in modulo-N mode 47 T16\_OUT in single-pass mode 47 T8 demodulation mode 43 T8 transmit mode 40 T8 OUT in modulo-N mode 43 T8\_OUT in single-pass mode 43 transmit mode flowchart 41 voltage detection and flags 65 watch-dog timer mode register 62 watch-dog timer time select 63 CTR(D)01h T8 and T16 Common Functions 35 D DC characteristics 11 demodulation mode count capture flowchart 44 flowchart 45 T1647 T8 43 description functional 25 general 2

## ZGP323H Z8<sup>®</sup> OTP Microcontroller with IR Timers



T8\_Capture\_LO 32 register file 30 expanded 26 register pointer 29 detail 31 reset pin function 25 resets and WDT 63 S SCLK circuit 58 single-pass mode T16\_OUT 47 T8\_OUT 43 stack 31 standard test conditions 10 standby modes 1 stop instruction, counter/timer 54 stop mode recovery 2 register 61 source 59 stop mode recovery 2 61 stop mode recovery register 57 Т T16 transmit mode 46 T16\_Capture\_HI 32 T8 transmit mode 40 T8\_Capture\_HI 32 test conditions, standard 10 test load diagram 10 timing diagram, AC 16 transmit mode flowchart 41 V VCC 5 voltage brown-out/standby 64 detection and flags 65 voltage detection register 71 W watch-dog timer mode registerwatch-dog timer mode register 62 time select 63

X XTAL1 5 XTAL1 pin function 18 XTAL2 5 XTAL2 pin function 18