# E·XFL

# Zilog - ZGP323HES2032C00TR Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                      |
|----------------------------|---------------------------------------------------------------|
| Core Processor             | Z8                                                            |
| Core Size                  | 8-Bit                                                         |
| Speed                      | 8MHz                                                          |
| Connectivity               | -                                                             |
| Peripherals                | HLVD, POR, WDT                                                |
| Number of I/O              | 16                                                            |
| Program Memory Size        | 32KB (32K x 8)                                                |
| Program Memory Type        | OTP                                                           |
| EEPROM Size                | -                                                             |
| RAM Size                   | 237 x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                     |
| Data Converters            | -                                                             |
| Oscillator Type            | Internal                                                      |
| Operating Temperature      | -40°C ~ 105°C (TA)                                            |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                |
| Supplier Device Package    | -                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323hes2032c00tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact:

ZiLOG Worldwide Headquarters 532 Race Street

San Jose, CA 95126-3432 Telephone: 408.558.8500 Fax: 408.558.8300 www.zilog.com

ZiLOG is a registered trademark of ZiLOG Inc. in the United States and in other countries. All other products and/or service names mentioned herein may be trademarks of the companies with which they are associated.

### **Document Disclaimer**

©2005 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Devices sold by ZiLOG, Inc. are covered by warranty and limitation of liability provisions appearing in the ZiLOG, Inc. Terms and Conditions of Sale. ZiLOG, Inc. makes no warranty of merchantability or fitness for any purpose. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.



### Table 3. Power Connections

| Connection | Circuit         | Device          |  |
|------------|-----------------|-----------------|--|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |  |
| Ground     | GND             | V <sub>SS</sub> |  |



Note: Refer to the specific package for available pins.

Figure 1. Functional Block Diagram







### Figure 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration

| Table 4. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
|----------|------------------------------------------------|
|          |                                                |

| Pin # | Symbol          | Function                                             | Direction                                   |
|-------|-----------------|------------------------------------------------------|---------------------------------------------|
| 1–3   | P25–P27         | Port 2, Bits 5,6,7                                   | Input/Output                                |
| 4     | P07             | Port 0, Bit 7                                        | Input/Output                                |
| 5     | V <sub>DD</sub> | Power Supply                                         |                                             |
| 6     | XTAL2           | Crystal Oscillator Clock                             | Output                                      |
| 7     | XTAL1           | Crystal Oscillator Clock                             | Input                                       |
| 8–10  | P31–P33         | Port 3, Bits 1,2,3                                   | Input                                       |
| 11,12 | P34. P36        | Port 3, Bits 4,6                                     | Output                                      |
| 13    | P00/Pref1/P30   | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 |
| 14    | P01             | Port 0, Bit 1                                        | Input/Output                                |
| 15    | V <sub>SS</sub> | Ground                                               |                                             |
| 16–20 | P20–P24         | Port 2, Bits 0,1,2,3,4                               | Input/Output                                |

# ZGP323H Product Specification



|       | 1 | -  | <del>\</del> |    |   |           |
|-------|---|----|--------------|----|---|-----------|
| NC    |   | 1  | $\bigcirc$   | 48 | _ | NC        |
| DOF   |   | 2  |              | 17 | _ | NC        |
| F 20  |   | 2  |              | 47 |   | NC<br>DO4 |
| P20   |   | 3  |              | 40 |   | P24       |
| P2/   |   | 4  |              | 45 |   | P23       |
| P04   |   | 5  |              | 44 |   | P22       |
| N/C   |   | 6  |              | 43 |   | P21       |
| P05   | q | 7  |              | 42 |   | P20       |
| P06   |   | 8  |              | 41 |   | P03       |
| P14   |   | 9  |              | 40 |   | P13       |
| P15   |   | 10 |              | 39 |   | P12       |
| P07   |   | 11 | 40 Dia       | 38 |   | VSS       |
| VDD   |   | 12 | 48-PIN       | 37 |   | VSS       |
| VDD   |   | 13 | 330P         | 36 |   | N/C       |
| N/C   |   | 14 |              | 35 |   | P02       |
| P16   | Е | 15 |              | 34 |   | P11       |
| P17   |   | 16 |              | 33 |   | P10       |
| XTAL2 |   | 17 |              | 32 |   | P01       |
| XTAL1 |   | 18 |              | 31 |   | P00       |
| P31   |   | 19 |              | 30 |   | N/C       |
| P32   |   | 20 |              | 29 |   | PREF1/P30 |
| P33   |   | 21 |              | 28 |   | P36       |
| P34   |   | 22 |              | 27 |   | P37       |
| NC    |   | 22 |              | 26 |   | P35       |
| VSS   | Д | 20 |              | 20 | _ | RESET     |
| 100   | - | 24 |              | ZD |   | NEOL I    |

Figure 6. 48-Pin SSOP Pin Configuration

Table 6. 40- and 48-Pin Configuration

| 40-Pin PDIP # | 48-Pin SSOP # | Symbol |
|---------------|---------------|--------|
| 26            | 31            | P00    |
| 27            | 32            | P01    |
| 30            | 35            | P02    |
| 34            | 41            | P03    |
| 5             | 5             | P04    |
| 6             | 7             | P05    |
| 7             | 8             | P06    |
| 10            | 11            | P07    |
| 28            | 33            | P10    |
| 29            | 34            | P11    |
| 32            | 39            | P12    |



The upper nibble of the register pointer (see Figure 16) selects which working register group, of 16 bytes in the register file, is accessed out of the possible 256. The lower nibble selects the expanded register file bank and, in the case of the Z8 GP family, banks 0, F, and D are implemented. A OH in the lower nibble allows the normal register file (bank 0) to be addressed. Any other value from 1H to FH exchanges the lower 16 registers to an expanded register bank.





### Figure 16. Register Pointer

### Example: Z8 GP: (See Figure 15 on page 28)

R253 RP = 00h R0 = Port 0 R1 = Port 1 R2 = Port 2 R3 = Port 3

But if:

R253 RP = 0Dh R0 = CTR0 R1 = CTR1 R2 = CTR2R3 = Reserved







Figure 17. Register Pointer—Detail

# Stack

The internal register file is used for the stack. An 8-bit Stack Pointer SPL (R255) is used for the internal stack that resides in the general-purpose registers (R4–R239). SPH (R254) can be used as a general-purpose register.



| Field             | Bit Position |     | Value | Description            |
|-------------------|--------------|-----|-------|------------------------|
| Transmit_Submode/ | 32           | R/W |       | Transmit Mode          |
| Glitch_Filter     |              |     | 00*   | Normal Operation       |
|                   |              |     | 01    | Ping-Pong Mode         |
|                   |              |     | 10    | T16_Out = 0            |
|                   |              |     | 11    | T16_Out = 1            |
|                   |              |     |       | Demodulation Mode      |
|                   |              |     | 00*   | No Filter              |
|                   |              |     | 01    | 4 SCLK Cycle           |
|                   |              |     | 10    | 8 SCLK Cycle           |
|                   |              |     | 11    | Reserved               |
| Initial_T8_Out/   | 1-           |     |       | Transmit Mode          |
| Rising Edge       |              | R/W | 0*    | T8_OUT is 0 Initially  |
|                   |              |     | 1     | T8_OUT is 1 Initially  |
|                   |              |     |       | Demodulation Mode      |
|                   |              | R   | 0*    | No Rising Edge         |
|                   |              |     | 1     | Rising Edge Detected   |
|                   |              | W   | 0     | No Effect              |
|                   |              |     | 1     | Reset Flag to 0        |
| Initial_T16_Out/  | 0            |     |       | Transmit Mode          |
| Falling_Edge      |              | R/W | 0*    | T16_OUT is 0 Initially |
|                   |              |     | 1     | T16_OUT is 1 Initially |
|                   |              |     |       | Demodulation Mode      |
|                   |              | R   | 0*    | No Falling Edge        |
|                   |              |     | 1     | Falling Edge Detected  |
|                   |              | W   | 0     | No Effect              |
|                   |              |     | 1     | Reset Flag to 0        |

### Table 16.CTR1(0D)01H T8 and T16 Common Functions (Continued)

### Note:

\*Default at Power-On Reset

\*Default at Power-On Reset. Not reset with Stop Mode recovery.

### Mode

If the result is 0, the counter/timers are in TRANSMIT mode; otherwise, they are in DEMODULATION mode.

### P36\_Out/Demodulator\_Input

In TRANSMIT Mode, this bit defines whether P36 is used as a normal output pin or the combined output of T8 and T16.

In DEMODULATION Mode, this bit defines whether the input signal to the Counter/Timers is from P20 or P31.

If the input signal is from Port 31, a capture event may also generate an IRQ2 interrupt. To prevent generating an IRQ2, either disable the IRQ2 interrupt by clearing its IMR bit D2 or use P20 as the input.



In Demodulation Mode, when set to 0, T16 captures and reloads on detection of all the edges. When set to 1, T16 captures and detects on the first edge but ignores the subsequent edges. For details, see the description of T16 Demodulation Mode on page 47.

### Time\_Out

This bit is set when T16 times out (terminal count reached). To reset the bit, write a 1 to this location.

### T16\_Clock

This bit defines the frequency of the input signal to Counter/Timer16.

### Capture\_INT\_Mask

This bit is set to allow an interrupt when data is captured into LO16 and HI16.

### Counter\_INT\_Mask

Set this bit to allow an interrupt when T16 times out.

### P35\_Out

This bit defines whether P35 is used as a normal output pin or T16 output.

# CTR3 T8/T16 Control Register—CTR3(D)03H

Table 18 lists and briefly describes the fields for this register. This register allows the  $T_8$  and  $T_{16}$  counters to be synchronized.

| Field                  | Bit Position |     | Value | Description       |
|------------------------|--------------|-----|-------|-------------------|
| T <sub>16</sub> Enable | 7            | R   | 0*    | Counter Disabled  |
|                        |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| T <sub>8</sub> Enable  | -6           | R   | 0*    | Counter Disabled  |
| -                      |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| Sync Mode              | 5            | R/W | 0**   | Disable Sync Mode |
|                        |              |     | 1     | Enable Sync Mode  |

### Table 18. CTR3 (D)03H: T8/T16 Control Register







Figure 19. Transmit Mode Flowchart



Note: The letter h denotes hexadecimal values.

Transition from 0 to FFh is not a timeout condition.



**Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended.

Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur. See Figure 21 and Figure 22.







Figure 22. T8\_OUT in Modulo-N Mode

# **T8 Demodulation Mode**

The user must program TC8L and TC8H to FFH. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put



# **During PING-PONG Mode**

The enable bits of T8 and T16 (CTR0, D7; CTR2, D7) are set and cleared alternately by hardware. The timeout bits (CTR0, D5; CTR2, D5) are set every time the counter/timers reach the terminal count.

### Interrupts

The ZGP323H features six different interrupts (Table 19). The interrupts are maskable and prioritized (Figure 30). The six sources are divided as follows: three sources are claimed by Port 3 lines P33–P31, two by the counter/timers (Table 19) and one for low voltage detection. The Interrupt Mask Register (globally or individually) enables or disables the six interrupt requests.

The source for IRQ is determined by bit 1 of the Port 3 mode register (P3M). When in digital mode, Pin P33 is the source. When in analog mode the output of the Stop mode recovery source logic is used as the source for the interrupt. See Figure 35, Stop Mode Recovery Source, on page 59.



# **Power-On Reset**

A timer circuit clocked by a dedicated on-board RC-oscillator is used for the Power-On Reset (POR) timer function. The POR time allows  $V_{DD}$  and the oscillator circuit to stabilize before instruction execution begins.

The POR timer circuit is a one-shot timer triggered by one of three conditions:

- Power Fail to Power OK status, including Waking up from V<sub>BO</sub> Standby
- Stop-Mode Recovery (if D5 of SMR = 1)
- WDT Timeout

The POR timer is 2.5 ms minimum. Bit 5 of the Stop-Mode Register determines whether the POR timer is bypassed after Stop-Mode Recovery (typical for external clock).

# HALT Mode

This instruction turns off the internal CPU clock, but not the XTAL oscillation. The counter/timers and external interrupts IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, and IRQ5 remain active. The devices are recovered by interrupts, either externally or internally generated. An interrupt request must be executed (enabled) to exit HALT Mode. After the interrupt service routine, the program continues from the instruction after HALT Mode.

# **STOP Mode**

This instruction turns off the internal clock and external crystal oscillation, reducing the standby current to 10  $\mu$ A or less. STOP Mode is terminated only by a reset, such as WDT timeout, POR, SMR or external reset. This condition causes the processor to restart the application program at address 000CH. To enter STOP (or HALT) mode, first flush the instruction pipeline to avoid suspending execution in mid-instruction. Execute a NOP (Opcode = FFH) immediately before the appropriate sleep instruction, as follows:



# SMR(0F)0BH



\* Default after Power On Reset or Watch-Dog Reset

\* \* Default setting after Reset and Stop Mode Recovery

\* \* \* At the XOR gate input

\* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source.

### Figure 33. STOP Mode Recovery Register

### SCLK/TCLK Divide-by-16 Select (D0)

D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (Figure 34). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or Halt Mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0.



### CTR2(0D)02H



Figure 41. T16 Control Register ((0D) 2H: Read/Write Except Where Noted)





### 8KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323HSH4808C | 48-pin SSOP 8K OTP | ZGP323HSS2808C | 28-pin SOIC 8K OTP |
| ZGP323HSP4008C | 40-pin PDIP 8K OTP | ZGP323HSH2008C | 20-pin SSOP 8K OTP |
| ZGP323HSH2808C | 28-pin SSOP 8K OTP | ZGP323HSP2008C | 20-pin PDIP 8K OTP |
| ZGP323HSP2808C | 28-pin PDIP 8K OTP | ZGP323HSS2008C | 20-pin SOIC 8K OTP |

# 8KB Extended Temperature: -40° to +105°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323HEH4808C | 48-pin SSOP 8K OTP | ZGP323HES2808C | 28-pin SOIC 8K OTP |
| ZGP323HEP4008C | 40-pin PDIP 8K OTP | ZGP323HEH2008C | 20-pin SSOP 8K OTP |
| ZGP323HEH2808C | 28-pin SSOP 8K OTP | ZGP323HEP2008C | 20-pin PDIP 8K OTP |
| ZGP323HEP2808C | 28-pin PDIP 8K OTP | ZGP323HES2008C | 20-pin SOIC 8K OTP |

### 8KB Automotive Temperature: -40° to +125°C

| Part Number                              | Description        | Part Number    | Description        |  |  |  |
|------------------------------------------|--------------------|----------------|--------------------|--|--|--|
|                                          | Becchiption        | i art italiboi | Beechpiich         |  |  |  |
| ZGP323HAH4808C                           | 48-pin SSOP 8K OTP | ZGP323HAS2808C | 28-pin SOIC 8K OTP |  |  |  |
| ZGP323HAP4008C                           | 40-pin PDIP 8K OTP | ZGP323HAH2008C | 20-pin SSOP 8K OTP |  |  |  |
| ZGP323HAH2808C                           | 28-pin SSOP 8K OTP | ZGP323HAP2008C | 20-pin PDIP 8K OTP |  |  |  |
| ZGP323HAP2808C                           | 28-pin PDIP 8K OTP | ZGP323HAS2008C | 20-pin SOIC 8K OTP |  |  |  |
| Replace C with G for Lead-Free Packaging |                    |                |                    |  |  |  |





### 4KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323HSH4804C | 48-pin SSOP 4K OTP | ZGP323HSS2804C | 28-pin SOIC 4K OTP |
| ZGP323HSP4004C | 40-pin PDIP 4K OTP | ZGP323HSH2004C | 20-pin SSOP 4K OTP |
| ZGP323HSH2804C | 28-pin SSOP 4K OTP | ZGP323HSP2004C | 20-pin PDIP 4K OTP |
| ZGP323HSP2804C | 28-pin PDIP 4K OTP | ZGP323HSS2004C | 20-pin SOIC 4K OTP |

### 4KB Extended Temperature: -40° to +105°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323HEH4804C | 48-pin SSOP 4K OTP | ZGP323HES2804C | 28-pin SOIC 4K OTP |
| ZGP323HEP4004C | 40-pin PDIP 4K OTP | ZGP323HEH2004C | 20-pin SSOP 4K OTP |
| ZGP323HEH2804C | 28-pin SSOP 4K OTP | ZGP323HEP2004C | 20-pin PDIP 4K OTP |
| ZGP323HEP2804C | 28-pin PDIP 4K OTP | ZGP323HES2004C | 20-pin SOIC 4K OTP |

### 4KB Automotive Temperature: -40° to +125°C

| Part Number                              | Description        | Part Number    | Description        |  |
|------------------------------------------|--------------------|----------------|--------------------|--|
| ZGP323HAH4804C                           | 48-pin SSOP 4K OTP | ZGP323HAS2804C | 28-pin SOIC 4K OTP |  |
| ZGP323HAP4004C                           | 40-pin PDIP 4K OTP | ZGP323HAH2004C | 20-pin SSOP 4K OTP |  |
| ZGP323HAH2804C                           | 28-pin SSOP 4K OTP | ZGP323HAP2004C | 20-pin PDIP 4K OTP |  |
| ZGP323HAP2804C                           | 28-pin PDIP 4K OTP | ZGP323HAS2004C | 20-pin SOIC 4K OTP |  |
| Replace C with G for Lead-Free Packaging |                    |                |                    |  |

| Additional Components                          |                     |                              |                    |  |  |
|------------------------------------------------|---------------------|------------------------------|--------------------|--|--|
| Part Number                                    | Description         | Part Number                  | Description        |  |  |
| ZGP323ICE01ZEM<br>(For 3.6V Emulation<br>only) | Emulator/programmer | ZGP32300100ZPR<br>(Ethernet) | Programming system |  |  |
|                                                |                     | ZGP32300200ZPR<br>(USB)      | Programming system |  |  |



For fast results, contact your local ZiLOG sales office for assistance in ordering the part desired.

### Codes

ZG = ZiLOG General Purpose Family

P = OTP

- 323 = Family Designation
- H = High Voltage
- T = Temparature
  - S = Standard 0° to +70°C
  - $E = Extended 40^{\circ} to + 105^{\circ}C$
  - A = Automotive  $-40^{\circ}$  to  $+125^{\circ}$ C
- P = Package Type:
  - K = CDIP
  - P = PDIP
  - H = SSOP
  - S = SOIC

## = Number of Pins

- CC = Memory Size
- M = Molding Compound
- C = Standard Plastic Packaging Molding Compound
- G = Green Plastic Molding Compound
- E = Standard Cer Dip flow



# Example



# ZGP323H Z8<sup>®</sup> OTP Microcontroller with IR Timers



Numerics 16-bit counter/timer circuits 46 20-pin DIP package diagram 82 20-pin SSOP package diagram 84 28-pin DIP package diagram 86 28-pin SOICpackage diagram 85 28-pin SSOP package diagram 87 40-pin DIP package diagram 87 48-pin SSOP package diagram 89 8-bit counter/timer circuits 42 А absolute maximum ratings 10 AC characteristics 16 timing diagram 16 address spaces, basic 2 architecture 2 expanded register file 28 В basic address spaces 2 block diagram, ZLP32300 functional 3 С capacitance 11 characteristics AC 16 DC 11 clock 53 comparator inputs/outputs 25 configuration port 0 19 port 1 20 port 2 21 port 3 22 port 3 counter/timer 24 counter/timer 16-bit circuits 46 8-bit circuits 42 brown-out voltage/standby 64 clock 53 demodulation mode count capture flowchart 44

demodulation mode flowchart 45 EPROM selectable options 64 glitch filter circuitry 40 halt instruction 54 input circuit 40 interrupt block diagram 51 interrupt types, sources and vectors 52 oscillator configuration 53 output circuit 49 ping-pong mode 48 port configuration register 55 resets and WDT 63 SCLK circuit 58 stop instruction 54 stop mode recovery register 57 stop mode recovery register 2 61 stop mode recovery source 59 T16 demodulation mode 47 T16 transmit mode 46 T16 OUT in modulo-N mode 47 T16\_OUT in single-pass mode 47 T8 demodulation mode 43 T8 transmit mode 40 T8 OUT in modulo-N mode 43 T8\_OUT in single-pass mode 43 transmit mode flowchart 41 voltage detection and flags 65 watch-dog timer mode register 62 watch-dog timer time select 63 CTR(D)01h T8 and T16 Common Functions 35 D DC characteristics 11 demodulation mode count capture flowchart 44 flowchart 45 T1647 T8 43 description functional 25 general 2

### ZGP323H Z8<sup>®</sup> OTP Microcontroller with IR Timers



28-pin DIP/SOIC/SSOP 6 40- and 48-pin 8 40-pin DIP 7 48-pin SSOP 8 pin functions port 0 (P07 - P00) 18 port 0 (P17 - P10) 19 port 0 configuration 19 port 1 configuration 20 port 2 (P27 - P20) 20 port 2 (P37 - P30) 21 port 2 configuration 21 port 3 configuration 22 port 3 counter/timer configuration 24 reset) 25 XTAL1 (time-based input 18 XTAL2 (time-based output) 18 ping-pong mode 48 port 0 configuration 19 port 0 pin function 18 port 1 configuration 20 port 1 pin function 19 port 2 configuration 21 port 2 pin function 20 port 3 configuration 22 port 3 pin function 21 port 3counter/timer configuration 24 port configuration register 55 power connections 3 power supply 5 program memory 25 map 26 R ratings, absolute maximum 10 register 61 CTR(D)01h 35 CTR0(D)00h 33 CTR2(D)02h 37 CTR3(D)03h 39 flag 80 HI16(D)09h 32

HI8(D)0Bh 32 interrupt priority 78 interrupt request 79 interruptmask 79 L016(D)08h 32 L08(D)0Ah 32 LVD(D)0Ch 65 pointer 80 port 0 and 1 77 port 2 configuration 75 port 3 mode 76 port configuration 55, 75 SMR2(F)0Dh 40 stack pointer high 81 stack pointer low 81 stop mode recovery 57 stop mode recovery 2 61 stop-mode recovery 73 stop-mode recovery 274 T16 control 69 T8 and T16 common control functions 67 T8/T16 control 70 TC16H(D)07h 32 TC16L(D)06h 33 TC8 control 66 TC8H(D)05h 33 TC8L(D)04h 33 voltage detection 71 watch-dog timer 75 register description Counter/Timer2 LS-Byte Hold 33 Counter/Timer2 MS-Byte Hold 32 Counter/Timer8 Control 33 Counter/Timer8 High Hold 33 Counter/Timer8 Low Hold 33 CTR2 Counter/Timer 16 Control 37 CTR3 T8/T16 Control 39 Stop Mode Recovery2 40 T16 Capture LO 32 T8 and T16 Common functions 35 T8\_Capture\_HI 32