Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | HLVD, POR, WDT | | Number of I/O | 24 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 237 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/zgp323hes2816c00tr | iii # **Revision History** Each instance in Table 1 reflects a change to this document from its previous revision. To see more detail, click the appropriate link in the table. **Table 1. Revision History of this Document** | Date | Revision<br>Level | Section | Description | Page<br># | |------------------|-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | December<br>2004 | 02 | deleted mask option and 10. Added new | consumption, STOP and HALT mode current values, note, clarified temperature ranges in Tables 6 and 8 Tables 9 and 10. Also added Characterization data to ed Program/Erase Endurance value in Table 12. | 11,12, | | | | Removed Preliminar | y designation | All | | March<br>2005 | 03 | Minor change to Tab<br>pin CDIP parts in the | le 9 Electrical Characteristics. Added 20, 28 and 40-e Ordering Section. | 11,90 | PS023803-0305 Revision History **Table 3. Power Connections** | Connection | Circuit | Device | |------------|-----------------|-----------------| | Power | V <sub>CC</sub> | $V_{DD}$ | | Ground | GND | V <sub>SS</sub> | Note: Refer to the specific package for available pins. Figure 1. Functional Block Diagram PS023803-0305 General Description Figure 5. 40-Pin PDIP/CDIP\* Pin Configuration Note: \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use. PS023803-0305 Pin Description Figure 6. 48-Pin SSOP Pin Configuration Table 6. 40- and 48-Pin Configuration | 40-Pin PDIP# | 48-Pin SSOP # | Symbol | |--------------|---------------|--------| | 26 | 31 | P00 | | 27 | 32 | P01 | | 30 | 35 | P02 | | 34 | 41 | P03 | | 5 | 5 | P04 | | 6 | 7 | P05 | | 7 | 8 | P06 | | 10 | 11 | P07 | | 28 | 33 | P10 | | 29 | 34 | P11 | | 32 | 39 | P12 | PS023803-0305 Pin Description # Capacitance Table 8 lists the capacitances. Table 8. Capacitance | Parameter | Maximum | |-------------------------------------------------|-------------------------------------------------| | Input capacitance | 12pF | | Output capacitance | 12pF | | I/O capacitance | 12pF | | Note: $T_A = 25^{\circ} C$ , $V_{CC} = GND = 0$ | V, f = 1.0 MHz, unmeasured pins returned to GND | # **DC Characteristics** Table 9. GP323HS DC Characteristics | | | | T <sub>A</sub> =0°C to | +70°C | | | | | |---------------------|---------------------------------------------|----------|------------------------|--------|-------------------------|-------|------------------------------------------------------------|-------| | Symbol | Parameter | $v_{cc}$ | Min | Typ(7) | Max | Units | Conditions | Notes | | V <sub>CC</sub> | Supply Voltage | | 2.0 | | 5.5 | V | See Note 5 | 5 | | V <sub>CH</sub> | Clock Input High<br>Voltage | 2.0-5.5 | 0.8 V <sub>CC</sub> | | V <sub>CC</sub> +0.3 | V | Driven by External<br>Clock Generator | | | V <sub>CL</sub> | Clock Input Low<br>Voltage | 2.0-5.5 | V <sub>SS</sub> -0.3 | | 0.4 | V | Driven by External<br>Clock Generator | | | V <sub>IH</sub> | Input High Voltage | 2.0-5.5 | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> +0.3 | V | | | | $V_{IL}$ | Input Low Voltage | 2.0-5.5 | V <sub>SS</sub> -0.3 | | 0.2 V <sub>CC</sub> | V | | | | V <sub>OH1</sub> | Output High Voltage | 2.0-5.5 | V <sub>CC</sub> -0.4 | | | V | $I_{OH} = -0.5$ mA | | | V <sub>OH2</sub> | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-5.5 | V <sub>CC</sub> -0.8 | | | V | $I_{OH} = -7 \text{mA}$ | | | V <sub>OL1</sub> | Output Low Voltage | 2.0-5.5 | | | 0.4 | V | I <sub>OL</sub> = 4.0mA | | | V <sub>OL2</sub> | Output Low Voltage<br>(P00, P01, P36, P37) | 2.0-5.5 | | | 0.8 | V | I <sub>OL</sub> = 10mA | | | V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage | 2.0-5.5 | | | 25 | mV | | | | V <sub>REF</sub> | Comparator<br>Reference<br>Voltage | 2.0-5.5 | 0 | | V <sub>CC</sub><br>1.75 | V | | | | I <sub>IL</sub> | Input Leakage | 2.0-5.5 | -1 | | 1 | μΑ | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled | | | R <sub>PU</sub> | Pull-up Resistance | 2.0V | 225 | | 675 | ΚΩ | V <sub>IN</sub> = 0V; Pullups selected by mask | | | | | 3.6V | 75 | | 275 | ΚΩ | option | | | | | 5.0V | 40 | | 160 | ΚΩ | - | | PS023803-0305 DC Characteristics Figure 11. Port 2 Configuration # Port 3 (P37-P30) Port 3 is a 8-bit, CMOS-compatible fixed I/O port (see Figure 12). Port 3 consists of four fixed input (P33–P30) and four fixed output (P37–P34), which can be configured under software control for interrupt and as output from the counter/timers. P30, P31, P32, and P33 are standard CMOS inputs; P34, P35, P36, and P37 are push-pull outputs. PS023803-0305 Pin Functions 29 The upper nibble of the register pointer (see Figure 16) selects which working register group, of 16 bytes in the register file, is accessed out of the possible 256. The lower nibble selects the expanded register file bank and, in the case of the Z8 GP family, banks 0, F, and D are implemented. A $_{\rm OH}$ in the lower nibble allows the normal register file (bank 0) to be addressed. Any other value from $_{\rm 1H}$ to $_{\rm FH}$ exchanges the lower 16 registers to an expanded register bank. Figure 16. Register Pointer Example: Z8 GP: (See Figure 15 on page 28) R253 RP = 00h R0 = Port 0 R1 = Port 1 R2 = Port 2 R3 = Port 3 But if: R253 RP = 0Dh R0 = CTR0 R1 = CTR1 R2 = CTR2 R3 = Reserved 30 The counter/timers are mapped into ERF group D. Access is easily performed using the following: ``` RP, #0Dh T.D ; Select ERF D for access to bank D ; (working register group 0) LD R0, #xx ; load CTR0 LD 1, #xx ; load CTR1 LD R1, 2 ; CTR2→CTR1 LD RP, #0Dh ; Select ERF D for access to bank D ; (working register group 0) ; Select RP, #7Dh expanded register bank D and working ; register group 7 of bank 0 for access. 71h, 2 ; CTRL2→register 71h R1, 2 ; CTRL2→register 71h ``` # **Register File** The register file (bank 0) consists of 4 I/O port registers, 237 general-purpose registers, 16 control and status registers (R0–R3, R4–R239, and R240–R255, respectively), and two expanded registers groups in Banks D (see Table 15) and F. Instructions can access registers directly or indirectly through an 8-bit address field, thereby allowing a short, 4-bit register address to use the Register Pointer (Figure 17). In the 4-bit mode, the register file is divided into 16 working register groups, each occupying 16 continuous locations. The Register Pointer addresses the starting location of the active working register group. **Note:** Working register group E0–EF can only be accessed through working registers and indirect addressing modes. # Counter/Timer2 LS-Byte Hold Register—TC16L(D)06H | Field | Bit Position | | Description | |-------------|--------------|-----|-------------| | T16_Data_LO | [7:0] | R/W | Data | ## Counter/Timer8 High Hold Register—TC8H(D)05H | Field Bit Position | | | Description | |--------------------|-------|-----|-------------| | T8_Level_HI | [7:0] | R/W | Data | # Counter/Timer8 Low Hold Register—TC8L(D)04H | Field | Bit Position | | Description | |-------------|--------------|-----|-------------| | T8_Level_LO | [7:0] | R/W | Data | # CTR0 Counter/Timer8 Control Register—CTR0(D)00H Table 15 lists and briefly describes the fields for this register. Table 15. CTR0(D)00H Counter/Timer8 Control Register | Field | Bit Position | | Value | Description | |------------------|--------------|-----|-------|--------------------------------| | T8_Enable | 7 | R/W | 0* | Counter Disabled | | | | | 1 | Counter Enabled | | | | | 0 | Stop Counter | | | | | 1 | Enable Counter | | Single/Modulo-N | -6 | R/W | 0* | Modulo-N | | - | | | 1 | Single Pass | | Time_Out | 5 | R/W | 0** | No Counter Time-Out | | | | | 1 | Counter Time-Out Occurred | | | | | 0 | No Effect | | | | | 1 | Reset Flag to 0 | | T8 _Clock | 43 | R/W | 0 0** | SCLK | | | | | 0 1 | SCLK/2 | | | | | 1 0 | SCLK/4 | | | | | 11 | SCLK/8 | | Capture_INT_Mask | 2 | R/W | 0** | Disable Data Capture Interrupt | | | | | 1 | Enable Data Capture Interrupt | Table 17. CTR2(D)02H: Counter/Timer16 Control Register | Field | <b>Bit Position</b> | | Value | Description | |------------------|---------------------|-----|-------|-----------------------------| | T16_Enable | 7 | R | 0* | Counter Disabled | | | | | 1 | Counter Enabled | | | | W | 0 | Stop Counter | | | | | 1 | Enable Counter | | Single/Modulo-N | -6 | R/W | | Transmit Mode | | | | | 0* | Modulo-N | | | | | 1 | Single Pass | | | | | | Demodulation Mode | | | | | 0 | T16 Recognizes Edge | | | | | 1 | T16 Does Not Recognize Edge | | Time_Out | 5 | R | 0* | No Counter Timeout | | _ | | | 1 | Counter Timeout | | | | | | Occurred | | | | W | 0 | No Effect | | | | | 1 | Reset Flag to 0 | | T16 _Clock | 43 | R/W | 00** | SCLK | | | | | 01 | SCLK/2 | | | | | 10 | SCLK/4 | | | | | 11 | SCLK/8 | | Capture_INT_Mask | 2 | R/W | 0** | Disable Data Capture Int. | | | | | 1 | Enable Data Capture Int. | | Counter_INT_Mask | 1- | R/W | 0* | Disable Timeout Int. | | | | | | Enable Timeout Int. | | P35_Out | 0 | R/W | 0* | P35 as Port Output | | | | | 1 | T16 Output on P35 | ## Note: ### T16\_Enable This field enables T16 when set to 1. ## Single/Modulo-N In TRANSMIT Mode, when set to 0, the counter reloads the initial value when it reaches the terminal count. When set to 1, the counter stops when the terminal count is reached. <sup>\*</sup>Indicates the value upon Power-On Reset. <sup>\*\*</sup>Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery. In Demodulation Mode, when set to 0, T16 captures and reloads on detection of all the edges. When set to 1, T16 captures and detects on the first edge but ignores the subsequent edges. For details, see the description of T16 Demodulation Mode on page 47. ## Time\_Out This bit is set when T16 times out (terminal count reached). To reset the bit, write a 1 to this location. #### T16 Clock This bit defines the frequency of the input signal to Counter/Timer16. ### Capture\_INT\_Mask This bit is set to allow an interrupt when data is captured into LO16 and HI16. #### Counter\_INT\_Mask Set this bit to allow an interrupt when T16 times out. ## P35\_Out This bit defines whether P35 is used as a normal output pin or T16 output. #### CTR3 T8/T16 Control Register—CTR3(D)03H Table 18 lists and briefly describes the fields for this register. This register allows the $T_8$ and $T_{16}$ counters to be synchronized. Table 18. CTR3 (D)03H: T8/T16 Control Register | Field | Bit Position | | Value | Description | |------------------------|--------------|-----|-------|-------------------| | T <sub>16</sub> Enable | 7 | R | 0* | Counter Disabled | | | | R | 1 | Counter Enabled | | | | W | 0 | Stop Counter | | | | W | 1 | Enable Counter | | T <sub>8</sub> Enable | -6 | R | 0* | Counter Disabled | | - | | R | 1 | Counter Enabled | | | | W | 0 | Stop Counter | | | | W | 1 | Enable Counter | | Sync Mode | 5 | R/W | 0** | Disable Sync Mode | | • | | | 1 | Enable Sync Mode | When T8 is enabled, the output T8\_OUT switches to the initial value (CTR1, D1). If the initial value (CTR1, D1) is 0, TC8L is loaded; otherwise, TC8H is loaded into the counter. In SINGLE-PASS Mode (CTR0, D6), T8 counts down to 0 and stops, T8\_OUT toggles, the timeout status bit (CTR0, D5) is set, and a timeout interrupt can be generated if it is enabled (CTR0, D1). In Modulo-N Mode, upon reaching terminal count, T8\_OUT is toggled, but no interrupt is generated. From that point, T8 loads a new count (if the T8\_OUT level now is 0), TC8L is loaded; if it is 1, TC8H is loaded. T8 counts down to 0, toggles T8\_OUT, and sets the timeout status bit (CTR0, D5), thereby generating an interrupt if enabled (CTR0, D1). One cycle is thus completed. T8 then loads from TC8H or TC8L according to the T8\_OUT level and repeats the cycle. See Figure 20. Figure 20. 8-Bit Counter/Timer Circuits You can modify the values in TC8H or TC8L at any time. The new values take effect when they are loaded. $\bigwedge$ Caution: To ensure known operation do not write these registers at the time the values are to be loaded into the counter/timer. *An initial count of 1 is not allowed (a non-function occurs).* An initial count of 0 causes TC8 to count from 0 to FFH to FEH. #### **T16 Transmit Mode** In NORMAL or PING-PONG mode, the output of T16 when not enabled, is dependent on CTR1, D0. If it is a 0, T16\_OUT is a 1; if it is a 1, T16\_OUT is 0. You can force the output of T16 to either a 0 or 1 whether it is enabled or not by programming CTR1 D3; D2 to a 10 or 11. When T16 is enabled, TC16H \* 256 + TC16L is loaded, and T16\_OUT is switched to its initial value (CTR1, D0). When T16 counts down to 0, T16\_OUT is toggled (in NORMAL or PING-PONG mode), an interrupt (CTR2, D1) is generated (if enabled), and a status bit (CTR2, D5) is set. See Figure 25. Figure 25. 16-Bit Counter/Timer Circuits **Note:** Global interrupts override this function as described in "Interrupts" on page 50. If T16 is in SINGLE-PASS mode, it is stopped at this point (see Figure 26). If it is in Modulo-N Mode, it is loaded with TC16H \* 256 + TC16L, and the counting continues (see Figure 27). You can modify the values in TC16H and TC16L at any time. The new values take effect when they are loaded. Do not load these registers at the time the values are to be loaded into the counter/timer to ensure known operation. An initial count of 1 is not allowed. An initial count of 0 causes T16 to count from 0 to FFFFH to FFFEH. Transition from 0 to FFFFH is not a timeout condition. Figure 26. T16\_OUT in Single-Pass Mode Figure 27. T16\_OUT in Modulo-N Mode #### **T16 DEMODULATION Mode** The user must program TC16L and TC16H to FFH. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures H116 and LO16, reloads, and begins counting. ## If D6 of CTR2 Is 0 When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFH and starts again. This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks). # **Stop Mode Recovery Register 2 (SMR2)** This register determines the mode of Stop Mode Recovery for SMR2 (Figure 36). SMR2(0F)DH Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery. - \* Default setting after reset - \* \* At the XOR gate input Figure 36. Stop Mode Recovery Register 2 ((0F)DH:D2-D4, D6 Write Only) If SMR2 is used in conjunction with SMR, either of the specified events causes a Stop Mode Recovery. Note: Port pins configured as outputs are ignored as an SMR or SMR2 recovery source. For example, if the NAND or P23–P20 is selected as the recovery source and P20 is configured as an output, the remaining SMR pins (P23–P21) form the NAND equation. # Low-Voltage Detection Register—LVD(D)0Ch **Note:** Voltage detection does not work at Stop mode. It must be disabled during Stop mode in order to reduce current. | Field | Bit Position | | | Description | |----------|--------------|-----|---------|--------------------------------| | LVD | 76543 | | | Reserved<br>No Effect | | | 2 | R | 1<br>0* | HVD flag set<br>HVD flag reset | | | 1- | R | 1<br>0* | LVD flag set<br>LVD flag reset | | | 0 | R/W | 1<br>0* | Enable VD<br>Disable VD | | *Default | after POR | | | | Note: Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag. #### **Voltage Detection and Flags** The Voltage Detection register (LVD, register <code>0CH</code> at the expanded register bank <code>0Dh</code>) offers an option of monitoring the V<sub>CC</sub> voltage. The Voltage Detection is enabled when bit 0 of LVD register is set. Once Voltage Detection is enabled, the the V<sub>CC</sub> level is monitored in real time. The flags in the LVD register valid 20uS after Voltage Detection is enabled. The HVD flag (bit 2 of the LVD register) is set only if V<sub>CC</sub> is higher than V<sub>HVD</sub>. The LVD flag (bit 1 of the LVD register) is set only if V<sub>CC</sub> is lower than the V<sub>LVD</sub>. When Voltage Detection is enabled, the LVD flag also triggers IRQ5. The IRQ bit 5 latches the low voltage condition until it is cleared by instructions or reset. The IRQ5 interrupt is served if it is enabled in the IMR register. Otherwise, bit 5 of IRQ register is latched as a flag only. Notes: If it is necessary to receive an LVD interrupt upon power-up at an operating voltage lower than the low battery detect threshold, enable interrupts using the Enable Interrupt instruction (EI) prior to enabling the voltage detection. # CTR2(0D)02H Figure 41. T16 Control Register ((0D) 2H: Read/Write Except Where Noted) # R248 P01M(F8H) <sup>\*</sup> Default setting after reset; only P00, P01 and P07 are available on 20-pin configurations. Figure 50. Port 0 and 1 Mode Register (F8H: Write Only) # **Ordering Information** | 32KB Standard Temperature: 0° to +70°C | | | | |----------------------------------------|---------------------|----------------|---------------------| | Part Number | Description | Part Number | Description | | ZGP323HSH4832C | 48-pin SSOP 32K OTP | ZGP323HSS2832C | 28-pin SOIC 32K OTP | | ZGP323HSP4032C | 40-pin PDIP 32K OTP | ZGP323HSH2032C | 20-pin SSOP 32K OTP | | ZGP323HSK2832E | 28-pin CDIP 32K OTP | ZGP323HSK2032E | 20-pin CDIP 32K OTP | | ZGP323HSK4032E | 40-pin CDIP 32K OTP | ZGP323HSP2032C | 20-pin PDIP 32K OTP | | ZGP323HSH2832C | 28-pin SSOP 32K OTP | ZGP323HSS2032C | 20-pin SOIC 32K OTP | | ZGP323HSP2832C | 28-pin PDIP 32K OTP | | | | 32KB Extended Temperature: -40° to +105°C | | | | |-------------------------------------------|---------------------|----------------|---------------------| | Part Number | Description | Part Number | Description | | ZGP323HEH4832C | 48-pin SSOP 32K OTP | ZGP323HES2832C | 28-pin SOIC 32K OTP | | ZGP323HEP4032C | 40-pin PDIP 32K OTP | ZGP323HEH2032C | 20-pin SSOP 32K OTP | | ZGP323HEH2832C | 28-pin SSOP 32K OTP | ZGP323HEP2032C | 20-pin PDIP 32K OTP | | ZGP323HEP2832C | 28-pin PDIP 32K OTP | ZGP323HES2032C | 20-pin SOIC 32K OTP | | 32KB Automotive Temperature: -40° to +125°C | | | | |---------------------------------------------|-----------------------|----------------|---------------------| | Part Number | Description | Part Number | Description | | ZGP323HAH4832C | 48-pin SSOP 32K OTP | ZGP323HAS2832C | 28-pin SOIC 32K OTP | | ZGP323HAP4032C | 40-pin PDIP 32K OTP | ZGP323HAH2032C | 20-pin SSOP 32K OTP | | ZGP323HAH2832C | 28-pin SSOP 32K OTP | ZGP323HAP2032C | 20-pin PDIP 32K OTP | | ZGP323HAP2832C | 28-pin PDIP 32K OTP | ZGP323HAS2032C | 20-pin SOIC 32K OTP | | Replace C with G fo | r Lead-Free Packaging | | | | | | | | PS023803-0305 Ordering Information | 28 nin DID/SOIC/SSOD 6 | H19/D\0Dk 22 | |--------------------------------------------------|----------------------------------------| | 28-pin DIP/SOIC/SSOP 6 | HI8(D)0Bh 32 | | 40- and 48-pin 8<br>40-pin DIP 7 | interrupt priority 78 | | 48-pin SSOP 8 | interrupt request 79 interruptmask 79 | | pin functions | L016(D)08h 32 | | port 0 (P07 - P00) 18 | L08(D)08h 32<br>L08(D)0Ah 32 | | port 0 (P17 - P10) 18<br>port 0 (P17 - P10) 19 | LVD(D)0Ch 65 | | port 0 (F17 - F10) 19<br>port 0 configuration 19 | pointer 80 | | 1 0 | • | | port 1 configuration 20 | port 0 and 1 77 | | port 2 (P27 - P20) 20 | port 2 configuration 75 | | port 2 (P37 - P30) 21 | port 3 mode 76 | | port 2 configuration 21 | port configuration 55, 75 | | port 3 configuration 22 | SMR2(F)0Dh 40 | | port 3 counter/timer configuration 24 | stack pointer high 81 | | reset) 25 | stack pointer low 81 | | XTAL1 (time-based input 18 | stop mode recovery 57 | | XTAL2 (time-based output) 18 | stop mode recovery 2 61 | | ping-pong mode 48 | stop-mode recovery 73 | | port 0 configuration 19 | stop-mode recovery 2 74 | | port 0 pin function 18 | T16 control 69 | | port 1 configuration 20 | T8 and T16 common control functions 67 | | port 1 pin function 19 | T8/T16 control 70 | | port 2 configuration 21 | TC16H(D)07h 32 | | port 2 pin function 20 | TC16L(D)06h 33 | | port 3 configuration 22 | TC8 control 66 | | port 3 pin function 21 | TC8H(D)05h 33 | | port 3counter/timer configuration 24 | TC8L(D)04h 33 | | port configuration register 55 | voltage detection 71 | | power connections 3 | watch-dog timer 75 | | power supply 5 | register description | | program memory 25 | Counter/Timer2 LS-Byte Hold 33 | | map 26 | Counter/Timer2 MS-Byte Hold 32 | | R | Counter/Timer8 Control 33 | | ratings, absolute maximum 10 | Counter/Timer8 High Hold 33 | | register 61 | Counter/Timer8 Low Hold 33 | | CTR(D)01h 35 | CTR2 Counter/Timer 16 Control 37 | | CTR0(D)00h 33 | CTR3 T8/T16 Control 39 | | CTR2(D)02h 37 | Stop Mode Recovery2 40 | | CTR3(D)03h 39 | T16_Capture_LO 32 | | flag 80 | T8 and T16 Common functions 35 | | HI16(D)09h 32 | T8_Capture_HI 32 | | | |