### Zilog - ZGP323HSH2808C Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | ·                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 24                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | ·                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | ·                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                            |
| Supplier Device Package    | ·                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323hsh2808c |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Revision History**

Each instance in Table 1 reflects a change to this document from its previous revision. To see more detail, click the appropriate link in the table.

| Table 1. | Revision | History | of this | Document |
|----------|----------|---------|---------|----------|
|----------|----------|---------|---------|----------|

| Date             | Revision<br>Level | Section                                                                                                                                                                                                                                                                                    | Description   | Page<br># |  |
|------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------|--|
| December<br>2004 | 02                | Changed low power consumption, STOP and HALT mode current values,<br>deleted mask option note, clarified temperature ranges in Tables 6 and 8<br>and 10. Added new Tables 9 and 10. Also added Characterization data to<br>Table 11 and changed Program/Erase Endurance value in Table 12. |               | 11,12,    |  |
|                  |                   | Removed Preliminar                                                                                                                                                                                                                                                                         | y designation | All       |  |
| March<br>2005    | 03                | Minor change to Table 9 Electrical Characteristics. Added 20, 28 and 40-<br>pin CDIP parts in the Ordering Section.                                                                                                                                                                        |               |           |  |

# ZGP323H Product Specification



| Figure 34. | SCLK Circuit                                                          | 58 |
|------------|-----------------------------------------------------------------------|----|
| Figure 35. | Stop Mode Recovery Source                                             | 59 |
| Figure 36. | Stop Mode Recovery Register 2 ((0F)DH:D2–D4, D6 Write Only)           | 61 |
| Figure 37. | Watch-Dog Timer Mode Register (Write Only)                            | 62 |
| Figure 38. | Resets and WDT                                                        | 63 |
| Figure 39. | TC8 Control Register ((0D)O0H: Read/Write Except Where Noted)         | 66 |
| Figure 40. | T8 and T16 Common Control Functions ((0D)01H: Read/Write)             | 67 |
| Figure 41. | T16 Control Register ((0D) 2H: Read/Write Except Where Noted) .       | 69 |
| Figure 42. | T8/T16 Control Register (0D)03H: Read/Write (Except Where             |    |
|            | Noted)                                                                |    |
|            | Voltage Detection Register                                            |    |
| -          | Port Configuration Register (PCON)(0F)00H: Write Only)                | 72 |
| Figure 45. | Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only) | 73 |
| Figure 46. | Stop Mode Recovery Register 2 ((0F)0DH:D2–D4, D6 Write Only)          | 74 |
| Figure 47. | Watch-Dog Timer Register ((0F) 0FH: Write Only)                       | 75 |
| Figure 48. | Port 2 Mode Register (F6H: Write Only)                                | 75 |
| Figure 49. | Port 3 Mode Register (F7H: Write Only)                                | 76 |
| Figure 50. | Port 0 and 1 Mode Register (F8H: Write Only)                          | 77 |
| Figure 51. | Interrupt Priority Register (F9H: Write Only)                         | 78 |
| Figure 52. | Interrupt Request Register (FAH: Read/Write)                          | 79 |
| Figure 53. | Interrupt Mask Register (FBH: Read/Write)                             | 79 |
| Figure 54. | Flag Register (FCH: Read/Write)                                       | 80 |
| Figure 55. | Register Pointer (FDH: Read/Write)                                    | 80 |
| Figure 56. | Stack Pointer High (FEH: Read/Write)                                  | 81 |
| Figure 57. | Stack Pointer Low (FFH: Read/Write)                                   | 81 |
| Figure 58. | 20-Pin CDIP Package                                                   | 82 |
| Figure 59. | 20-Pin PDIP Package Diagram                                           | 82 |
| Figure 60. | 20-Pin SOIC Package Diagram                                           | 83 |
| Figure 61. | 20-Pin SSOP Package Diagram                                           | 84 |
| Figure 62. | 28-Pin SOIC Package Diagram                                           | 85 |
| Figure 63. | 28-Pin CDIP Package Diagram                                           | 86 |
| Figure 64. | 28-Pin PDIP Package Diagram                                           | 86 |
| Figure 65. | 28-Pin SSOP Package Diagram                                           | 87 |
| Figure 66. | 40-Pin PDIP Package Diagram                                           | 87 |
| Figure 67. | 40-Pin CDIP Package Diagram                                           | 88 |
|            |                                                                       |    |



| <b>-</b> : 00 |                            | 04 | ~ |
|---------------|----------------------------|----|---|
| Figure 68.    | 48-Pin SSOP Package Design |    | J |



# **Absolute Maximum Ratings**

Stresses greater than those listed in Table 8 might cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period might affect device reliability.

#### Table 7. Absolute Maximum Ratings

| Parameter                                           | Minimum | Maximum | Units | Notes |
|-----------------------------------------------------|---------|---------|-------|-------|
| Ambient temperature under bias                      | -40     | 125     | ° C   | 1     |
| Storage temperature                                 | -65     | +150    | ° C   |       |
| Voltage on any pin with respect to $V_{SS}$         | -0.3    | 7.0     | V     | 2     |
| Voltage on $V_{DD}$ pin with respect to $V_{SS}$    | -0.3    | 7.0     | V     |       |
| Maximum current on input and/or inactive output pin | -5      | +5      | μA    |       |
| Maximum output current from active output pin       | -25     | +25     | mA    |       |
| Maximum current into $V_{DD}$ or out of $V_{SS}$    |         | 75      | mA    |       |
| Notos:                                              |         |         |       |       |

Notes:

1. See Ordering Information.

2. This voltage applies to all pins except the following: V<sub>DD</sub>, P32, P33 and RESET.

# **Standard Test Conditions**

The characteristics listed in this product specification apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Figure 7).



Figure 7. Test Load Diagram



# Capacitance

Table 8 lists the capacitances.

# Table 8. Capacitance

| Parameter                                                                                      | Maximum |  |  |  |
|------------------------------------------------------------------------------------------------|---------|--|--|--|
| Input capacitance                                                                              | 12pF    |  |  |  |
| Output capacitance                                                                             | 12pF    |  |  |  |
| I/O capacitance                                                                                | 12pF    |  |  |  |
| Note: $T_A = 25^{\circ}$ C, $V_{CC} = GND = 0$ V, f = 1.0 MHz, unmeasured pins returned to GND |         |  |  |  |

# **DC Characteristics**

### Table 9. GP323HS DC Characteristics

|                     |                                             |                 | T <sub>A</sub> =0°C to | o +70°C |                         |       |                                                            |       |
|---------------------|---------------------------------------------|-----------------|------------------------|---------|-------------------------|-------|------------------------------------------------------------|-------|
| Symbol              | Parameter                                   | V <sub>CC</sub> | Min                    | Typ(7)  | Max                     | Units | Conditions N                                               | lotes |
| V <sub>CC</sub>     | Supply Voltage                              |                 | 2.0                    |         | 5.5                     | V     | See Note 5 5                                               | i     |
| V <sub>CH</sub>     | Clock Input High<br>Voltage                 | 2.0-5.5         | 0.8 V <sub>CC</sub>    |         | V <sub>CC</sub> +0.3    | V     | Driven by External<br>Clock Generator                      |       |
| V <sub>CL</sub>     | Clock Input Low<br>Voltage                  | 2.0-5.5         | V <sub>SS</sub> -0.3   |         | 0.4                     | V     | Driven by External<br>Clock Generator                      |       |
| V <sub>IH</sub>     | Input High Voltage                          | 2.0-5.5         | 0.7 V <sub>CC</sub>    |         | V <sub>CC</sub> +0.3    | V     |                                                            |       |
| V <sub>IL</sub>     | Input Low Voltage                           | 2.0-5.5         | V <sub>SS</sub> -0.3   |         | 0.2 V <sub>CC</sub>     | V     |                                                            |       |
| V <sub>OH1</sub>    | Output High Voltage                         | 2.0-5.5         | V <sub>CC</sub> -0.4   |         |                         | V     | $I_{OH} = -0.5 \text{mA}$                                  |       |
| V <sub>OH2</sub>    | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-5.5         | V <sub>CC</sub> -0.8   |         |                         | V     | I <sub>OH</sub> = -7mA                                     |       |
| V <sub>OL1</sub>    | Output Low Voltage                          | 2.0-5.5         |                        |         | 0.4                     | V     | I <sub>OL</sub> = 4.0mA                                    |       |
| V <sub>OL2</sub>    | Output Low Voltage<br>(P00, P01, P36, P37)  | 2.0-5.5         |                        |         | 0.8                     | V     | I <sub>OL</sub> = 10mA                                     |       |
| V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage          | 2.0-5.5         |                        |         | 25                      | mV    |                                                            |       |
| V <sub>REF</sub>    | Comparator<br>Reference<br>Voltage          | 2.0-5.5         | 0                      |         | V <sub>CC</sub><br>1.75 | V     |                                                            |       |
| Ι <sub>ΙL</sub>     | Input Leakage                               | 2.0-5.5         | -1                     |         | 1                       | μA    | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled |       |
| R <sub>PU</sub>     | Pull-up Resistance                          | 2.0V            | 225                    |         | 675                     | KΩ    | V <sub>IN</sub> = 0V; Pullups selected by mask             |       |
|                     |                                             | 3.6V            | 75                     |         | 275                     | KΩ    | option                                                     |       |
|                     |                                             | 5.0V            | 40                     |         | 160                     | KΩ    |                                                            |       |



### Table 11. GP323HA DC Characteristics

|                     |                                             |                 | T <sub>A</sub> = -40°C | C to +12   | 5°C                      |           |                                                                                  |                    |
|---------------------|---------------------------------------------|-----------------|------------------------|------------|--------------------------|-----------|----------------------------------------------------------------------------------|--------------------|
| Symbol              | Parameter                                   | V <sub>CC</sub> | Min                    | Typ(7)     | Max                      | Units     | Conditions                                                                       | Notes              |
| V <sub>CC</sub>     | Supply Voltage                              |                 | 2.0                    |            | 5.5                      | V         | See Note 5                                                                       | 5                  |
| V <sub>CH</sub>     | Clock Input High<br>Voltage                 | 2.0-5.5         | 0.8 V <sub>CC</sub>    |            | V <sub>CC</sub> +0.3     | V         | Driven by External<br>Clock Generator                                            |                    |
| V <sub>CL</sub>     | Clock Input Low<br>Voltage                  | 2.0-5.5         | V <sub>SS</sub> -0.3   |            | 0.4                      | V         | Driven by External<br>Clock Generator                                            |                    |
| V <sub>IH</sub>     | Input High Voltage                          | 2.0-5.5         | 0.7 V <sub>CC</sub>    |            | V <sub>CC</sub> +0.3     | V         |                                                                                  |                    |
| V <sub>IL</sub>     | Input Low Voltage                           | 2.0-5.5         | V <sub>SS</sub> 0.3    |            | 0.2 V <sub>CC</sub>      | V         |                                                                                  |                    |
| V <sub>OH1</sub>    | Output High Voltage                         | 2.0-5.5         | V <sub>CC</sub> -0.4   |            |                          | V         | I <sub>OH</sub> = -0.5mA                                                         |                    |
| V <sub>OH2</sub>    | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-5.5         | V <sub>CC</sub> -0.8   |            |                          | V         | I <sub>OH</sub> = -7mA                                                           |                    |
| V <sub>OL1</sub>    | Output Low Voltage                          | 2.0-5.5         |                        |            | 0.4                      | V         | $I_{OL} = 4.0 \text{mA}$                                                         |                    |
| V <sub>OL2</sub>    | Output Low Voltage<br>(P00, P01, P36, P37)  | 2.0-5.5         |                        |            | 0.8                      | V         | I <sub>OL</sub> = 10mA                                                           |                    |
| V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage          | 2.0-5.5         |                        |            | 25                       | mV        |                                                                                  |                    |
| V <sub>REF</sub>    | Comparator<br>Reference<br>Voltage          | 2.0-5.5         | 0                      |            | V <sub>DD</sub><br>-1.75 | V         |                                                                                  |                    |
| Ι <sub>ΙL</sub>     | Input Leakage                               | 2.0-5.5         | -1                     |            | 1                        | μΑ        | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled                       |                    |
| R <sub>PU</sub>     | Pull-up Resistance                          | 2.0V            | 200                    |            | 700                      | KΩ        | V <sub>IN</sub> = 0V; Pullups selected by mask                                   | (                  |
|                     |                                             | 3.6V            | 50                     |            | 300                      | KΩ        | option                                                                           |                    |
|                     |                                             | 5.0V            | 25                     |            | 175                      | KΩ        | _                                                                                |                    |
| I <sub>OL</sub>     | Output Leakage                              | 2.0-5.5         | -1                     |            | 1                        | μA        | $V_{IN} = 0V, V_{CC}$                                                            |                    |
| I <sub>CC</sub>     | Supply Current                              | 2.0V            |                        | 1          | 3                        | mA        | at 8.0 MHz                                                                       | 1, 2               |
|                     |                                             | 3.6V            |                        | 5          | 10                       | mA        | at 8.0 MHz                                                                       | 1,2                |
|                     | 0                                           | 5.5V            |                        | 10         | 15                       | mA        | at 8.0 MHz                                                                       | 1, 2               |
| I <sub>CC1</sub>    | Standby Current                             | 2.0V            |                        | 0.5        | 1.6                      | mA<br>m A | $V_{IN} = 0V$ , Clock at 8.0MHz                                                  | 1, 2, 6            |
|                     | (HALT Mode)                                 | 3.6V<br>5.5V    |                        | 0.8<br>1.3 | 2.0<br>3.2               | mA<br>mA  | $V_{IN} = 0V$ , Clock at 8.0MHz<br>$V_{IN} = 0V$ , Clock at 8.0MHz               | 1, 2, 6<br>1, 2, 6 |
| 1                   | Standby Current (Stop                       | 2.0V            |                        | 1.6        | 15                       | μΑ        | $V_{IN} = 0 V$ , $V_{CC}$ WDT not Running                                        | 3                  |
| I <sub>CC2</sub>    | Mode)                                       | 2.6V<br>3.6V    |                        | 1.8        | 20                       | μA<br>μA  | $V_{IN} = 0 V, V_{CC} WDT not Running$<br>$V_{IN} = 0 V, V_{CC} WDT not Running$ | 3                  |
|                     | wode)                                       | 5.5V            |                        | 1.9        | 25                       | μA        | $V_{IN} = 0 V$ , $V_{CC}$ WDT not Running                                        | 3                  |
|                     |                                             | 2.0V            |                        | 5          | 30                       | μA        | $V_{IN} = 0 V, V_{CC} WDT$ is Running                                            | 3                  |
|                     |                                             | 3.6V            |                        | 8          | 40                       | μA        | $V_{IN} = 0 V, V_{CC} WDT$ is Running                                            | 3                  |
|                     |                                             | 5.5V            |                        | 15         | 60                       | μA        | $V_{IN} = 0 V, V_{CC} WDT$ is Running                                            | 3                  |
| I <sub>LV</sub>     | Standby Current<br>(Low Voltage)            |                 |                        | 1.2        | 6                        | μA        | Measured at 1.3V                                                                 | 4                  |
| V <sub>BO</sub>     | V <sub>CC</sub> Low Voltage<br>Protection   |                 |                        | 1.9        | 2.15                     | V         | 8MHz maximum<br>Ext. CLK Freq.                                                   |                    |
| V <sub>LVD</sub>    | V <sub>CC</sub> Low Voltage<br>Detection    |                 |                        | 2.4        |                          | V         | •                                                                                |                    |



17

|    |                  |                                      |                                          | –40°C to<br>–40°C to | o +70°C (S)<br>+105°C (E)<br>+125°C (A)<br>MHz |                      |       | Watch-Dog<br>Timer<br>Mode<br>Register |
|----|------------------|--------------------------------------|------------------------------------------|----------------------|------------------------------------------------|----------------------|-------|----------------------------------------|
| No | Symbol           | Parameter                            | V <sub>CC</sub>                          | Minimum              | Maximum                                        | Units                | Notes | (D1, D0)                               |
| 1  | ТрС              | Input Clock Period                   | 2.0–5.5                                  | 121                  | DC                                             | ns                   | 1     |                                        |
| 2  | TrC,TfC          | Clock Input Rise and Fall Times      | 2.0–5.5                                  |                      | 25                                             | ns                   | 1     |                                        |
| 3  | TwC              | Input Clock Width                    | 2.0–5.5                                  | 37                   |                                                | ns                   | 1     |                                        |
| 4  | TwTinL           | Timer Input<br>Low Width             | 2.0<br>5.5                               | 100<br>70            |                                                | ns                   | 1     |                                        |
| 5  | TwTinH           | Timer Input High<br>Width            | 2.0–5.5                                  | 3ТрС                 |                                                |                      | 1     |                                        |
| 6  | TpTin            | Timer Input Period                   | 2.0–5.5                                  | 8TpC                 |                                                |                      | 1     |                                        |
| 7  | TrTin,TfTin      | Timer Input Rise and Fall Timers     | 2.0–5.5                                  |                      | 100                                            | ns                   | 1     |                                        |
| 8  | TwIL             | Interrupt Request<br>Low Time        | 2.0<br>5.5                               | 100<br>70            |                                                | ns                   | 1, 2  |                                        |
| 9  | TwlH             | Interrupt Request<br>Input High Time | 2.0–5.5                                  | 5TpC                 |                                                |                      | 1, 2  |                                        |
| 10 | Twsm             | Stop-Mode<br>Recovery Width          | 2.0–5.5                                  | 12                   |                                                | ns                   | 3     |                                        |
|    |                  | Spec                                 |                                          | 5TpC                 |                                                |                      | 4     |                                        |
| 11 | Tost             | Oscillator<br>Start-Up Time          | 2.0–5.5                                  |                      | 5TpC                                           |                      | 4     |                                        |
| 12 | Twdt             | Watch-Dog Timer<br>Delay Time        | 2.0–5.5<br>2.0–5.5<br>2.0–5.5<br>2.0–5.5 | 5<br>10<br>20<br>80  |                                                | ms<br>ms<br>ms<br>ms |       | 0, 0<br>0, 1<br>1, 0<br>1, 1           |
| 13 | T <sub>POR</sub> | Power-On Reset                       | 2.0–5.5                                  | 2.5                  | 10                                             | ms                   |       |                                        |

#### **Table 13. AC Characteristics**

Notes:

1. Timing Reference uses 0.9  $V_{CC}$  for a logic 1 and 0.1  $V_{CC}$  for a logic 0. 2. Interrupt request through Port 3 (P33–P31).

3. SMR – D5 = 1.

4. SMR - D5 = 0.







Figure 17. Register Pointer—Detail

# Stack

The internal register file is used for the stack. An 8-bit Stack Pointer SPL (R255) is used for the internal stack that resides in the general-purpose registers (R4–R239). SPH (R254) can be used as a general-purpose register.



# Timers

## T8\_Capture\_HI—HI8(D)0BH

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 1.

| Field         | Bit Position |     | Description               |
|---------------|--------------|-----|---------------------------|
| T8_Capture_HI | [7:0]        | R/W | Captured Data - No Effect |

### T8\_Capture\_LO—L08(D)0AH

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 0.

| Field Bit Position |       |     | Description               |  |  |
|--------------------|-------|-----|---------------------------|--|--|
| T8_Capture_L0      | [7:0] | R/W | Captured Data - No Effect |  |  |

#### T16\_Capture\_HI—HI16(D)09H

This register holds the captured data from the output of the 16-bit Counter/ Timer16. This register holds the MS-Byte of the data.

| Field          | Bit Position |     | Description               |  |
|----------------|--------------|-----|---------------------------|--|
| T16_Capture_HI | [7:0]        | R/W | Captured Data - No Effect |  |

#### T16\_Capture\_LO—L016(D)08H

This register holds the captured data from the output of the 16-bit Counter/ Timer16. This register holds the LS-Byte of the data.

| Field          | Bit Position | Description                   |
|----------------|--------------|-------------------------------|
| T16_Capture_LO | [7:0]        | R/W Captured Data - No Effect |

#### Counter/Timer2 MS-Byte Hold Register—TC16H(D)07H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T16_Data_HI | [7:0]        | R/W | Data        |







Figure 19. Transmit Mode Flowchart



Note: The letter h denotes hexadecimal values.

Transition from 0 to FFh is not a timeout condition.



**Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended.

Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur. See Figure 21 and Figure 22.







Figure 22. T8\_OUT in Modulo-N Mode

# **T8 Demodulation Mode**

The user must program TC8L and TC8H to FFH. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put

ZGP323H Product Specification



Caution: Do not load these registers at the time the values are to be loaded into the counter/timer to ensure known operation. An initial count of 1 is not allowed. An initial count of 0 causes T16 to count from 0 to FFFFH to FFFFH. Transition from 0 to FFFFH is not a timeout condition.







Figure 27. T16\_OUT in Modulo-N Mode

## **T16 DEMODULATION Mode**

The user must program TC16L and TC16H to FFH. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures HI16 and LO16, reloads, and begins counting.

## If D6 of CTR2 Is 0

When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFH and starts again.

This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks).



# 50

# **During PING-PONG Mode**

The enable bits of T8 and T16 (CTR0, D7; CTR2, D7) are set and cleared alternately by hardware. The timeout bits (CTR0, D5; CTR2, D5) are set every time the counter/timers reach the terminal count.

### Interrupts

The ZGP323H features six different interrupts (Table 19). The interrupts are maskable and prioritized (Figure 30). The six sources are divided as follows: three sources are claimed by Port 3 lines P33–P31, two by the counter/timers (Table 19) and one for low voltage detection. The Interrupt Mask Register (globally or individually) enables or disables the six interrupt requests.

The source for IRQ is determined by bit 1 of the Port 3 mode register (P3M). When in digital mode, Pin P33 is the source. When in analog mode the output of the Stop mode recovery source logic is used as the source for the interrupt. See Figure 35, Stop Mode Recovery Source, on page 59.





## Low-Voltage Detection Register—LVD(D)0Ch

**Note:** Voltage detection does not work at Stop mode. It must be disabled during Stop mode in order to reduce current.

| Field    | <b>Bit Position</b> |     |         | Description                    |
|----------|---------------------|-----|---------|--------------------------------|
| LVD      | 76543               |     |         | Reserved<br>No Effect          |
|          | 2                   | R   | 1<br>0* | HVD flag set<br>HVD flag reset |
|          | 1-                  | R   | 1<br>0* | LVD flag set<br>LVD flag reset |
|          | 0                   | R/W | 1<br>0* | Enable VD<br>Disable VD        |
| *Default | after POR           |     |         |                                |

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

#### **Voltage Detection and Flags**

The Voltage Detection register (LVD, register 0CH at the expanded register bank 0Dh) offers an option of monitoring the V<sub>CC</sub> voltage. The Voltage Detection is enabled when bit 0 of LVD register is set. Once Voltage Detection is enabled, the the V<sub>CC</sub> level is monitored in real time. The flags in the LVD register valid 20uS after Voltage Detection is enabled. The HVD flag (bit 2 of the LVD register) is set only if V<sub>CC</sub> is higher than V<sub>HVD</sub>. The LVD flag (bit 1 of the LVD register) is set only if V<sub>CC</sub> is lower than the V<sub>LVD</sub>. When Voltage Detection is enabled, the LVD flag also triggers IRQ5. The IRQ bit 5 latches the low voltage condition until it is cleared by instructions or reset. The IRQ5 interrupt is served if it is enabled in the IMR register. Otherwise, bit 5 of IRQ register is latched as a flag only.

**Notes:** If it is necessary to receive an LVD interrupt upon power-up at an operating voltage lower than the low battery detect threshold, enable interrupts using the Enable Interrupt instruction (EI) prior to enabling the voltage detection.





# CTR3(0D)03H

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                                                                                                                                                                                                        |
|----|----|----|----|----|----|----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |    |    |    |    |    |    |    | Reserved<br>No effect when written<br>Always reads 11111<br>Sync Mode<br>0* Disable Sync Mode**<br>1 Enable Sync Mode<br>T <sub>8</sub> Enable<br>R 0* T <sub>8</sub> Disabled<br>R 1 T <sub>8</sub> Enabled<br>W0 Stop T <sub>8</sub> |
|    |    |    |    |    |    |    |    | W1 Enable $T_8$<br>$T_{16}$ Enable<br>$R 0^* T_{16}$ Disabled<br>$R 1 T_{16}$ Enabled<br>$W 0$ Stop $T_{16}$<br>$W 1$ Enable $T_{16}$                                                                                                  |

\* Default setting after reset. \*\* Default setting after reset. Not reset with a Stop Mode recovery.

# Figure 42. T8/T16 Control Register (0D)03H: Read/Write (Except Where Noted)



## R250 IRQ(FAH)





#### Figure 52. Interrupt Request Register (FAH: Read/Write)

#### R251 IMR(FBH)



\* Default setting after reset

\* \* Only by using EI, DI instruction; DI is required before changing the IMR register

#### Figure 53. Interrupt Mask Register (FBH: Read/Write)



## R252 Flags(FCH)



#### Figure 54. Flag Register (FCH: Read/Write)

R253 RP(FDH)



Default setting after reset = 0000 0000

Figure 55. Register Pointer (FDH: Read/Write)







| CVANDOL | MILLIMETER |          |      | INCH       |       |       |
|---------|------------|----------|------|------------|-------|-------|
| SYMBOL  | MIN        | NOM      | MAX  | MIN        | NOM   | MAX   |
| A       | 1.73       | 1.85     | 1.98 | 0.068      | 0.073 | 0.078 |
| A1      | 0.05       | 0.13     | 0.21 | 0.002      | 0.005 | 0.008 |
| A2      | 1.68       | 1.73     | 1.83 | 0.066      | 0.068 | 0.072 |
| В       | 0.25       | 0.30     | 0.38 | 0.010      | 0.012 | 0.015 |
| С       | 0.13       | 0.15     | 0.22 | 0.005      | 0.006 | 0.009 |
| D       | 7.07       | 7.20     | 7.33 | 0.278      | 0.283 | 0.289 |
| E       | 5.20       | 5.30     | 5.38 | 0.205      | 0.209 | 0.212 |
| e       |            | 0.65 BSC |      | 0.0256 BSC |       |       |
| Н       | 7.65       | 7.80     | 7.90 | 0.301      | 0.307 | 0.311 |
| L       | 0.56       | 0.75     | 0.94 | 0.022      | 0.030 | 0.037 |
| Q1      | 0.74       | 0.78     | 0.82 | 0.029      | 0.031 | 0.032 |



DETAIL A

Н

CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

Figure 61. 20-Pin SSOP Package Diagram





### 8KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323HSH4808C | 48-pin SSOP 8K OTP | ZGP323HSS2808C | 28-pin SOIC 8K OTP |
| ZGP323HSP4008C | 40-pin PDIP 8K OTP | ZGP323HSH2008C | 20-pin SSOP 8K OTP |
| ZGP323HSH2808C | 28-pin SSOP 8K OTP | ZGP323HSP2008C | 20-pin PDIP 8K OTP |
| ZGP323HSP2808C | 28-pin PDIP 8K OTP | ZGP323HSS2008C | 20-pin SOIC 8K OTP |

# 8KB Extended Temperature: -40° to +105°C

| -              |                    |                |                    |
|----------------|--------------------|----------------|--------------------|
| Part Number    | Description        | Part Number    | Description        |
| ZGP323HEH4808C | 48-pin SSOP 8K OTP | ZGP323HES2808C | 28-pin SOIC 8K OTP |
| ZGP323HEP4008C | 40-pin PDIP 8K OTP | ZGP323HEH2008C | 20-pin SSOP 8K OTP |
| ZGP323HEH2808C | 28-pin SSOP 8K OTP | ZGP323HEP2008C | 20-pin PDIP 8K OTP |
| ZGP323HEP2808C | 28-pin PDIP 8K OTP | ZGP323HES2008C | 20-pin SOIC 8K OTP |
|                |                    |                |                    |

#### 8KB Automotive Temperature: -40° to +125°C

| Part Number          | Description           | Part Number    | Description        |
|----------------------|-----------------------|----------------|--------------------|
| ZGP323HAH4808C       | 48-pin SSOP 8K OTP    | ZGP323HAS2808C | 28-pin SOIC 8K OTP |
| ZGP323HAP4008C       | 40-pin PDIP 8K OTP    | ZGP323HAH2008C | 20-pin SSOP 8K OTP |
| ZGP323HAH2808C       | 28-pin SSOP 8K OTP    | ZGP323HAP2008C | 20-pin PDIP 8K OTP |
| ZGP323HAP2808C       | 28-pin PDIP 8K OTP    | ZGP323HAS2008C | 20-pin SOIC 8K OTP |
| Replace C with G for | r Lead-Free Packaging |                |                    |
|                      |                       |                |                    |

#### ZGP323H Z8<sup>®</sup> OTP Microcontroller with IR Timers



pin 4 Ε **EPROM** selectable options 64 expanded register file 26 expanded register file architecture 28 expanded register file control registers 71 flag 80 interrupt mask register 79 interrupt priority register 78 interrupt request register 79 port 0 and 1 mode register 77 port 2 configuration register 75 port 3 mode register 76 port configuration register 75 register pointer 80 stack pointer high register 81 stack pointer low register 81 stop-mode recovery register 73 stop-mode recovery register 2 74 T16 control register 69 T8 and T16 common control functions register 67 T8/T16 control register 70 TC8 control register 66 watch-dog timer register 75 F features standby modes 1 functional description counter/timer functional blocks 40 CTR(D)01h register 35 CTR0(D)00h register 33 CTR2(D)02h register 37 CTR3(D)03h register 39 expanded register file 26 expanded register file architecture 28 HI16(D)09h register 32 HI8(D)0Bh register 32 L08(D)0Ah register 32 L0I6(D)08h register 32

program memory map 26 **RAM 25** register description 65 register file 30 register pointer 29 register pointer detail 31 SMR2(F)0D1h register 40 stack 31 TC16H(D)07h register 32 TC16L(D)06h register 33 TC8H(D)05h register 33 TC8L(D)04h register 33 G glitch filter circuitry 40 Η halt instruction, counter/timer 54 input circuit 40 interrupt block diagram, counter/timer 51 interrupt types, sources and vectors 52 L low-voltage detection register 65 Μ memory, program 25 modulo-N mode T16 OUT 47 T8 OUT 43 0 oscillator configuration 53 output circuit, counter/timer 49 Ρ package information 20-pin DIP package diagram 82 20-pin SSOP package diagram 84 28-pin DIP package diagram 86 28-pin SOIC package diagram 85 28-pin SSOP package diagram 87 40-pin DIP package diagram 87 48-pin SSOP package diagram 89 pin configuration 20-pin DIP/SOIC/SSOP 5