



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 16                                                        |
| Program Memory Size        | 32KB (32K x 8)                                            |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 20-CDIP (0.300", 7.62mm)                                  |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323hsk2032e |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# ZGP323H Product Specification



|       | I |    |            |    |   |           |
|-------|---|----|------------|----|---|-----------|
| NC    |   | 1  | $\bigcirc$ | 48 | _ | NC        |
| P25   |   | 2  |            | 47 | - | NC        |
| P26   |   | 3  |            | 46 | _ | P24       |
| P27   |   | 4  |            | 45 |   | P23       |
| P04   |   | 5  |            |    | _ | P22       |
| N/C   |   | 6  |            |    | - | P21       |
| P05   |   | 7  |            |    | _ | P20       |
| P06   |   | 8  |            | 42 |   | P03       |
| P14   |   | 9  |            | 40 |   | P13       |
| P15   |   | 10 |            | 39 | - | P12       |
| P07   |   | 11 |            | 38 |   | VSS       |
| VDD   |   | 12 | 48-Pin     | 37 |   | VSS       |
| VDD   |   | 13 | SSOP       |    | _ | N/C       |
| N/C   |   | 14 |            | 35 | - | P02       |
| P16   |   | 15 |            | 34 |   | P11       |
| P17   |   | 16 |            |    |   | P10       |
| XTAL2 |   | 17 |            | 32 | - | P01       |
| XTAL1 | Π | 18 |            | 31 |   | P00       |
| P31   |   | 19 |            | 30 |   | N/C       |
| P32   |   | 20 |            | 29 | - | PREF1/P30 |
| P33   |   | 21 |            | 28 |   | P36       |
|       |   | 22 |            | 27 |   | P37       |
|       |   | 22 |            | 26 | _ | P35       |
| VSS   |   | 23 |            | 25 | _ | RESET     |
|       |   | 27 |            | 25 |   |           |

Figure 6. 48-Pin SSOP Pin Configuration

Table 6. 40- and 48-Pin Configuration

| 40-Pin PDIP # | 48-Pin SSOP # | Symbol |
|---------------|---------------|--------|
| 26            | 31            | P00    |
| 27            | 32            | P01    |
| 30            | 35            | P02    |
| 34            | 41            | P03    |
| 5             | 5             | P04    |
| 6             | 7             | P05    |
| 7             | 8             | P06    |
| 10            | 11            | P07    |
| 28            | 33            | P10    |
| 29            | 34            | P11    |
| 32            | 39            | P12    |



17

|    |                  |                                      |                                          | T <sub>A</sub> =0°C to +70°C (S)<br>−40°C to +105°C (E)<br>−40°C to +125°C (A)<br>8.0MHz |         |                      | Watch-Dog<br>Timer<br>Mode<br>Register |                              |
|----|------------------|--------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------|---------|----------------------|----------------------------------------|------------------------------|
| No | Symbol           | Parameter                            | V <sub>CC</sub>                          | Minimum                                                                                  | Maximum | Units                | Notes                                  | (D1, D0)                     |
| 1  | ТрС              | Input Clock Period                   | 2.0–5.5                                  | 121                                                                                      | DC      | ns                   | 1                                      |                              |
| 2  | TrC,TfC          | Clock Input Rise and Fall Times      | 2.0–5.5                                  |                                                                                          | 25      | ns                   | 1                                      |                              |
| 3  | TwC              | Input Clock Width                    | 2.0–5.5                                  | 37                                                                                       |         | ns                   | 1                                      |                              |
| 4  | TwTinL           | Timer Input<br>Low Width             | 2.0<br>5.5                               | 100<br>70                                                                                |         | ns                   | 1                                      |                              |
| 5  | TwTinH           | Timer Input High<br>Width            | 2.0–5.5                                  | 3ТрС                                                                                     |         |                      | 1                                      |                              |
| 6  | TpTin            | Timer Input Period                   | 2.0–5.5                                  | 8TpC                                                                                     |         |                      | 1                                      |                              |
| 7  | TrTin,TfTin      | Timer Input Rise and Fall Timers     | 2.0–5.5                                  |                                                                                          | 100     | ns                   | 1                                      |                              |
| 8  | TwIL             | Interrupt Request<br>Low Time        | 2.0<br>5.5                               | 100<br>70                                                                                |         | ns                   | 1, 2                                   |                              |
| 9  | TwlH             | Interrupt Request<br>Input High Time | 2.0–5.5                                  | 5TpC                                                                                     |         |                      | 1, 2                                   |                              |
| 10 | Twsm             | Stop-Mode<br>Recovery Width          | 2.0–5.5                                  | 12                                                                                       |         | ns                   | 3                                      |                              |
|    |                  | Spec                                 |                                          | 5TpC                                                                                     |         |                      | 4                                      |                              |
| 11 | Tost             | Oscillator<br>Start-Up Time          | 2.0–5.5                                  |                                                                                          | 5TpC    |                      | 4                                      |                              |
| 12 | Twdt             | Watch-Dog Timer<br>Delay Time        | 2.0–5.5<br>2.0–5.5<br>2.0–5.5<br>2.0–5.5 | 5<br>10<br>20<br>80                                                                      |         | ms<br>ms<br>ms<br>ms |                                        | 0, 0<br>0, 1<br>1, 0<br>1, 1 |
| 13 | T <sub>POR</sub> | Power-On Reset                       | 2.0–5.5                                  | 2.5                                                                                      | 10      | ms                   |                                        |                              |

#### **Table 13. AC Characteristics**

Notes:

1. Timing Reference uses 0.9  $V_{CC}$  for a logic 1 and 0.1  $V_{CC}$  for a logic 0. 2. Interrupt request through Port 3 (P33–P31).

3. SMR – D5 = 1.

4. SMR - D5 = 0.



# **Pin Functions**

# XTAL1 Crystal 1 (Time-Based Input)

This pin connects a parallel-resonant crystal or ceramic resonator to the on-chip oscillator input. Additionally, an optional external single-phase clock can be coded to the on-chip oscillator input.

# XTAL2 Crystal 2 (Time-Based Output)

This pin connects a parallel-resonant crystal or ceramic resonant to the on-chip oscillator output.

# Port 0 (P07-P00)

Port 0 is an 8-bit, bidirectional, CMOS-compatible port. These eight I/O lines are configured under software control as a nibble I/O port. The output drivers are push-pull or open-drain controlled by bit D2 in the PCON register.

If one or both nibbles are needed for I/O operation, they must be configured by writing to the Port 0 mode register. After a hardware reset, Port 0 is configured as an input port.

An optional pull-up transistor is available as a mask option on all Port 0 bits with nibble select.

**Notes:** Internal pull-ups are disabled on any given pin or group of port pins when programmed into output mode.

The Port 0 direction is reset to its default state following an SMR.





Figure 10. Port 1 Configuration

# Port 2 (P27-P20)

Port 2 is an 8-bit, bidirectional, CMOS-compatible I/O port (see Figure 11). These eight I/O lines can be independently configured under software control as inputs or outputs. Port 2 is always available for I/O operation. A mask option is available to connect eight pull-up transistors on this port. Bits programmed as outputs are globally programmed as either push-pull or open-drain. The POR resets with the eight bits of Port 2 configured as inputs.

Port 2 also has an 8-bit input OR and AND gate, which can be used to wake up the part. P20 can be programmed to access the edge-detection circuitry in demodulation mode.



CTR1(0D)01H" on page 35). Other edge detect and IRQ modes are described in Table 14.

**Note:** Comparators are powered down by entering Stop Mode. For P31–P33 to be used in a Stop Mode Recovery (SMR) source, these inputs must be placed into digital mode.

| Pin       | I/O | Counter/Timers | Comparator | Interrupt |
|-----------|-----|----------------|------------|-----------|
| Pref1/P30 | IN  |                | RF1        |           |
| P31       | IN  | IN             | AN1        | IRQ2      |
| P32       | IN  |                | AN2        | IRQ0      |
| P33       | IN  |                | RF2        | IRQ1      |
| P34       | OUT | Т8             | AO1        |           |
| P35       | OUT | T16            |            |           |
| P36       | OUT | T8/16          |            |           |
| P37       | OUT |                | AO2        |           |
| P20       | I/O | IN             |            |           |

#### Table 14. Port 3 Pin Function Summary

>

Port 3 also provides output for each of the counter/timers and the AND/OR Logic (see Figure 13). Control is performed by programming bits D5–D4 of CTR1, bit 0 of CTR0, and bit 0 of CTR2.





Figure 13. Port 3 Counter/Timer Output Configuration



| Field            | Bit Position |     | Value | Description               |
|------------------|--------------|-----|-------|---------------------------|
| T16_Enable       | 7            | R   | 0*    | Counter Disabled          |
|                  |              |     | 1     | Counter Enabled           |
|                  |              | W   | 0     | Stop Counter              |
|                  |              |     | 1     | Enable Counter            |
| Single/Modulo-N  | -6           | R/W |       | Transmit Mode             |
|                  |              |     | 0*    | Modulo-N                  |
|                  |              |     | 1     | Single Pass               |
|                  |              |     |       | Demodulation Mode         |
|                  |              |     | 0     | T16 Recognizes Edge       |
|                  |              |     | 1     | T16 Does Not Recognize    |
|                  |              |     |       | Edge                      |
| Time_Out         | 5            | R   | 0*    | No Counter Timeout        |
|                  |              |     | 1     | Counter Timeout           |
|                  |              |     |       | Occurred                  |
|                  |              | W   | 0     | No Effect                 |
|                  |              |     | 1     | Reset Flag to 0           |
| T16 _Clock       | 43           | R/W | 00**  | SCLK                      |
|                  |              |     | 01    | SCLK/2                    |
|                  |              |     | 10    | SCLK/4                    |
|                  |              |     | 11    | SCLK/8                    |
| Capture_INT_Mask | 2            | R/W | 0**   | Disable Data Capture Int. |
|                  |              |     | 1     | Enable Data Capture Int.  |
| Counter_INT_Mask | 1-           | R/W | 0*    | Disable Timeout Int.      |
|                  |              |     |       | Enable Timeout Int.       |
| P35_Out          | 0            | R/W | 0*    | P35 as Port Output        |
|                  |              |     | 1     | T16 Output on P35         |

#### Table 17. CTR2(D)02H: Counter/Timer16 Control Register

Note:

\*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with a Stop Mode recovery.

## T16\_Enable

This field enables T16 when set to 1.

## Single/Modulo-N

In TRANSMIT Mode, when set to 0, the counter reloads the initial value when it reaches the terminal count. When set to 1, the counter stops when the terminal count is reached.



# 48

# If D6 of CTR2 Is 1

T16 ignores the subsequent edges in the input signal and continues counting down. A timeout of T8 causes T16 to capture its current value and generate an interrupt if enabled (CTR2, D2). In this case, T16 does not reload and continues counting. If the D6 bit of CTR2 is toggled (by writing a 0 then a 1 to it), T16 captures and reloads on the next edge (rising, falling, or both depending on CTR1, D5; D4), continuing to ignore subsequent edges.

This T16 mode generally measures mark time, the length of an active carrier signal burst.

If T16 reaches 0, T16 continues counting from FFFFh. Meanwhile, a status bit (CTR2 D5) is set, and an interrupt timeout can be generated if enabled (CTR2 D1).

# **Ping-Pong Mode**

This operation mode is only valid in TRANSMIT Mode. T8 and T16 must be programmed in Single-Pass mode (CTR0, D6; CTR2, D6), and Ping-Pong mode must be programmed in CTR1, D3; D2. The user can begin the operation by enabling either T8 or T16 (CTR0, D7 or CTR2, D7). For example, if T8 is enabled, T8\_OUT is set to this initial value (CTR1, D1). According to T8\_OUT's level, TC8H or TC8L is loaded into T8. After the terminal count is reached, T8 is disabled, and T16 is enabled. T16\_OUT then switches to its initial value (CTR1, D0), data from TC16H and TC16L is loaded, and T16 starts to count. After T16 reaches the terminal count, it stops, T8 is enabled again, repeating the entire cycle. Interrupts can be allowed when T8 or T16 reaches terminal control (CTR0, D1; CTR2, D1). To stop the ping-pong operation, write 00 to bits D3 and D2 of CTR1. See Figure 28.

>

**Note:** Enabling ping-pong operation while the counter/timers are running might cause intermittent counter/timer function. Disable the counter/timers and reset the status flags before instituting this operation.



| FF | NOP  | ; clear the pipeline |
|----|------|----------------------|
| 6F | Stop | ; enter Stop Mode    |
| or |      |                      |
| FF | NOP  | ; clear the pipeline |
| 7F | HALT | ; enter HALT Mode    |

## **Port Configuration Register**

The Port Configuration (PCON) register (Figure 32) configures the comparator output on Port 3. It is located in the expanded register 2 at Bank F, location 00.

## PCON(FH)00H



\* Default setting after reset

#### Figure 32. Port Configuration Register (PCON) (Write Only)

#### Comparator Output Port 3 (D0)

Bit 0 controls the comparator used in Port 3. A 1 in this location brings the comparator outputs to P34 and P37, and a 0 releases the Port to its standard I/O configuration.

#### Port 1 Output Mode (D1)

Bit 1 controls the output mode of port 1. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.







Figure 34. SCLK Circuit

## Stop-Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 22).

# Stop-Mode Recovery Register 2—SMR2(F)0DH

Table 21 lists and briefly describes the fields for this register.

| Field          | Bit Position |   | Value            | Description                  |
|----------------|--------------|---|------------------|------------------------------|
| Reserved       | 7            |   | 0                | Reserved (Must be 0)         |
| Recovery Level | -6           | W | 0 <sup>†</sup>   | Low                          |
| -              |              |   | 1                | High                         |
| Reserved       | 5            |   | 0                | Reserved (Must be 0)         |
| Source         | 432          | W | 000 <sup>†</sup> | A. POR Only                  |
|                |              |   | 001              | B. NAND of P23–P20           |
|                |              |   | 010              | C. NAND of P27–P20           |
|                |              |   | 011              | D. NOR of P33–P31            |
|                |              |   | 100              | E. NAND of P33–P31           |
|                |              |   | 101              | F. NOR of P33–P31, P00, P07  |
|                |              |   | 110              | G. NAND of P33–P31, P00, P07 |
|                |              |   | 111              | H. NAND of P33–P31, P22–P20  |
| Reserved       | 10           |   | 00               | Reserved (Must be 0)         |

Notes:

\* Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset







Figure 35. Stop Mode Recovery Source





#### Low-Voltage Detection Register—LVD(D)0Ch

**Note:** Voltage detection does not work at Stop mode. It must be disabled during Stop mode in order to reduce current.

| Field    | <b>Bit Position</b> |     |         | Description                    |
|----------|---------------------|-----|---------|--------------------------------|
| LVD      | 76543               |     |         | Reserved<br>No Effect          |
|          | 2                   | R   | 1<br>0* | HVD flag set<br>HVD flag reset |
|          | 1-                  | R   | 1<br>0* | LVD flag set<br>LVD flag reset |
|          | 0                   | R/W | 1<br>0* | Enable VD<br>Disable VD        |
| *Default | after POR           |     |         |                                |

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

#### **Voltage Detection and Flags**

The Voltage Detection register (LVD, register 0CH at the expanded register bank 0Dh) offers an option of monitoring the V<sub>CC</sub> voltage. The Voltage Detection is enabled when bit 0 of LVD register is set. Once Voltage Detection is enabled, the the V<sub>CC</sub> level is monitored in real time. The flags in the LVD register valid 20uS after Voltage Detection is enabled. The HVD flag (bit 2 of the LVD register) is set only if V<sub>CC</sub> is higher than V<sub>HVD</sub>. The LVD flag (bit 1 of the LVD register) is set only if V<sub>CC</sub> is lower than the V<sub>LVD</sub>. When Voltage Detection is enabled, the LVD flag also triggers IRQ5. The IRQ bit 5 latches the low voltage condition until it is cleared by instructions or reset. The IRQ5 interrupt is served if it is enabled in the IMR register. Otherwise, bit 5 of IRQ register is latched as a flag only.

**Notes:** If it is necessary to receive an LVD interrupt upon power-up at an operating voltage lower than the low battery detect threshold, enable interrupts using the Enable Interrupt instruction (EI) prior to enabling the voltage detection.



#### WDTMR(0F)0FH



\* Default setting after reset. Not reset with a Stop Mode recovery.

Figure 47. Watch-Dog Timer Register ((0F) 0FH: Write Only)

# **Standard Control Registers**

#### R246 P2M(F6H)



\* Default setting after reset. Not reset with a Stop Mode recovery.

## Figure 48. Port 2 Mode Register (F6H: Write Only)



# R247 P3M(F7H)



\* Default setting after reset. Not reset with a Stop Mode recovery.

Figure 49. Port 3 Mode Register (F7H: Write Only)



# R254 SPH(FEH)



#### Figure 56. Stack Pointer High (FEH: Read/Write)

## R255 SPL(FFH)



Stack Pointer Low Byte (SP7–SP0)

Figure 57. Stack Pointer Low (FFH: Read/Write)

# **Package Information**

Package information for all versions of ZGP323H is depicted in Figures 59 through Figure 68.







| ¥ | ≜<br>A |
|---|--------|
|   | A2 A   |

|        | MILLIMETER |          |       | INCH       |       |       |  |
|--------|------------|----------|-------|------------|-------|-------|--|
| SYMBOL | MIN        | NOM      | MAX   | MIN        | NOM   | MAX   |  |
| А      | 1.73       | 1.86     | 1.99  | 0.068      | 0.073 | 0.078 |  |
| A1     | 0.05       | 0.13     | 0.21  | 0.002      | 0.005 | 0.008 |  |
| A2     | 1.68       | 1.73     | 1.78  | 0.066      | 0.068 | 0.070 |  |
| В      | 0.25       |          | 0.38  | 0.010      |       | 0.015 |  |
| С      | 0.09       | -        | 0.20  | 0.004      | 0.006 | 0.008 |  |
| D      | 10.07      | 10.20    | 10.33 | 0.397      | 0.402 | 0.407 |  |
| E      | 5.20       | 5.30     | 5.38  | 0.205      | 0.209 | 0.212 |  |
| е      |            | 0.65 TYP |       | 0.0256 TYP |       |       |  |
| Н      | 7.65       | 7.80     | 7.90  | 0.301      | 0.307 | 0.311 |  |
| L      | 0.63       | 0.75     | 0.95  | 0.025      | 0.030 | 0.037 |  |

CONTROLLING DIMENSIONS: MM LEADS ARE COPLANAR WITHIN .004 INCHES.

<u>DETAIL 'A'</u>

0-8

Figure 65. 28-Pin SSOP Package Diagram



| SYMBOL | MILLIMETER |       | INCH  |       |
|--------|------------|-------|-------|-------|
| STMDUL | MIN        | MAX   | MIN   | MAX   |
| A1     | 0.51       | 1.02  | .020  | .040  |
| A2     | 3.18       | 3.94  | .125  | .155  |
| В      | 0.38       | 0.53  | .015  | .021  |
| B1     | 1.02       | 1.52  | .040  | .060  |
| С      | 0.23       | 0.38  | .009  | .015  |
| D      | 52.07      | 52.58 | 2.050 | 2.070 |
| E      | 15.24      | 15.75 | .600  | .620  |
| E1     | 13.59      | 14.22 | .535  | .560  |
| e      | 2.54 TYP   |       | .100  | TYP   |
| eA     | 15.49      | 16.76 | .610  | .660  |
| L      | 3.05       | 3.81  | .120  | .150  |
| Q1     | 1.40       | 1.91  | .055  | .075  |
| S      | 1.52       | 2.29  | .060  | .090  |

CONTROLLING DIMENSIONS : INCH

Figure 66. 40-Pin PDIP Package Diagram



#### 16KB Standard Temperature: 0° to +70°C

| Part Number    | Description         | Part Number    | Description         |
|----------------|---------------------|----------------|---------------------|
| ZGP323HSH4816C | 48-pin SSOP 16K OTP | ZGP323HSS2816C | 28-pin SOIC 16K OTP |
| ZGP323HSP4016C | 40-pin PDIP 16K OTP | ZGP323HSH2016C | 20-pin SSOP 16K OTP |
| ZGP323HSH2816C | 28-pin SSOP 16K OTP | ZGP323HSP2016C | 20-pin PDIP 16K OTP |
| ZGP323HSP2816C | 28-pin PDIP 16K OTP | ZGP323HSS2016C | 20-pin SOIC 16K OTP |

| 16KB Extended Temperature: -40° to +105°C |                     |                |                     |
|-------------------------------------------|---------------------|----------------|---------------------|
| Part Number                               | Description         | Part Number    | Description         |
| ZGP323HEH4816C                            | 48-pin SSOP 16K OTP | ZGP323HES2816C | 28-pin SOIC 16K OTP |
| ZGP323HEP4016C                            | 40-pin PDIP 16K OTP | ZGP323HEH2016C | 20-pin SSOP 16K OTP |
| ZGP323HEH2816C                            | 28-pin SSOP 16K OTP | ZGP323HEP2016C | 20-pin PDIP 16K OTP |
| ZGP323HEP2816C                            | 28-pin PDIP 16K OTP | ZGP323HES2016C | 20-pin SOIC 16K OTP |

# 16KB Automotive Temperature: -40° to +125°CPart NumberDescriptionPart NumberDescriptionZGP323HAH4816C48-pin SSOP 16K OTPZGP323HAS2816C28-pin SOIC 16K OTPZGP323HAP4016C40-pin PDIP 16K OTPZGP323HAH2016C20-pin SSOP 16K OTPZGP323HAH2816C28-pin SSOP 16K OTPZGP323HAP2016C20-pin PDIP 16K OTPZGP323HAP2816C28-pin PDIP 16K OTPZGP323HAS2016C20-pin SOIC 16K OTPZGP323HAP2816C28-pin PDIP 16K OTPZGP323HAS2016C20-pin SOIC 16K OTPReplace C with G for Lead-Free Packaging





#### 8KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323HSH4808C | 48-pin SSOP 8K OTP | ZGP323HSS2808C | 28-pin SOIC 8K OTP |
| ZGP323HSP4008C | 40-pin PDIP 8K OTP | ZGP323HSH2008C | 20-pin SSOP 8K OTP |
| ZGP323HSH2808C | 28-pin SSOP 8K OTP | ZGP323HSP2008C | 20-pin PDIP 8K OTP |
| ZGP323HSP2808C | 28-pin PDIP 8K OTP | ZGP323HSS2008C | 20-pin SOIC 8K OTP |

# 8KB Extended Temperature: -40° to +105°C

| -              |                    |                |                    |
|----------------|--------------------|----------------|--------------------|
| Part Number    | Description        | Part Number    | Description        |
| ZGP323HEH4808C | 48-pin SSOP 8K OTP | ZGP323HES2808C | 28-pin SOIC 8K OTP |
| ZGP323HEP4008C | 40-pin PDIP 8K OTP | ZGP323HEH2008C | 20-pin SSOP 8K OTP |
| ZGP323HEH2808C | 28-pin SSOP 8K OTP | ZGP323HEP2008C | 20-pin PDIP 8K OTP |
| ZGP323HEP2808C | 28-pin PDIP 8K OTP | ZGP323HES2008C | 20-pin SOIC 8K OTP |
|                |                    |                |                    |

#### 8KB Automotive Temperature: -40° to +125°C

| Part Number          | Description           | Part Number    | Description        |
|----------------------|-----------------------|----------------|--------------------|
| ZGP323HAH4808C       | 48-pin SSOP 8K OTP    | ZGP323HAS2808C | 28-pin SOIC 8K OTP |
| ZGP323HAP4008C       | 40-pin PDIP 8K OTP    | ZGP323HAH2008C | 20-pin SSOP 8K OTP |
| ZGP323HAH2808C       | 28-pin SSOP 8K OTP    | ZGP323HAP2008C | 20-pin PDIP 8K OTP |
| ZGP323HAP2808C       | 28-pin PDIP 8K OTP    | ZGP323HAS2008C | 20-pin SOIC 8K OTP |
| Replace C with G for | r Lead-Free Packaging |                |                    |
|                      |                       |                |                    |





#### 4KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323HSH4804C | 48-pin SSOP 4K OTP | ZGP323HSS2804C | 28-pin SOIC 4K OTP |
| ZGP323HSP4004C | 40-pin PDIP 4K OTP | ZGP323HSH2004C | 20-pin SSOP 4K OTP |
| ZGP323HSH2804C | 28-pin SSOP 4K OTP | ZGP323HSP2004C | 20-pin PDIP 4K OTP |
| ZGP323HSP2804C | 28-pin PDIP 4K OTP | ZGP323HSS2004C | 20-pin SOIC 4K OTP |

#### 4KB Extended Temperature: -40° to +105°C

|                |                    | ń              |                    |
|----------------|--------------------|----------------|--------------------|
| Part Number    | Description        | Part Number    | Description        |
| ZGP323HEH4804C | 48-pin SSOP 4K OTP | ZGP323HES2804C | 28-pin SOIC 4K OTP |
| ZGP323HEP4004C | 40-pin PDIP 4K OTP | ZGP323HEH2004C | 20-pin SSOP 4K OTP |
| ZGP323HEH2804C | 28-pin SSOP 4K OTP | ZGP323HEP2004C | 20-pin PDIP 4K OTP |
| ZGP323HEP2804C | 28-pin PDIP 4K OTP | ZGP323HES2004C | 20-pin SOIC 4K OTP |
|                |                    |                |                    |

#### 4KB Automotive Temperature: -40° to +125°C

|                      | •                   |                |                    |
|----------------------|---------------------|----------------|--------------------|
| Part Number          | Description         | Part Number    | Description        |
| ZGP323HAH4804C       | 48-pin SSOP 4K OTP  | ZGP323HAS2804C | 28-pin SOIC 4K OTP |
| ZGP323HAP4004C       | 40-pin PDIP 4K OTP  | ZGP323HAH2004C | 20-pin SSOP 4K OTP |
| ZGP323HAH2804C       | 28-pin SSOP 4K OTP  | ZGP323HAP2004C | 20-pin PDIP 4K OTP |
| ZGP323HAP2804C       | 28-pin PDIP 4K OTP  | ZGP323HAS2004C | 20-pin SOIC 4K OTP |
| Replace C with G for | Lead-Free Packaging |                |                    |

| Additional Components                          |                     |                              |                    |  |
|------------------------------------------------|---------------------|------------------------------|--------------------|--|
| Part Number                                    | Description         | Part Number                  | Description        |  |
| ZGP323ICE01ZEM<br>(For 3.6V Emulation<br>only) | Emulator/programmer | ZGP32300100ZPR<br>(Ethernet) | Programming system |  |
|                                                |                     | ZGP32300200ZPR<br>(USB)      | Programming system |  |



# Example

