



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                           |
|----------------------------|-----------------------------------------------------------|
| Product Status             | Obsolete                                                  |
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 16                                                        |
| Program Memory Size        | 16KB (16K × 8)                                            |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 20-DIP (0.300", 7.62mm)                                   |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323hsp2016g |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| <b>-</b> : 00 |                            | 04 |   |
|---------------|----------------------------|----|---|
| Figure 68.    | 48-Pin SSOP Package Design |    | J |





Figure 2. Counter/Timers Diagram

# **Pin Description**

The pin configuration for the 20-pin PDIP/SOIC/SSOP is illustrated in Figure 3 and described in Table 4. The pin configuration for the 28-pin PDIP/SOIC/SSOP are depicted in Figure 4 and described in Table 5. The pin configurations for the 40-pin PDIP and 48-pin SSOP versions are illustrated in Figure 5, Figure 6, and described in Table 6.

For customer engineering code development, a UV eraseable windowed cerdip packaging is offered in 20-pin, 28-pin, and 40-pin configurations. ZiLOG does not recommend nor guarantee these packages for use in production.



## **Pin Functions**

## XTAL1 Crystal 1 (Time-Based Input)

This pin connects a parallel-resonant crystal or ceramic resonator to the on-chip oscillator input. Additionally, an optional external single-phase clock can be coded to the on-chip oscillator input.

## XTAL2 Crystal 2 (Time-Based Output)

This pin connects a parallel-resonant crystal or ceramic resonant to the on-chip oscillator output.

## Port 0 (P07-P00)

Port 0 is an 8-bit, bidirectional, CMOS-compatible port. These eight I/O lines are configured under software control as a nibble I/O port. The output drivers are push-pull or open-drain controlled by bit D2 in the PCON register.

If one or both nibbles are needed for I/O operation, they must be configured by writing to the Port 0 mode register. After a hardware reset, Port 0 is configured as an input port.

An optional pull-up transistor is available as a mask option on all Port 0 bits with nibble select.

**Notes:** Internal pull-ups are disabled on any given pin or group of port pins when programmed into output mode.

The Port 0 direction is reset to its default state following an SMR.





Figure 13. Port 3 Counter/Timer Output Configuration







Figure 19. Transmit Mode Flowchart





Figure 28. Ping-Pong Mode Diagram

#### Initiating PING-PONG Mode

First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29.





The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value.



### 53

#### Clock

The device's on-chip oscillator has a high-gain, parallel-resonant amplifier, for connection to a crystal or ceramic resonator, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal must be AT cut, 1 MHz to 8 MHz maximum, with a series resistance (RS) less than or equal to 100  $\Omega$ . The on-chip oscillator can be driven with a suitable external clock source.

The crystal must be connected across XTAL1 and XTAL2 using the recommended capacitors (capacitance greater than or equal to 22 pF) from each pin to ground.



f = 8mHz

Figure 31. Oscillator Configuration



### Port 0 Output Mode (D2)

Bit 2 controls the output mode of port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.

#### Stop-Mode Recovery Register (SMR)

This register selects the clock divide value and determines the mode of Stop Mode Recovery (Figure 33). All bits are write only except bit 7, which is read only. Bit 7 is a flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XORgate input (Figure 35 on page 59) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/ TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address OBH.



57

#### SMR(0F)0BH



\* Default after Power On Reset or Watch-Dog Reset

\* \* Default setting after Reset and Stop Mode Recovery

\* \* \* At the XOR gate input

\* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source.

#### Figure 33. STOP Mode Recovery Register

#### SCLK/TCLK Divide-by-16 Select (D0)

D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (Figure 34). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or Halt Mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0.







Figure 34. SCLK Circuit

#### Stop-Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 22).

### Stop-Mode Recovery Register 2—SMR2(F)0DH

Table 21 lists and briefly describes the fields for this register.

| Field          | Bit Position |   | Value            | Description                  |
|----------------|--------------|---|------------------|------------------------------|
| Reserved       | 7            |   | 0                | Reserved (Must be 0)         |
| Recovery Level | -6           | W | 0 <sup>†</sup>   | Low                          |
| -              |              |   | 1                | High                         |
| Reserved       | 5            |   | 0                | Reserved (Must be 0)         |
| Source         | 432          | W | 000 <sup>†</sup> | A. POR Only                  |
|                |              |   | 001              | B. NAND of P23–P20           |
|                |              |   | 010              | C. NAND of P27–P20           |
|                |              |   | 011              | D. NOR of P33–P31            |
|                |              |   | 100              | E. NAND of P33–P31           |
|                |              |   | 101              | F. NOR of P33–P31, P00, P07  |
|                |              |   | 110              | G. NAND of P33–P31, P00, P07 |
|                |              |   | 111              | H. NAND of P33–P31, P22–P20  |
| Reserved       | 10           |   | 00               | Reserved (Must be 0)         |

Notes:

\* Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset



#### Stop Mode Recovery Register 2 (SMR2)

This register determines the mode of Stop Mode Recovery for SMR2 (Figure 36).

SMR2(0F)DH

| D7 | D6 | D5 | D4 | D3 | D2 | D1  | D0 |                                                 |
|----|----|----|----|----|----|-----|----|-------------------------------------------------|
| I  | 1  |    |    |    |    | - 1 | 1  |                                                 |
|    |    |    |    |    |    |     |    | Reserved (Must be 0)                            |
|    |    |    |    |    |    |     |    |                                                 |
|    |    |    |    |    |    |     |    | Reserved (Must be 0)                            |
|    |    |    |    |    |    |     |    | Stop-Mode Recovery Source 2                     |
|    |    |    |    |    |    |     |    | 000 POR Only *                                  |
|    |    |    |    |    |    |     |    | 001 NAND P20, P21, P22, P23                     |
|    |    |    |    |    |    |     |    | 010 NAND P20, P21, P22, P23, P24, P25, P26, P27 |
|    |    |    |    |    |    |     |    | 011 NOR P31, P32, P33                           |
|    |    |    |    |    |    |     |    | 100 NAND P31, P32, P33                          |
|    |    |    |    |    |    |     |    | 101 NOR P31, P32, P33, P00, P07                 |
|    |    |    |    |    |    |     |    | 110 NAND P31, P32, P33, P00, P07                |
|    |    |    |    |    |    |     |    | 111 NAND P31, P32, P33, P20, P21, P22           |
|    |    |    |    |    |    |     |    | Reserved (Must be 0)                            |
|    |    |    |    |    |    |     |    | Recovery Level * *                              |
|    |    |    |    |    |    |     |    | 0 Low *                                         |
|    |    |    |    |    |    |     |    | 1 High                                          |
|    |    |    |    |    |    |     |    | Reserved (Must be 0)                            |

Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

\* Default setting after reset

\* \* At the XOR gate input

#### Figure 36. Stop Mode Recovery Register 2 ((0F)DH:D2–D4, D6 Write Only)

If SMR2 is used in conjunction with SMR, either of the specified events causes a Stop Mode Recovery.



**Note:** Port pins configured as outputs are ignored as an SMR or SMR2 recovery source. For example, if the NAND or P23–P20 is selected as the recovery source and P20 is configured as an output, the remaining SMR pins (P23–P21) form the NAND equation.





| )7 | D6                   | D5 | D4 | D3 | D2    | D1       | D0       |                                                                                                                                                                                                                          |
|----|----------------------|----|----|----|-------|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |                      |    |    | _  |       |          |          | Transmit Mode*<br>R/W 0 T16_OUT is 0 initially<br>1 T16_OUT is 1 initially<br>Demodulation Mode<br>R 0 No Falling Edge Detection<br>R 1 Falling Edge Detection<br>W 0 No Effect<br>W 1 Reset Flag to 0<br>Transmit Mode* |
|    |                      |    |    |    |       |          |          | R/W 0 T8_OUT is 0 initially*<br>1 T8_OUT is 1 initially<br>Demodulation Mode<br>R 0 No Rising Edge Detection<br>R 1 Rising Edge Detection<br>W 0 No Effect                                                               |
|    |                      |    |    |    |       |          |          | W 1 Reset Flag to 0<br>Transmit Mode*<br>0 0 Normal Operation*<br>0 1 Ping-Pong Mode<br>1 0 T16_OUT = 0<br>1 1 T16_OUT = 1                                                                                               |
|    |                      |    |    |    |       |          |          | Demodulation Mode<br>0 0 No Filter<br>0 1 4 SCLK Cycle Filter<br>1 0 8 SCLK Cycle Filter<br>1 1 Reserved                                                                                                                 |
|    |                      |    |    |    |       |          |          | Transmit Mode/T8/T16 Logic<br>0 0 AND**<br>0 1 OR<br>1 0 NOR<br>1 1 NAND                                                                                                                                                 |
|    |                      |    |    |    |       |          |          | Demodulation Mode<br>0 0 Falling Edge Detection<br>0 1 Rising Edge Detection<br>1 0 Both Edge Detection<br>1 1 Reserved                                                                                                  |
|    |                      |    |    |    |       |          |          | Transmit Mode*<br>0 P36 as Port Output *<br>1 P36 as T8/T16_OUT<br>Demodulation Mode                                                                                                                                     |
|    |                      |    |    |    |       |          |          | 0 P31 as Demodulator Inpu<br>1 P20 as Demodulator Inpu<br>Transmit/Demodulation Mode                                                                                                                                     |
|    | fault se<br>fault se |    |    |    | reset | with a 9 | Stop Mor | 0 Transmit Mode *<br>1 Demodulation Mode                                                                                                                                                                                 |

Figure 40. T8 and T16 Common Control Functions ((0D)01H: Read/Write)





#### CTR3(0D)03H

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |                                                                                                                                                                                                                                        |
|----|----|----|----|----|----|----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    |    |    |    |    |    |    |    | Reserved<br>No effect when written<br>Always reads 11111<br>Sync Mode<br>0* Disable Sync Mode**<br>1 Enable Sync Mode<br>T <sub>8</sub> Enable<br>R 0* T <sub>8</sub> Disabled<br>R 1 T <sub>8</sub> Enabled<br>W0 Stop T <sub>8</sub> |
|    |    |    |    |    |    |    |    | W1 Enable $T_8$<br>$T_{16}$ Enable<br>R 0* $T_{16}$ Disabled<br>R 1 $T_{16}$ Enabled<br>W 0 Stop $T_{16}$<br>W 1 Enable $T_{16}$                                                                                                       |

\* Default setting after reset. \*\* Default setting after reset. Not reset with a Stop Mode recovery.

## Figure 42. T8/T16 Control Register (0D)03H: Read/Write (Except Where Noted)



#### WDTMR(0F)0FH



\* Default setting after reset. Not reset with a Stop Mode recovery.

Figure 47. Watch-Dog Timer Register ((0F) 0FH: Write Only)

# **Standard Control Registers**

#### R246 P2M(F6H)



\* Default setting after reset. Not reset with a Stop Mode recovery.

#### Figure 48. Port 2 Mode Register (F6H: Write Only)



#### R248 P01M(F8H)



\* Default setting after reset; only P00, P01 and P07 are available on 20-pin configurations.

#### Figure 50. Port 0 and 1 Mode Register (F8H: Write Only)



#### R249 IPR(F9H)



Figure 51. Interrupt Priority Register (F9H: Write Only)



#### R254 SPH(FEH)



#### Figure 56. Stack Pointer High (FEH: Read/Write)

#### R255 SPL(FFH)



Stack Pointer Low Byte (SP7–SP0)

Figure 57. Stack Pointer Low (FFH: Read/Write)

## **Package Information**

Package information for all versions of ZGP323H is depicted in Figures 59 through Figure 68.





Figure 67. 40-Pin CDIP Package Diagram

#### ZGP323H Z8<sup>®</sup> OTP Microcontroller with IR Timers



28-pin DIP/SOIC/SSOP 6 40- and 48-pin 8 40-pin DIP 7 48-pin SSOP 8 pin functions port 0 (P07 - P00) 18 port 0 (P17 - P10) 19 port 0 configuration 19 port 1 configuration 20 port 2 (P27 - P20) 20 port 2 (P37 - P30) 21 port 2 configuration 21 port 3 configuration 22 port 3 counter/timer configuration 24 reset) 25 XTAL1 (time-based input 18 XTAL2 (time-based output) 18 ping-pong mode 48 port 0 configuration 19 port 0 pin function 18 port 1 configuration 20 port 1 pin function 19 port 2 configuration 21 port 2 pin function 20 port 3 configuration 22 port 3 pin function 21 port 3counter/timer configuration 24 port configuration register 55 power connections 3 power supply 5 program memory 25 map 26 R ratings, absolute maximum 10 register 61 CTR(D)01h 35 CTR0(D)00h 33 CTR2(D)02h 37 CTR3(D)03h 39 flag 80 HI16(D)09h 32

HI8(D)0Bh 32 interrupt priority 78 interrupt request 79 interruptmask 79 L016(D)08h 32 L08(D)0Ah 32 LVD(D)0Ch 65 pointer 80 port 0 and 1 77 port 2 configuration 75 port 3 mode 76 port configuration 55, 75 SMR2(F)0Dh 40 stack pointer high 81 stack pointer low 81 stop mode recovery 57 stop mode recovery 2 61 stop-mode recovery 73 stop-mode recovery 274 T16 control 69 T8 and T16 common control functions 67 T8/T16 control 70 TC16H(D)07h 32 TC16L(D)06h 33 TC8 control 66 TC8H(D)05h 33 TC8L(D)04h 33 voltage detection 71 watch-dog timer 75 register description Counter/Timer2 LS-Byte Hold 33 Counter/Timer2 MS-Byte Hold 32 Counter/Timer8 Control 33 Counter/Timer8 High Hold 33 Counter/Timer8 Low Hold 33 CTR2 Counter/Timer 16 Control 37 CTR3 T8/T16 Control 39 Stop Mode Recovery2 40 T16 Capture LO 32 T8 and T16 Common functions 35 T8\_Capture\_HI 32

# ZGP323H Z8<sup>®</sup> OTP Microcontroller with IR Timers



T8\_Capture\_LO 32 register file 30 expanded 26 register pointer 29 detail 31 reset pin function 25 resets and WDT 63 S SCLK circuit 58 single-pass mode T16\_OUT 47 T8\_OUT 43 stack 31 standard test conditions 10 standby modes 1 stop instruction, counter/timer 54 stop mode recovery 2 register 61 source 59 stop mode recovery 2 61 stop mode recovery register 57 Т T16 transmit mode 46 T16\_Capture\_HI 32 T8 transmit mode 40 T8\_Capture\_HI 32 test conditions, standard 10 test load diagram 10 timing diagram, AC 16 transmit mode flowchart 41 V VCC 5 voltage brown-out/standby 64 detection and flags 65 voltage detection register 71 W watch-dog timer mode registerwatch-dog timer mode register 62 time select 63

X XTAL1 5 XTAL1 pin function 18 XTAL2 5 XTAL2 pin function 18