



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 54                                                                         |
| Program Memory Size        | 28KB (16K x 14)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 1.5K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 30x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 64-TQFP                                                                    |
| Supplier Device Package    | 64-TQFP (10x10)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1527t-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.0 DEVICE OVERVIEW

The PIC16(L)F1526/7 are described within this data sheet. They are available in 64-pin packages. Figure 1-1 shows a block diagram of the PIC16(L)F1526/7 devices. Table 1-2 shows the pinout descriptions.

Reference Table 1-1 for peripherals available per device.

| TABLE 1-1: | DEVICE PERIPHERAL |
|------------|-------------------|
|            | SUMMARY           |

| Peripheral              |                     | PIC16F1526<br>PIC16LF1526 | PIC16F1527<br>PIC16LF1527 |
|-------------------------|---------------------|---------------------------|---------------------------|
| ADC                     |                     | •                         | •                         |
| EUSART                  |                     | ٠                         | •                         |
| Fixed Voltage Reference | e (FVR)             | •                         | •                         |
| Temperature Indicator   |                     | •                         | •                         |
| Capture/Compare/PWM     | Modules             |                           |                           |
|                         | CCP1                | •                         | •                         |
|                         | CCP2                | •                         | •                         |
|                         | CCP3                | ٠                         | •                         |
|                         | CCP4                | •                         | •                         |
|                         | CCP5                | •                         | •                         |
|                         | CCP6                | •                         | •                         |
|                         | CCP7                | •                         | •                         |
|                         | CCP8                | •                         | •                         |
|                         | CCP9                | •                         | •                         |
|                         | CCP10               | •                         | •                         |
| EUSARTs                 |                     |                           |                           |
|                         | EUSART1             | ٠                         | •                         |
|                         | EUSART2             | ٠                         | •                         |
| Master Synchronous Ser  | rial Ports          |                           |                           |
|                         | MSSP1               | •                         | •                         |
|                         | ٠                   | •                         |                           |
| Timers                  |                     |                           |                           |
|                         | Timer0              | •                         | •                         |
|                         | Timer1/3/5          | ٠                         | •                         |
|                         | Timer2/4/6<br>/8/10 | •                         | •                         |

| Name                           | Function   | Input<br>Type | Output<br>Type | Description                                                          |
|--------------------------------|------------|---------------|----------------|----------------------------------------------------------------------|
| RE1/AN28                       | RE1        | ST            | CMOS           | General purpose I/O with WPU.                                        |
|                                | AN28       | AN            | —              | ADC Channel 28 input.                                                |
| RE2/AN29/CCP10                 | RE2        | ST            | CMOS           | General purpose I/O with WPU.                                        |
|                                | AN29       | AN            | _              | ADC Channel 29 input.                                                |
|                                | CCP10      | ST            | CMOS           | Capture/Compare/PWM10.                                               |
| RE3/CCP9                       | RE3        | ST            | CMOS           | General purpose I/O with WPU.                                        |
|                                | CCP9       | ST            | CMOS           | Capture/Compare/PWM9.                                                |
| RE4/CCP8                       | RE4        | ST            | CMOS           | General purpose I/O with WPU.                                        |
|                                | CCP8       | ST            | CMOS           | Capture/Compare/PWM8.                                                |
| RE5/CCP7                       | RE5        | ST            | CMOS           | General purpose I/O with WPU.                                        |
|                                | CCP7       | ST            | CMOS           | Capture/Compare/PWM7.                                                |
| RE6/CCP6                       | RE6        | ST            | CMOS           | General purpose I/O with WPU.                                        |
|                                | CCP6       | ST            | CMOS           | Capture/Compare/PWM6.                                                |
| RE7/CCP2 <sup>(1)</sup>        | RE7        | ST            | CMOS           | General purpose I/O with WPU.                                        |
|                                | CCP2       | ST            | CMOS           | Capture/Compare/PWM2.                                                |
| RF0/AN16/VCAP                  | RF0        | ST            | CMOS           | General purpose I/O.                                                 |
|                                | AN16       | AN            |                | ADC Channel 16 input.                                                |
|                                | VCAP       | Power         | Power          | Filter capacitor for Voltage Regulator.                              |
| RF1/AN6                        | RF1        | ST            | CMOS           | General purpose I/O.                                                 |
|                                | AN6        | AN            | —              | ADC Channel 6 input.                                                 |
| RF2/AN7                        | RF2        | ST            | CMOS           | General purpose I/O.                                                 |
|                                | AN7        | AN            | _              | ADC Channel 7 input.                                                 |
| RF3/AN8                        | RF3        | ST            | CMOS           | General purpose I/O.                                                 |
|                                | AN8        | AN            | _              | ADC Channel 8 input.                                                 |
| RF4/AN9                        | RF4        | ST            | CMOS           | General purpose I/O.                                                 |
|                                | AN9        | AN            | —              | ADC Channel 9 input.                                                 |
| RF5/AN10                       | RF5        | ST            | CMOS           | General purpose I/O.                                                 |
|                                | AN10       | AN            | _              | ADC Channel 10 input.                                                |
| RF6/AN11                       | RF6        | ST            | CMOS           | General purpose I/O.                                                 |
|                                | AN11       | AN            | _              | ADC Channel 11 input.                                                |
| RF7/AN5/SS1                    | RF7        | ST            | CMOS           | General purpose I/O.                                                 |
|                                | AN5        | AN            |                | ADC Channel 5 input.                                                 |
|                                | SS1        | ST            |                | Slave Select input.                                                  |
| RG0/CCP3                       | RG0        | ST            | CMOS           | General purpose I/O.                                                 |
|                                | CCP3       | ST            | CMOS           | Capture/Compare/PWM3.                                                |
| RG1/AN15/TX2/CK2               | RG1        | ST            | CMOS           | General purpose I/O.                                                 |
|                                | AN15       | AN            |                | ADC Channel 15 input.                                                |
|                                | TX2        | _             | CMOS           | USART2 asynchronous transmit.                                        |
|                                | CK2        | ST            | CMOS           | USART2 synchronous clock.                                            |
| RG2/AN14/RX2/DT2               | RG2        | ST            | CMOS           | General purpose I/O.                                                 |
|                                | AN14       | AN            |                | ADC Channel 14 input.                                                |
|                                | RX2        | ST            |                | USART2 asynchronous input.                                           |
|                                | DT2        | ST            | CMOS           | USART2 synchronous data.                                             |
| Legend: AN = Analog input or c | output CMC | DS= CMC       | DS compa       | atible input or output OD = Open Drain                               |
| TTL = TTL compatible i         | nput ST    | = Schr        | nitt Trigg     | er input with CMOS levels $I^2C$ = Schmitt Trigger input with $I^2C$ |

| TABLE 1-2: | PIC16(L)F1526/7 PINOUT DESCRIPTION (CONTINUED) |
|------------|------------------------------------------------|
|            |                                                |

**Note 1:** Alternate pin function selected with the APFCON (Register 12-1) register.

XTAL = Crystal

2: RC3, RC4, RD5 and RD6 read the  $I^2C$  ST input when  $I^2C$  mode is enabled.

HV = High Voltage

levels

| IAB  | LE 3-2: 5 | PECIAL     | FUNCTION                                                 | JN REG                    | 121 EK 2     | UNINARI      |         | NUED) |        |                      |                                 |
|------|-----------|------------|----------------------------------------------------------|---------------------------|--------------|--------------|---------|-------|--------|----------------------|---------------------------------|
| Addr | Name      | Bit 7      | Bit 6                                                    | Bit 5                     | Bit 4        | Bit 3        | Bit 2   | Bit 1 | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
| Ban  | nk 4      |            |                                                          |                           |              |              |         |       |        |                      |                                 |
| 20Ch | —         | Unimpleme  | nted                                                     |                           |              |              |         |       |        | _                    | _                               |
| 20Dh | WPUB      | WPUB7      | WPUB6                                                    | WPUB5                     | WPUB4        | WPUB3        | WPUB2   | WPUB1 | WPUB0  | 1111 1111            | 1111 1111                       |
| 20Eh | —         | Unimpleme  | nted                                                     |                           |              |              |         |       |        | _                    | _                               |
| 20Fh | WPUD      | WPUD7      | WPUD6                                                    | WPUD5                     | WPUD4        | WPUD3        | WPUD2   | WPUD1 | WPUD0  | 1111 1111            | 1111 1111                       |
| 210h | WPUE      | WPUE7      | WPUE6                                                    | WPUE5                     | WPUE4        | WPUE3        | WPUE2   | WPUE1 | WPUE0  | 1111 1111            | 1111 1111                       |
| 211h | SSP1BUF   | Synchronou | Synchronous Serial Port Receive Buffer/Transmit Register |                           |              |              |         |       |        |                      | uuuu uuuu                       |
| 212h | SSP1ADD   | Synchronou | us Serial Por                                            | t (I <sup>2</sup> C mode) | Address Re   | gister       |         |       |        | 0000 0000            | 0000 0000                       |
| 213h | SSP1MSK   | Synchronou | us Serial Por                                            | t (I <sup>2</sup> C mode) | Address Ma   | ask Register |         |       |        | 1111 1111            | 1111 1111                       |
| 214h | SSP1STAT  | SMP        | CKE                                                      | D/A                       | Р            | S            | R/W     | UA    | BF     | 0000 0000            | 0000 0000                       |
| 215h | SSP1CON1  | WCOL       | SSPOV                                                    | SSPEN                     | CKP          |              | SSPM<   | <3:0> |        | 0000 0000            | 0000 0000                       |
| 216h | SSP1CON2  | GCEN       | ACKSTAT                                                  | ACKDT                     | ACKEN        | RCEN         | PEN     | RSEN  | SEN    | 0000 0000            | 0000 0000                       |
| 217h | SSP1CON3  | ACKTIM     | PCIE                                                     | SCIE                      | BOEN         | SDAHT        | SBCDE   | AHEN  | DHEN   | 0000 0000            | 0000 0000                       |
| 218h | —         | Unimpleme  | nted                                                     |                           |              |              |         |       |        | _                    | —                               |
| 219h | SSP2BUF   | Synchronou | us Serial Por                                            | t Receive Bu              | uffer/Transm | it Register  |         |       |        | xxxx xxxx            | uuuu uuuu                       |
| 21Ah | SSP2ADD   | Synchronou | us Serial Por                                            | t (I <sup>2</sup> C mode) | Address Re   | gister       |         |       |        | 0000 0000            | 0000 0000                       |
| 21Bh | SSP2MSK   | Synchronou | us Serial Por                                            | t (I <sup>2</sup> C mode) | Address Ma   | ask Register |         |       |        | 1111 1111            | 1111 1111                       |
| 21Ch | SSP2STAT  | SMP        | CKE                                                      | D/A                       | Р            | S            | R/W     | UA    | BF     | 0000 0000            | 0000 0000                       |
| 21Dh | SSP2CON1  | WCOL       | SSPOV                                                    | SSPEN                     | CKP          |              | SSPM<   | <3:0> |        | 0000 0000            | 0000 0000                       |
| 21Eh | SSP2CON2  | GCEN       | ACKSTAT                                                  | ACKDT                     | ACKEN        | RCEN         | PEN     | RSEN  | SEN    | 0000 0000            | 0000 0000                       |
| 21Fh | SSP2CON3  | ACKTIM     | PCIE                                                     | SCIE                      | BOEN         | SDAHT        | SBCDE   | AHEN  | DHEN   | 0000 0000            | 0000 0000                       |
| Ban  | nk 5      |            |                                                          |                           |              |              |         |       |        |                      |                                 |
| 28Ch | PORTF     | RF7        | RF6                                                      | RF5                       | RF4          | RF3          | RF2     | RF1   | RF0    | xxxx xxxx            | uuuu uuuu                       |
| 28Dh | PORTG     | —          | —                                                        | RG5                       | RG4          | RG3          | RG2     | RG1   | RG0    | xx xxxx              | uu uuuu                         |
| 28Eh | —         | Unimpleme  | nted                                                     |                           |              |              |         |       |        | _                    | —                               |
| 28Fh | —         | Unimpleme  | nted                                                     |                           |              |              |         |       |        | _                    | —                               |
| 290h | —         | Unimpleme  | nted                                                     |                           |              |              |         |       |        | _                    | —                               |
| 291h | CCPR1L    | Capture/Co | mpare/PWM                                                | Register 1                | (LSB)        |              |         |       |        | xxxx xxxx            | uuuu uuuu                       |
| 292h | CCPR1H    | Capture/Co | mpare/PWM                                                | Register 1                | (MSB)        |              |         |       |        | xxxx xxxx            | uuuu uuuu                       |
| 293h | CCP1CON   | _          | —                                                        | DC1E                      | 3<1:0>       |              | CCP1M   | <3:0> |        | 00 0000              | 00 0000                         |
| 294h | —         | Unimpleme  | nted                                                     |                           |              |              |         |       |        | _                    | —                               |
| 295h | —         | Unimpleme  | nted                                                     |                           |              |              |         |       |        | _                    | —                               |
| 296h | —         | Unimpleme  | nted                                                     |                           |              |              |         |       |        | _                    | _                               |
| 297h | —         | Unimpleme  | nted                                                     |                           |              |              |         |       |        | _                    | —                               |
| 298h | CCPR2L    | Capture/Co | mpare/PWM                                                | Register 2                | (LSB)        |              |         |       |        | xxxx xxxx            | uuuu uuuu                       |
| 299h | CCPR2H    | Capture/Co | mpare/PWM                                                | Register 2                | (MSB)        |              |         |       |        | xxxx xxxx            | uuuu uuuu                       |
| 29Ah | CCP2CON   | —          | —                                                        | DC2E                      | 3<1:0>       |              | CCP2M   | <3:0> |        | 00 0000              | 00 0000                         |
| 29Bh | —         | Unimpleme  | nted                                                     |                           |              |              |         |       |        | -                    | —                               |
| 29Ch | —         | Unimpleme  | nted                                                     |                           |              |              |         |       |        | —                    | —                               |
| 29Dh | CCPTMRS0  | C4TSE      | L<1:0>                                                   | C3TSE                     | L<1:0>       | C2TSE        | L<1:0>  | C1TSE | L<1:0> | 0000 0000            | 0000 0000                       |
| 29Eh | CCPTMRS1  | C8TSE      | L<1:0>                                                   | C7TSE                     | L<1:0>       | C6TSE        | L<1:0>  | C5TSE | L<1:0> | 0000 0000            | 0000 0000                       |
| 29Fh | CCPTMRS2  | _          | _                                                        |                           | _            | C10TSI       | EL<1:0> | C9TSE | L<1:0> | 0000                 | 0000                            |

#### DEOIO

x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'. Legend: Note

1: PIC16F1526/7 only.

Unimplemented, read as '1'. 2:

# 5.2 Clock Source Types

Clock sources can be classified as external or internal.

External clock sources rely on external circuitry for the clock source to function. Examples are: oscillator modules (EC mode), quartz crystal resonators or ceramic resonators (LP, XT and HS modes) and Resistor-Capacitor (RC) mode circuits.

Internal clock sources are contained within the oscillator module. The internal oscillator block has two internal oscillators that are used to generate the internal system clock sources: the 16 MHz High-Frequency Internal Oscillator and the 31 kHz Low-Frequency Internal Oscillator (LFINTOSC).

The system clock can be selected between external or internal clock sources via the System Clock Select (SCS) bits in the OSCCON register. See **Section 5.3 "Clock Switching"** for additional information.

# 5.2.1 EXTERNAL CLOCK SOURCES

An external clock source can be used as the device system clock by performing one of the following actions:

- Program the FOSC<2:0> bits in the Configuration Words to select an external clock source that will be used as the default system clock upon a device Reset.
- Write the SCS<1:0> bits in the OSCCON register to switch the system clock source to:
  - Secondary oscillator during run-time, or
  - An external clock source determined by the value of the FOSC bits.

See Section 5.3 "Clock Switching" for more information.

### 5.2.1.1 EC Mode

The External Clock (EC) mode allows an externally generated logic level signal to be the system clock source. When operating in this mode, an external clock source is connected to the OSC1 input. OSC2/CLKOUT is available for general purpose I/O or CLKOUT. Figure 5-2 shows the pin connections for EC mode.

EC mode has three power modes to select from through Configuration Words:

- High power, 4-20 MHz (FOSC = 111)
- Medium power, 0.5-4 MHz (FOSC = 110)
- Low power, 0-0.5 MHz (FOSC = 101)

The Oscillator Start-up Timer (OST) is disabled when EC mode is selected. Therefore, there is no delay in operation after a Power-on Reset (POR) or wake-up from Sleep. Because the PIC<sup>®</sup> MCU design is fully static, stopping the external clock input will have the effect of halting the device while leaving all data intact. Upon restarting the external clock, the device will resume operation as if no time had elapsed.



#### EXTERNAL CLOCK (EC) MODE OPERATION



# 5.2.1.2 LP, XT, HS Modes

The LP, XT and HS modes support the use of quartz crystal resonators or ceramic resonators connected to OSC1 and OSC2 (Figure 5-3). The three modes select a low, medium or high gain setting of the internal inverter-amplifier to support various resonator types and speed.

**LP** Oscillator mode selects the lowest gain setting of the internal inverter-amplifier. LP mode current consumption is the least of the three modes. This mode is designed to drive only 32.768 kHz tuning-fork type crystals (watch crystals).

**XT** Oscillator mode selects the intermediate gain setting of the internal inverter-amplifier. XT mode current consumption is the medium of the three modes. This mode is best suited to drive resonators with a medium drive level specification.

**HS** Oscillator mode selects the highest gain setting of the internal inverter-amplifier. HS mode current consumption is the highest of the three modes. This mode is best suited for resonators that require a high drive setting.

Figure 5-3 and Figure 5-4 show typical circuits for quartz crystal and ceramic resonators, respectively.

# 5.2.1.4 Secondary Oscillator

The secondary oscillator is a separate crystal oscillator that is associated with the Timer1 peripheral. It is optimized for timekeeping operations with a 32.768 kHz crystal connected between the SOSCO and SOSCI device pins.

The secondary oscillator can be used as an alternate system clock source and can be selected during run-time using clock switching. Refer to **Section 5.3 "Clock Switching"** for more information.

# FIGURE 5-5: QUARTZ CRYSTAL OPERATION (SECONDARY



- Note 1: Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application.
  - 2: Always verify oscillator performance over the VDD and temperature range that is expected for the application.
  - **3:** For oscillator design assistance, reference the following Microchip Applications Notes:
    - AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices" (DS00826)
    - AN849, "Basic PIC<sup>®</sup> Oscillator Design" (DS00849)
    - AN943, "Practical PIC<sup>®</sup> Oscillator Analysis and Design" (DS00943)
    - AN949, "Making Your Oscillator Work" (DS00949)
    - TB097, "Interfacing a Micro Crystal MS1V-T1K 32.768 kHz Tuning Fork Crystal to a PIC16F690/SS" (DS91097)
    - AN1288, "Design Practices for Low-Power External Oscillators" (DS01288)

# 5.2.1.5 External RC Mode

The external Resistor-Capacitor (RC) modes support the use of an external RC circuit. This allows the designer maximum flexibility in frequency choice while keeping costs to a minimum when clock accuracy is not required.

The RC circuit connects to OSC1. OSC2/CLKOUT is available for general purpose I/O or CLKOUT. The function of the OSC2/CLKOUT pin is determined the CLKOUTEN bit in Configuration Words.

Figure 5-6 shows the external RC mode connections.

FIGURE 5-6: EXTERNAL RC MODES



The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. Other factors affecting the oscillator frequency are:

- threshold voltage variation
- component tolerances
- · packaging variations in capacitance

The user also needs to take into account variation due to tolerance of the external RC components used.

| U-0          | R/W-0/0                        | U-0               | U-0                  | R/W-0/0        | R/W-0/0          | R/W-0/0           | U-0         |
|--------------|--------------------------------|-------------------|----------------------|----------------|------------------|-------------------|-------------|
|              | AD2IF                          | —                 | —                    | BCL1IF         | BCL2IF           | TMR4IF            | _           |
| bit 7        |                                |                   |                      |                |                  |                   | bit 0       |
|              |                                |                   |                      |                |                  |                   |             |
| Legend:      |                                |                   |                      |                |                  |                   |             |
| R = Read     | lable bit                      | W = Writable      | bit                  | U = Unimpler   | nented bit, read | 1 as '0'          |             |
| u = Bit is   | unchanged                      | x = Bit is unkr   | iown                 | -n/n = Value a | at POR and BO    | R/Value at all of | ther Resets |
| '1' = Bit is | s set                          | '0' = Bit is clea | ared                 |                |                  |                   |             |
|              |                                |                   |                      |                |                  |                   |             |
| bit 7        | Unimpleme                      | nted: Read as '   | )'                   |                |                  |                   |             |
| bit 6        | AD2IF: Time                    | er5 Gate Interrup | t Flag bit           |                |                  |                   |             |
|              | 1 = Interrupt                  | is pending        |                      |                |                  |                   |             |
| L:1 C 4      |                                | is not pending    | <u>,</u> ,           |                |                  |                   |             |
| DIT 5-4      | Unimpleme                      | nted: Read as 1   | )<br>• · · · ·       |                |                  |                   |             |
| bit 3        | BCL1IF: MS                     | SP1 Bus Collisi   | on Interrupt         | Flag bit       |                  |                   |             |
|              | ⊥ = Interrupt<br>0 = Interrupt | is penaing        |                      |                |                  |                   |             |
| bit 2        | BCL2IF: MS                     | SP2 Bus Collisi   | on Interrupt         | Flag bit       |                  |                   |             |
|              | 1 = Interrupt                  | is pending        |                      |                |                  |                   |             |
|              | 0 = Interrupt                  | is not pending    |                      |                |                  |                   |             |
| bit 1        | TMR4IF: Tin                    | ner4 to PR4 Inte  | rrupt Flag bi        | t              |                  |                   |             |
|              | 1 = Interrupt                  | is pending        |                      |                |                  |                   |             |
|              | 0 = Interrupt                  | is not pending    |                      |                |                  |                   |             |
| bit 0        | Unimpleme                      | nted: Read as '   | )'                   |                |                  |                   |             |
|              |                                |                   |                      |                |                  |                   |             |
| Note:        | Interrupt flag bits            | are set when an   | interrupt            |                |                  |                   |             |
|              | condition occurs,              | regardless of the | e state of           |                |                  |                   |             |
|              | Enable bit GIF                 |                   | e Giobai<br>register |                |                  |                   |             |
|              | User software                  | should ensu       | re the               |                |                  |                   |             |

# REGISTER 7-7: PIR2: PERIPHERAL INTERRUPT REQUEST REGISTER 2

appropriate interrupt flag bits are clear prior

to enabling an interrupt.

# 8.0 POWER-DOWN MODE (SLEEP)

The Power-down mode is entered by executing a  $\ensuremath{\mathtt{SLEEP}}$  instruction.

Upon entering Sleep mode, the following conditions exist:

- 1. WDT will be cleared but keeps running, if enabled for operation during Sleep.
- 2. PD bit of the STATUS register is cleared.
- 3. TO bit of the STATUS register is set.
- 4. CPU clock is disabled.
- 5. 31 kHz LFINTOSC is unaffected and peripherals that operate from it may continue operation in Sleep.
- 6. Timer1 and peripherals that operate from Timer1 continue operation in Sleep when the Timer1 clock source selected is:
  - LFINTOSC
  - T1CKI
  - Secondary oscillator
- 7. ADC is unaffected, if the dedicated FRC oscillator is selected.
- I/O ports maintain the status they had before SLEEP was executed (driving high, low or high-impedance).
- 9. Resets other than WDT are not affected by Sleep mode.

Refer to individual chapters for more details on peripheral operation during Sleep.

To minimize current consumption, the following conditions should be considered:

- I/O pins should not be floating
- · External circuitry sinking current from I/O pins
- · Internal circuitry sourcing current from I/O pins
- Current draw from pins with internal weak pull-ups
- Modules using 31 kHz LFINTOSC
- Modules using Secondary oscillator

I/O pins that are high-impedance inputs should be pulled to VDD or Vss externally to avoid switching currents caused by floating inputs.

Examples of internal circuitry that might be sourcing current include modules such as the FVR modules. See **Section 14.0 "Fixed Voltage Reference (FVR)"** for more information on these modules.

# 8.1 Wake-up from Sleep

The device can wake-up from Sleep through one of the following events:

- 1. External Reset input on MCLR pin, if enabled
- 2. BOR Reset, if enabled
- 3. POR Reset
- 4. Watchdog Timer, if enabled
- 5. Any external interrupt
- 6. Interrupts by peripherals capable of running during Sleep (see individual peripheral for more information)

The first three events will cause a device Reset. The last three events are considered a continuation of program execution. To determine whether a device Reset or wake-up event occurred, refer to **Section 6.12 "Determining the Cause of a Reset"**.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is prefetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be enabled. Wake-up will occur regardless of the state of the GIE bit. If the GIE bit is disabled, the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is enabled, the device executes the instruction after the SLEEP instruction, the device will then call the Interrupt Service Routine. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

The WDT is cleared when the device wakes up from Sleep, regardless of the source of wake-up.

# **10.1** Independent Clock Source

The WDT derives its time base from the 31 kHz LFINTOSC internal oscillator. Time intervals in this chapter are based on a nominal interval of 1 ms. See **Section 25.0 "Electrical Specifications"** for the LFINTOSC tolerances.

# **10.2 WDT Operating Modes**

The Watchdog Timer module has four operating modes controlled by the WDTE<1:0> bits in Configuration Words. See Table 10-1.

#### 10.2.1 WDT IS ALWAYS ON

When the WDTE bits of Configuration Words are set to '11', the WDT is always on.

WDT protection is active during Sleep.

#### 10.2.2 WDT IS OFF IN SLEEP

When the WDTE bits of Configuration Words are set to '10', the WDT is on, except in Sleep.

WDT protection is not active during Sleep.

#### 10.2.3 WDT CONTROLLED BY SOFTWARE

When the WDTE bits of Configuration Words are set to '01', the WDT is controlled by the SWDTEN bit of the WDTCON register.

WDT protection is unchanged by Sleep. See Table 10-1 for more details.

| WDTE<1:0> | SWDTEN | WDT<br>Mode |          |
|-----------|--------|-------------|----------|
| 11        | Х      | Х           | Active   |
| 10        |        | Awake       | Active   |
| 10        | A      | Sleep       | Disabled |
| 01        | 1      | х           | Active   |
| UL        | 0      | х           | Disabled |
| 00        | х      | х           | Disabled |
|           |        | <u>.</u>    |          |

# TABLE 10-2: WDT CLEARING CONDITIONS

#### 10.3 Time-out Period

The WDTPS bits of the WDTCON register set the time-out period from 1 ms to 256 seconds (nominal). After a Reset, the default time-out period is 2 seconds.

# 10.4 Clearing the WDT

The WDT is cleared when any of the following conditions occur:

- Any Reset
- CLRWDT instruction is executed
- · Device enters Sleep
- · Device wakes up from Sleep
- · Oscillator fail
- WDT is disabled
- Oscillator Start-up Timer (OST) is running

See Table 10-2 for more information.

# 10.5 Operation During Sleep

When the device enters Sleep, the WDT is cleared. If the WDT is enabled during Sleep, the WDT resumes counting.

When the device exits Sleep, the WDT is cleared again. The WDT remains clear until the OST, if enabled, completes. See **Section 5.0** "Oscillator **Module (with Fail-Safe Clock Monitor)**" for more information on the OST.

When a WDT time-out occurs while the device is in Sleep, no Reset is generated. Instead, the device wakes up and resumes operation. The TO and PD bits in the STATUS register are changed to indicate the event. The RWDT bit in the PCON register can also be used. See **Section 3.0** "Memory Organization" and The STATUS register (Register 3-1) for more information.

| Conditions                                              | WDT                          |
|---------------------------------------------------------|------------------------------|
| WDTE<1:0> = 00                                          |                              |
| WDTE<1:0> = 01 and SWDTEN = 0                           |                              |
| WDTE<1:0> = 10 and enter Sleep                          | Clasted                      |
| CLRWDT Command                                          | Cleared                      |
| Oscillator Fail Detected                                |                              |
| Exit Sleep + System Clock = SOSC, EXTRC, INTOSC, EXTCLK |                              |
| Exit Sleep + System Clock = XT, HS, LP                  | Cleared until the end of OST |
| Change INTOSC divider (IRCF bits)                       | Unaffected                   |

#### 18.6.6 TIMER1/3/5 GATE EVENT INTERRUPT

When Timer1/3/5 Gate Event Interrupt is enabled, it is possible to generate an interrupt upon the completion of a gate event. When the falling edge of TxGVAL occurs, the TMRxGIF flag bit in the PIR1 register will be set. If the TMRxGIE bit in the PIE1 register is set, then an interrupt will be recognized.

The TMRxGIF flag bit operates even when the Timer1/3/5 gate is not enabled (TMRxGE bit is cleared).

# 18.7 Timer1/3/5 Interrupt

The Timer1/3/5 register pair (TMRxH:TMRxL) increments to FFFFh and rolls over to 0000h. When Timer1/3/5 rolls over, the Timer1/3/5 interrupt flag bit of the PIR1 register is set. To enable the interrupt on rollover, you must set these bits:

- TMRxON bit of the TxCON register
- TMRxIE bit of the PIE1 register
- PEIE bit of the INTCON register
- GIE bit of the INTCON register

The interrupt is cleared by clearing the TMRxIF bit in the Interrupt Service Routine.

Note: The TMRxH:TMRxL register pair and the TMRxIF bit should be cleared before enabling interrupts.

# 18.8 Timer1/3/5 Operation During Sleep

Timer1/3/5 can only operate during Sleep when setup in Asynchronous Counter mode. In this mode, an external crystal or clock source can be used to increment the counter. To set up the timer to wake the device:

- TMRxON bit of the TxCON register must be set
- TMRxIE bit of the PIE1 register must be set
- · PEIE bit of the INTCON register must be set
- TxSYNC bit of the TxCON register must be set
- TMRxCS bits of the TxCON register must be configured
- SOSCEN bit of the TxCON register must be configured

The device will wake-up on an overflow and execute the next instructions. If the GIE bit of the INTCON register is set, the device will call the Interrupt Service Routine.

Timer1/3/5 oscillator will continue to operate in Sleep regardless of the  $\overline{\text{TxSYNC}}$  bit setting.

# 18.9 ECCP/CCP Capture/Compare Time Base

The CCP module uses the TMRxH:TMRxL register pair as the time base when operating in Capture or Compare mode.

In Capture mode, the value in the TMRxH:TMRxL register pair is copied into the CCPR1H:CCPR1L register pair on a configured event.

In Compare mode, an event is triggered when the value CCPR1H:CCPR1L register pair matches the value in the TMRxH:TMRxL register pair. This event can be a Special Event Trigger.

For more information, see Section 20.0 "Capture/Compare/PWM Modules".

# 18.10 ECCP/CCP Special Event Trigger

When the CCP is configured to trigger a special event, the trigger will clear the TMRxH:TMRxL register pair. This special event does not cause a Timer1/3/5 interrupt. The CCP module may still be configured to generate a CCP interrupt.

In this mode of operation, the CCPR1H:CCPR1L register pair becomes the period register for Timer1/3/5.

Timer1/3/5 should be synchronized and FOSC/4 should be selected as the clock source in order to utilize the Special Event Trigger. Asynchronous operation of Timer1/3/5 can cause a Special Event Trigger to be missed.

In the event that a write to TMRxH or TMRxL coincides with a Special Event Trigger from the CCP, the write will take precedence.

For more information, see **Section 16.2.5** "**Special Event Trigger**".

# FIGURE 18-5: TIMER1/3/5 GATE TOGGLE MODE

| TMRxGE       |                         |          |
|--------------|-------------------------|----------|
| TxGPOL       |                         |          |
| TxGTM        |                         |          |
| txg_in       |                         |          |
|              |                         |          |
| TxGVAL       |                         |          |
| Timer1/3/5 N | N + 1 N + 2 N + 3 N + 4 | <u> </u> |
|              |                         |          |

# FIGURE 18-6: TIMER1/3/5 GATE SINGLE-PULSE MODE



| Name     | Bit 7       | Bit 6           | Bit 5        | Bit 4                  | Bit 3  | Bit 2      | Bit 1    | Bit 0    | Register<br>on Page |
|----------|-------------|-----------------|--------------|------------------------|--------|------------|----------|----------|---------------------|
| CCP1CON  | —           | _               | DC1B         | <1:0>                  |        | CCP1M<3:0> |          |          |                     |
| CCP2CON  | —           | _               | DC2B         | <1:0>                  |        | CCP2M<3:0> |          |          |                     |
| CCP3CON  | —           | _               | DC3B         | <1:0>                  |        | CCP3       | √<3:0>   |          | 189                 |
| CCP4CON  | —           | _               | DC4B         | <1:0>                  |        | CCP4       | 189      |          |                     |
| CCP5CON  | —           |                 | DC5B         | <1:0>                  |        | CCP5       | V<3:0>   |          | 189                 |
| CCP6CON  |             |                 | DC6B         | <1:0>                  |        | CCP6       | V<3:0>   |          | 189                 |
| CCP7CON  | —           |                 | DC7B         | <1:0>                  |        | CCP7I      | V<3:0>   |          | 189                 |
| CCP8CON  |             |                 | DC8B         | <1:0>                  |        | CCP8       | V<3:0>   |          | 189                 |
| CCP9CON  |             |                 | DC9B         | <1:0>                  |        | CCP9I      | V<3:0>   |          | 189                 |
| CCP10CON | —           |                 | DC10         | 3<1:0>                 |        | CCP10      | M<3:0>   |          | 189                 |
| INTCON   | GIE         | PEIE            | TMR0IE       | INTE                   | IOCIE  | TMR0IF     | INTF     | IOCIF    | 76                  |
| PIE1     | TMR1GIE     | ADIE            | RC1IE        | TX1IE                  | SSP1IE | CCP1IE     | TMR2IE   | TMR1IE   | 77                  |
| PIE2     | OSFIE       | TMR5GIE         | TMR3GIE      | —                      | BCL1IE | TMR10IE    | TMR8IE   | CCP2IE   | 78                  |
| PIE3     | CCP6IE      | CCP5IE          | CCP4IE       | CCP3IE                 | TMR6IE | TMR5IE     | TMR4IE   | TMR3IE   | 79                  |
| PIR1     | TMR1GIF     | ADIF            | RC1IF        | TX1IF                  | SSP1IF | CCP1IF     | TMR2IF   | TMR1IF   | 81                  |
| PIR2     | OSFIF       | TMR5GIF         | TMR3GIF      | _                      | BCL1IF | TMR10IF    | TMR8IF   | CCP2IF   | 82                  |
| PIR3     | CCP6IF      | CCP5IF          | CCP4IF       | CCP3IF                 | TMR6IF | TMR5IF     | TMR4IF   | TMR3IF   | 83                  |
| PR2      | Timer2 Mod  | ule Period Re   | gister       |                        |        |            |          |          | 213*                |
| PR4      | Timer4 Mod  | ule Period Re   | gister       |                        |        |            |          |          | 213*                |
| PR6      | Timer6 Mode | ule Period Re   | gister       |                        |        |            |          |          | 213*                |
| PR8      | Timer8 Mode | ule Period Re   | gister       |                        |        |            |          |          | 213*                |
| PR10     | Timer10 Mod | dule Period R   | egister      |                        |        |            |          |          | 213*                |
| T2CON    | —           |                 | T2OUT        | PS<3:0>                |        | TMR2ON     | T2CKPS1  | T2CKPS0  | 215                 |
| T4CON    | —           |                 | T4OUT        | PS<3:0>                |        | TMR4ON     | T4CKPS1  | T4CKPS0  | 215                 |
| T6CON    | —           |                 | T6OUT        | PS<3:0>                |        | TMR6ON     | T6CKPS1  | T6CKPS0  | 215                 |
| T8CON    | —           |                 | T8OUT        | PS<3:0>                |        | TMR8ON     | T8CKPS1  | T8CKPS0  | 215                 |
| T10CON   | —           |                 | T10OUT       | PS<3:0>                |        | TMR10ON    | T10CKPS1 | T10CKPS0 | 215                 |
| TMR2     | Holding Reg | ister for the 8 | -bit TMR2 Re | gister                 |        |            |          |          | 213*                |
| TMR4     | Holding Reg | ister for the 8 | -bit TMR4 Re | gister <sup>(1)</sup>  |        |            |          |          | 213*                |
| TMR6     | Holding Reg | ister for the 8 | -bit TMR6 Re | gister <sup>(1)</sup>  |        |            |          |          | 213*                |
| TMR8     | Holding Reg | ister for the 8 | -bit TMR8 Re | gister <sup>(1)</sup>  |        |            |          |          | 213*                |
| TMR10    | Holding Reg | ister for the 8 | -bit TMR10 R | egister <sup>(1)</sup> |        |            |          |          | 213*                |

# TABLE 19-1: SUMMARY OF REGISTERS ASSOCIATED WITH TIMER2/4/6/8/10

Legend: — = unimplemented location, read as '0'. Shaded cells are not used for Timer2/4/6/8/10 module.

\* Page provides register information.

#### 21.5.8 GENERAL CALL ADDRESS SUPPORT

The addressing procedure for the  $I^2C$  bus is such that the first byte after the Start condition usually determines which device will be the slave addressed by the master device. The exception is the general call address which can address all devices. When this address is used, all devices should, in theory, respond with an acknowledge.

The general call address is a reserved address in the  $I^2C$  protocol, defined as address 0x00. When the GCEN bit of the SSPxCON2 register is set, the slave module will automatically ACK the reception of this address regardless of the value stored in SSPxADD. After the slave clocks in an address of all zeros with the R/W bit clear, an interrupt is generated and slave software can read SSPxBUF and respond. Figure 21-24 shows a general call reception sequence.

In 10-bit Address mode, the UA bit will not be set on the reception of the general call address. The slave will prepare to receive the second byte as data, just as it would in 7-bit mode.

If the AHEN bit of the SSPxCON3 register is set, just as with any other address reception, the slave hardware will stretch the clock after the 8th falling edge of SCLx. The slave must then set its ACKDT value and release the clock with communication progressing as it would normally.

# FIGURE 21-24: SLAVE MODE GENERAL CALL ADDRESS SEQUENCE



#### 21.5.9 SSPX MASK REGISTER

An SSPx Mask (SSPxMSK) register (Register 21-5) is available in I<sup>2</sup>C Slave mode as a mask for the value held in the SSPxSR register during an address comparison operation. A zero ('0') bit in the SSPxMSK register has the effect of making the corresponding bit of the received address a "don't care".

This register is reset to all '1's upon any Reset condition and, therefore, has no effect on standard SSPx operation until written with a mask value.

The SSPx Mask register is active during:

- 7-bit Address mode: address compare of A<7:1>.
- 10-bit Address mode: address compare of A<7:0> only. The SSPx mask has no effect during the reception of the first (high) byte of the address.

# 22.1 EUSART Asynchronous Mode

The EUSART transmits and receives data using the standard non-return-to-zero (NRZ) format. NRZ is implemented with two levels: a VOH mark state which represents a '1' data bit, and a VOL space state which represents a '0' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port idles in the mark state. Each character transmission consists of one Start bit followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is 8 bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit/16-bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. See Table 22-5 for examples of baud rate configurations.

The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit.

### 22.1.1 EUSART ASYNCHRONOUS TRANSMITTER

The EUSART transmitter block diagram is shown in Figure 22-1. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXxREG register.

#### 22.1.1.1 Enabling the Transmitter

The EUSART transmitter is enabled for asynchronous operations by configuring the following three control bits:

- TXEN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the TXEN bit of the TXxSTA register enables the transmitter circuitry of the EUSART. Clearing the SYNC bit of the TXxSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCxSTA register enables the EUSART. The programmer must set the corresponding TRIS bit to configure the TXx/CKx I/O pin as an output. If the TXx/CKx pin is shared with an analog peripheral, the analog I/O function must be disabled by clearing the corresponding ANSEL bit.

**Note:** The TXxIF transmitter interrupt flag is set when the TXEN enable bit is set.

# 22.1.1.2 Transmitting Data

A transmission is initiated by writing a character to the TXxREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXxREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXxREG until the Stop bit of the previous character has been transmitted. The pending character in the TXxREG is then transferred to the TSR in one TcY immediately following the Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXxREG.

# 22.1.1.3 Transmit Data Polarity

The polarity of the transmit data can be controlled with the SCKP bit of the BAUDxCON register. The default state of this bit is '0' which selects high true transmit idle and data bits. Setting the SCKP bit to '1' will invert the transmit data resulting in low true idle and data bits. The SCKP bit controls transmit data polarity only in Asynchronous mode. In Synchronous mode the SCKP bit has a different function.

# 22.1.1.4 Transmit Interrupt Flag

The TXxIF interrupt flag bit of the PIR1/PIR4 register is set whenever the EUSART transmitter is enabled and no character is being held for transmission in the TXxREG. In other words, the TXxIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXxREG. The TXxIF flag bit is not cleared immediately upon writing TXxREG. TXxIF becomes valid in the second instruction cycle following the write execution. Polling TXxIF immediately following the TXxREG write will return invalid results. The TXxIF bit is read-only, it cannot be set or cleared by software.

The TXxIF interrupt can be enabled by setting the TXxIE interrupt enable bit of the PIE1/PIE4 register. However, the TXxIF flag bit will be set whenever the TXxREG is empty, regardless of the state of TXxIE enable bit.

To use interrupts when transmitting data, set the TXxIE bit only when there is more data to send. Clear the TXxIE interrupt enable bit upon writing the last character of the transmission to the TXxREG.

# 22.1.2 EUSART ASYNCHRONOUS RECEIVER

The Asynchronous mode would typically be used in RS-232 systems. The receiver block diagram is shown in Figure 22-2. The data is received on the RXx/DTx pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at 16 times the baud rate, whereas the serial Receive Shift Register (RSR) operates at the bit rate. When all 8 or 9 bits of the character have been shifted in, they are immediately transferred to a two character First-In-First-Out (FIFO) memory. The FIFO buffering allows reception of two complete characters and the start of a third character before software must start servicing the EUSART receiver. The FIFO and RSR registers are not directly accessible by software. Access to the received data is via the RCxREG register.

# 22.1.2.1 Enabling the Receiver

The EUSART receiver is enabled for asynchronous operation by configuring the following three control bits:

- CREN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the CREN bit of the RCxSTA register enables the receiver circuitry of the EUSART. Clearing the SYNC bit of the TXxSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCxSTA register enables the EUSART. The programmer must set the corresponding TRIS bit to configure the RXx/DTx I/O pin as an input.

Note 1: If the RX/DT function is on an analog pin, the corresponding ANSEL bit must be cleared for the receiver to function.

If the RXx/DTx pin is shared with an analog peripheral the analog I/O function must be disabled by clearing the corresponding ANSEL bit.

# 22.1.2.2 Receiving Data

The receiver data recovery circuit initiates character reception on the falling edge of the first bit. The first bit, also known as the Start bit, is always a zero. The data recovery circuit counts one-half bit time to the center of the Start bit and verifies that the bit is still a zero. If it is not a zero then the data recovery circuit aborts character reception, without generating an error, and resumes looking for the falling edge of the Start bit. If the Start bit zero verification succeeds then the data recovery circuit counts a full bit time to the center of the next bit. The bit is then sampled by a majority detect circuit and the resulting '0' or '1' is shifted into the RSR. This repeats until all data bits have been sampled and shifted into the RSR. One final bit time is measured and the level sampled. This is the Stop bit, which is always a '1'. If the data recovery circuit samples a '0' in the Stop bit position then a framing error is set for this character, otherwise the framing error is cleared for this character. See Section 22.1.2.4 "Receive Framing Error" for more information on framing errors.

Immediately after all data bits and the Stop bit have been received, the character in the RSR is transferred to the EUSART receive FIFO and the RCxIF interrupt flag bit of the PIR1/PIR4 register is set. The top character in the FIFO is transferred out of the FIFO by reading the RCxREG register.

Note: If the receive FIFO is overrun, no additional characters will be received until the overrun condition is cleared. See Section 22.1.2.5 "Receive Overrun Error" for more information on overrun errors.

# 22.1.2.3 Receive Interrupts

The RCxIF interrupt flag bit of the PIR1/PIR4 register is set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RCxIF interrupt flag bit is read-only, it cannot be set or cleared by software.

RCxIF interrupts are enabled by setting the following bits:

- RCxIE interrupt enable bit of the PIE1/PIE4 register
- PEIE peripheral interrupt enable bit of the INTCON register
- GIE global interrupt enable bit of the INTCON register

The RCxIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits.

# 22.1.2.4 Receive Framing Error

Each character in the receive FIFO buffer has a corresponding framing error Status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RCxSTA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RCxREG.

The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error.

The FERR bit can be forced clear by clearing the SPEN bit of the RCxSTA register which resets the EUSART. Clearing the CREN bit of the RCxSTA register does not affect the FERR bit. A framing error by itself does not generate an interrupt.

| Note: | If all receive characters in the receive |
|-------|------------------------------------------|
|       | FIFO have framing errors, repeated reads |
|       | of the RCxREG will not clear the FERR    |
|       | bit.                                     |

# 22.1.2.5 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RCxSTA register is set. The characters already in the FIFO buffer can be read but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RCxSTA register or by resetting the EUSART by clearing the SPEN bit of the RCxSTA register.

# 22.1.2.6 Receiving 9-bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCxSTA register is set, the EUSART will shift 9 bits into the RSR for each character received. The RX9D bit of the RCxSTA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the 8 Least Significant bits from the RCxREG.

# 22.1.2.7 Address Detection

A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RCxSTA register.

Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RCxIF interrupt bit. All other characters will be ignored.

Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit.

|              | SYNC = 0, BRGH = 0, BRG16 = 0 |            |                             |                   |            |                             |                   |            |                             |                    |            |                             |
|--------------|-------------------------------|------------|-----------------------------|-------------------|------------|-----------------------------|-------------------|------------|-----------------------------|--------------------|------------|-----------------------------|
| BAUD<br>RATE | Fosc = 20.000 MHz             |            |                             | Fosc = 18.432 MHz |            |                             | Fosc = 16.000 MHz |            |                             | Fosc = 11.0592 MHz |            |                             |
|              | Actual<br>Rate                | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate     | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300          | _                             |            | _                           | _                 | _          |                             |                   |            | _                           | _                  | _          | _                           |
| 1200         | 1221                          | 1.73       | 255                         | 1200              | 0.00       | 239                         | 1202              | 0.16       | 207                         | 1200               | 0.00       | 143                         |
| 2400         | 2404                          | 0.16       | 129                         | 2400              | 0.00       | 119                         | 2404              | 0.16       | 103                         | 2400               | 0.00       | 71                          |
| 9600         | 9470                          | -1.36      | 32                          | 9600              | 0.00       | 29                          | 9615              | 0.16       | 25                          | 9600               | 0.00       | 17                          |
| 10417        | 10417                         | 0.00       | 29                          | 10286             | -1.26      | 27                          | 10417             | 0.00       | 23                          | 10165              | -2.42      | 16                          |
| 19.2k        | 19.53k                        | 1.73       | 15                          | 19.20k            | 0.00       | 14                          | 19.23k            | 0.16       | 12                          | 19.20k             | 0.00       | 8                           |
| 57.6k        | —                             | _          |                             | 57.60k            | 0.00       | 7                           | —                 | _          | _                           | 57.60k             | 0.00       | 2                           |
| 115.2k       | —                             | _          |                             | —                 | _          |                             | _                 | _          | _                           | _                  | _          | —                           |

#### TABLE 22-5: BAUD RATES FOR ASYNCHRONOUS MODES

|              | SYNC = 0, BRGH = 0, BRG16 = 0 |            |                             |                  |            |                             |                   |            |                             |                  |            |                             |
|--------------|-------------------------------|------------|-----------------------------|------------------|------------|-----------------------------|-------------------|------------|-----------------------------|------------------|------------|-----------------------------|
| BAUD<br>RATE | Fosc = 8.000 MHz              |            |                             | Fosc = 4.000 MHz |            |                             | Fosc = 3.6864 MHz |            |                             | Fosc = 1.000 MHz |            |                             |
|              | Actual<br>Rate                | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300          | _                             | _          | _                           | 300              | 0.16       | 207                         | 300               | 0.00       | 191                         | 300              | 0.16       | 51                          |
| 1200         | 1202                          | 0.16       | 103                         | 1202             | 0.16       | 51                          | 1200              | 0.00       | 47                          | 1202             | 0.16       | 12                          |
| 2400         | 2404                          | 0.16       | 51                          | 2404             | 0.16       | 25                          | 2400              | 0.00       | 23                          | —                | —          | —                           |
| 9600         | 9615                          | 0.16       | 12                          | —                |            | —                           | 9600              | 0.00       | 5                           | —                | —          | —                           |
| 10417        | 10417                         | 0.00       | 11                          | 10417            | 0.00       | 5                           | —                 | _          | —                           | _                | _          | —                           |
| 19.2k        | —                             | _          | _                           | —                | _          | _                           | 19.20k            | 0.00       | 2                           | _                | _          | _                           |
| 57.6k        | —                             | _          | —                           | —                | —          | —                           | 57.60k            | 0.00       | 0                           | _                | _          | —                           |
| 115.2k       | —                             | _          | _                           | —                | _          | —                           |                   | _          | —                           | _                | _          | —                           |

|        | <b>SYNC</b> = 0, <b>BRGH</b> = 1, <b>BRG16</b> = 0 |            |                             |                   |            |                             |                   |            |                             |                    |            |                             |
|--------|----------------------------------------------------|------------|-----------------------------|-------------------|------------|-----------------------------|-------------------|------------|-----------------------------|--------------------|------------|-----------------------------|
| BAUD   | Fosc = 20.000 MHz                                  |            |                             | Fosc = 18.432 MHz |            |                             | Fosc = 16.000 MHz |            |                             | Fosc = 11.0592 MHz |            |                             |
| RATE   | Actual<br>Rate                                     | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate     | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | —                                                  | —          |                             | _                 | —          |                             |                   |            | _                           | _                  | —          | _                           |
| 1200   | —                                                  | —          | —                           | —                 | —          | _                           | —                 | —          | —                           | —                  | —          | —                           |
| 2400   | _                                                  | _          | _                           | —                 | _          | _                           | _                 | _          | _                           | —                  | _          | —                           |
| 9600   | 9615                                               | 0.16       | 129                         | 9600              | 0.00       | 119                         | 9615              | 0.16       | 103                         | 9600               | 0.00       | 71                          |
| 10417  | 10417                                              | 0.00       | 119                         | 10378             | -0.37      | 110                         | 10417             | 0.00       | 95                          | 10473              | 0.53       | 65                          |
| 19.2k  | 19.23k                                             | 0.16       | 64                          | 19.20k            | 0.00       | 59                          | 19.23k            | 0.16       | 51                          | 19.20k             | 0.00       | 35                          |
| 57.6k  | 56.82k                                             | -1.36      | 21                          | 57.60k            | 0.00       | 19                          | 58.82k            | 2.12       | 16                          | 57.60k             | 0.00       | 11                          |
| 115.2k | 113.64k                                            | -1.36      | 10                          | 115.2k            | 0.00       | 9                           | 111.1k            | -3.55      | 8                           | 115.2k             | 0.00       | 5                           |

# 24.0 INSTRUCTION SET SUMMARY

Each instruction is a 14-bit word containing the operation code (opcode) and all required operands. The opcodes are broken into three broad categories.

- · Byte Oriented
- · Bit Oriented
- · Literal and Control

The literal and control category contains the most varied instruction word format.

Table 24-3 lists the instructions recognized by the MPASM<sup>TM</sup> assembler.

All instructions are executed within a single instruction cycle, with the following exceptions, which may take two or three cycles:

- Subroutine takes two cycles (CALL, CALLW)
- Returns from interrupts or subroutines take two cycles (RETURN, RETLW, RETFIE)
- Program branching takes two cycles (GOTO, BRA, BRW, BTFSS, BTFSC, DECFSZ, INCSFZ)
- One additional instruction cycle will be used when any instruction references an indirect file register and the file select register is pointing to program memory.

One instruction cycle consists of 4 oscillator cycles; for an oscillator frequency of 4 MHz, this gives a nominal instruction execution rate of 1 MHz.

All instruction examples use the format '0xhh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit.

# 24.1 Read-Modify-Write Operations

Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction, or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register.

# TABLE 24-1: OPCODE FIELD DESCRIPTIONS

| Field | Description                                                                                                                                                                       |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                              |
| W     | Working register (accumulator)                                                                                                                                                    |
| b     | Bit address within an 8-bit file register                                                                                                                                         |
| k     | Literal field, constant data or label                                                                                                                                             |
| x     | Don't care location (= $0$ or 1).<br>The assembler will generate code with x = $0$ .<br>It is the recommended form of use for<br>compatibility with all Microchip software tools. |
| d     | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1.                                                                     |
| n     | FSR or INDF number. (0-1)                                                                                                                                                         |
| mm    | Pre-post increment-decrement mode selection                                                                                                                                       |

#### TABLE 24-2: ABBREVIATION DESCRIPTIONS

| Field | Description     |  |  |  |  |  |  |  |  |
|-------|-----------------|--|--|--|--|--|--|--|--|
| PC    | Program Counter |  |  |  |  |  |  |  |  |
| TO    | Time-out bit    |  |  |  |  |  |  |  |  |
| С     | Carry bit       |  |  |  |  |  |  |  |  |
| DC    | Digit carry bit |  |  |  |  |  |  |  |  |
| Z     | Zero bit        |  |  |  |  |  |  |  |  |
| PD    | Power-down bit  |  |  |  |  |  |  |  |  |





# 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body with 5.40 x 5.40 Exposed Pad [QFN]



Microchip Technology Drawing C04-154A Sheet 1 of 2

64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body [QFN] With 0.40 mm Contact Length and 5.40x5.40mm Exposed Pad

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |      |      |      |  |
|----------------------------|-------------|------|------|------|--|
| Dimension                  | MIN         | NOM  | MAX  |      |  |
| Contact Pitch              | 0.50 BSC    |      |      |      |  |
| Optional Center Pad Width  | W2          |      |      | 5.50 |  |
| Optional Center Pad Length | T2          |      |      | 5.50 |  |
| Contact Pad Spacing        | C1          |      | 8.90 |      |  |
| Contact Pad Spacing        | C2          |      | 8.90 |      |  |
| Contact Pad Width (X64)    | X1          |      |      | 0.30 |  |
| Contact Pad Length (X64)   | Y1          |      |      | 0.85 |  |
| Distance Between Pads      | G           | 0.20 |      |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2154A