



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| 2 0 0 0 0 0                |                                                                             |
|----------------------------|-----------------------------------------------------------------------------|
| Product Status             | Active                                                                      |
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 20MHz                                                                       |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                       |
| Number of I/O              | 54                                                                          |
| Program Memory Size        | 14KB (8K x 14)                                                              |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | -                                                                           |
| RAM Size                   | 768 x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                 |
| Data Converters            | A/D 30x10b                                                                  |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 64-VFQFN Exposed Pad                                                        |
| Supplier Device Package    | 64-VQFN (9x9)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1526t-i-mr |
|                            |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.5 Special Function Register

The Special Function Registers are registers used by the application to control the desired operation of peripheral functions in the device. The Special Function Registers occupy the 20 bytes after the core registers of every data memory bank (addresses x0Ch/x8Ch through x1Fh/x9Fh). The registers associated with the operation of the peripherals are described in the appropriate peripheral chapter of this data sheet.

#### 3.5.1 GENERAL PURPOSE RAM

There are up to 80 bytes of GPR in each data memory bank. The Special Function Registers occupy the 20 bytes after the core registers of every data memory bank (addresses x0Ch/x8Ch through x1Fh/x9Fh).

#### 3.5.1.1 Linear Access to GPR

The general purpose RAM can be accessed in a non-banked method via the FSRs. This can simplify access to large memory structures. See **Section 3.8.2** "**Linear Data Memory**" for more information.

### 3.5.2 COMMON RAM

There are 16 bytes of common RAM accessible from all banks.

#### FIGURE 3-3: BANKED MEMORY PARTITIONING



## 3.5.3 DEVICE MEMORY MAPS

The memory maps for PIC16(L)F1526/7 are shown in Table 3-3.

## 3.8.2 LINEAR DATA MEMORY

The linear data memory is the region from FSR address 0x2000 to FSR address 0x29AF. This region is a virtual region that points back to the 80-byte blocks of GPR memory in all the banks.

Unimplemented memory reads as 0x00. Use of the linear data memory region allows buffers to be larger than 80 bytes because incrementing the FSR beyond one bank will go directly to the GPR memory of the next bank.

The 16 bytes of common memory are not included in the linear data memory region.

FIGURE 3-11: LINEAR DATA MEMORY MAP



#### 3.8.3 PROGRAM FLASH MEMORY

To make constant data access easier, the entire Program Flash Memory is mapped to the upper half of the FSR address space. When the MSB of FSRnH is set, the lower 15 bits are the address in program memory which will be accessed through INDF. Only the lower 8 bits of each memory location is accessible via INDF. Writing to the Program Flash Memory cannot be accomplished via the FSR/INDF interface. All instructions that access Program Flash Memory via the FSR/INDF interface will require one additional instruction cycle to complete.

FIGURE 3-12: PROGRAM FLASH MEMORY MAP



## 5.2.1.4 Secondary Oscillator

The secondary oscillator is a separate crystal oscillator that is associated with the Timer1 peripheral. It is optimized for timekeeping operations with a 32.768 kHz crystal connected between the SOSCO and SOSCI device pins.

The secondary oscillator can be used as an alternate system clock source and can be selected during run-time using clock switching. Refer to **Section 5.3 "Clock Switching"** for more information.

## FIGURE 5-5: QUARTZ CRYSTAL OPERATION (SECONDARY



- Note 1: Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application.
  - 2: Always verify oscillator performance over the VDD and temperature range that is expected for the application.
  - **3:** For oscillator design assistance, reference the following Microchip Applications Notes:
    - AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices" (DS00826)
    - AN849, "Basic PIC<sup>®</sup> Oscillator Design" (DS00849)
    - AN943, "Practical PIC<sup>®</sup> Oscillator Analysis and Design" (DS00943)
    - AN949, "Making Your Oscillator Work" (DS00949)
    - TB097, "Interfacing a Micro Crystal MS1V-T1K 32.768 kHz Tuning Fork Crystal to a PIC16F690/SS" (DS91097)
    - AN1288, "Design Practices for Low-Power External Oscillators" (DS01288)

## 5.2.1.5 External RC Mode

The external Resistor-Capacitor (RC) modes support the use of an external RC circuit. This allows the designer maximum flexibility in frequency choice while keeping costs to a minimum when clock accuracy is not required.

The RC circuit connects to OSC1. OSC2/CLKOUT is available for general purpose I/O or CLKOUT. The function of the OSC2/CLKOUT pin is determined the CLKOUTEN bit in Configuration Words.

Figure 5-6 shows the external RC mode connections.





The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. Other factors affecting the oscillator frequency are:

- threshold voltage variation
- component tolerances
- · packaging variations in capacitance

The user also needs to take into account variation due to tolerance of the external RC components used.

| GURE 5-7:     | INTERNAL OSCILLATOR SWITCH TIMING                                                                         |
|---------------|-----------------------------------------------------------------------------------------------------------|
|               |                                                                                                           |
| 3838770SC 3   | LEINTORC (FROM and WOT disabled)                                                                          |
| HFINTOSC .    | Ordiants Onlay <sup>29</sup> 2-cycle Sync Running                                                         |
| LFINTOSC      |                                                                                                           |
| IRCF <3:0>    | $\neq 0$ $X = 0$                                                                                          |
| System Clock  |                                                                                                           |
|               | LFINFCSC (EXENT FSCM of WOY enabled)                                                                      |
| HFINTOSC      |                                                                                                           |
| LFINTOSC -    |                                                                                                           |
| IRCF <3:0>    | $\neq 0$ $\chi = 0$                                                                                       |
| System Clock  |                                                                                                           |
|               |                                                                                                           |
| (.8997050)    | AFINETOSC<br>UFINETOSC turns off univers WDF or FSC24 is enabled                                          |
| UFBRTOSC      |                                                                                                           |
|               | Orienteuro Data del Escave de Sancolo - Reveniros                                                         |
| HER YOSO      |                                                                                                           |
| \$2CF <3:0>   |                                                                                                           |
| System Circls |                                                                                                           |
| Note: See     | www.www.www.www.www.www.www.www.www.<br>9 Table 8-1, "Oscillator 6-witching Dalays" for more information. |

## 7.6 Register Definitions: Interrupt Control

|                  |                                                                                                                                                                                                                           |                    |         |              |                  |                  | <u> </u>    |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|--------------|------------------|------------------|-------------|
| R/W-0/0          | R/W-0/0                                                                                                                                                                                                                   | R/W-0/0            | R/W-0/0 | R/W-0/0      | R/W-0/0          | R/W-0/0          | R-0/0       |
| GIE              | PEIE                                                                                                                                                                                                                      | TMR0IE             | INTE    | IOCIE        | TMR0IF           | INTF             | IOCIF       |
| bit 7            |                                                                                                                                                                                                                           |                    |         |              |                  |                  | bit 0       |
| Γ                |                                                                                                                                                                                                                           |                    |         |              |                  |                  |             |
| Legend:          |                                                                                                                                                                                                                           |                    |         |              |                  |                  |             |
| R = Readable     |                                                                                                                                                                                                                           | W = Writable       |         | •            | mented bit, read |                  |             |
| u = Bit is unch  | anged                                                                                                                                                                                                                     | x = Bit is unkn    |         | -n/n = Value | at POR and BOI   | R/Value at all o | ther Resets |
| '1' = Bit is set |                                                                                                                                                                                                                           | '0' = Bit is clea  | ared    |              |                  |                  |             |
| bit 7            | <b>GIE:</b> Global I                                                                                                                                                                                                      | Interrupt Enable   | bit     |              |                  |                  |             |
|                  |                                                                                                                                                                                                                           | all active interru |         |              |                  |                  |             |
| bit 6            | <b>PEIE:</b> Peripheral Interrupt Enable bit<br>1 = Enables all active peripheral interrupts<br>0 = Disables all peripheral interrupts                                                                                    |                    |         |              |                  |                  |             |
| bit 5            | <b>TMR0IE:</b> Timer0 Overflow Interrupt Enable bit<br>1 = Enables the Timer0 interrupt<br>0 = Disables the Timer0 interrupt                                                                                              |                    |         |              |                  |                  |             |
| bit 4            | INTE: INT External Interrupt Enable bit<br>1 = Enables the INT external interrupt<br>0 = Disables the INT external interrupt                                                                                              |                    |         |              |                  |                  |             |
| bit 3            | <b>IOCIE:</b> Interrupt-on-Change Interrupt Enable bit<br>1 = Enables the interrupt-on-change interrupt<br>0 = Disables the interrupt-on-change interrupt                                                                 |                    |         |              |                  |                  |             |
| bit 2            | TMR0IF: Timer0 Overflow Interrupt Flag bit<br>1 = TMR0 register has overflowed<br>0 = TMR0 register did not overflow                                                                                                      |                    |         |              |                  |                  |             |
| bit 1            | INTF: INT External Interrupt Flag bit<br>1 = The INT external interrupt occurred<br>0 = The INT external interrupt did not occur                                                                                          |                    |         |              |                  |                  |             |
| bit 0            | <ul> <li>IOCIF: Interrupt-on-Change Interrupt Flag bit<sup>(1)</sup></li> <li>When at least one of the interrupt-on-change pins changed state</li> <li>None of the interrupt-on-change pins have changed state</li> </ul> |                    |         |              |                  |                  |             |

## REGISTER 7-1: INTCON: INTERRUPT CONTROL REGISTER

**Note 1:** The IOCIF flag bit is read-only and cleared when all the Interrupt-on-Change flags in the IOCBF register have been cleared by software.

Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the Global Enable bit, GIE, of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

## 12.1 Alternate Pin Function

The Alternate Pin Function Control (APFCON) registers are used to steer specific peripheral input and output functions between different pins. The APFCON registers are shown in Register 12-1. For this device family, the following functions can be moved between different pins.

- Timer3
- CCP2

These bits have no effect on the values of any TRIS register. PORT and TRIS overrides will be routed to the correct pin. The unselected pin will be unaffected.

## 12.2 Register Definitions: Alternate Pin Function Control

## **REGISTER 12-1: APFCON: ALTERNATE PIN FUNCTION CONTROL REGISTER**

| 11.0                                    | 11.0 | 11.0                                                  | 11.0                               | 11.0 |     | D // / 0/0 |         |
|-----------------------------------------|------|-------------------------------------------------------|------------------------------------|------|-----|------------|---------|
| U-0                                     | U-0  | U-0                                                   | U-0                                | U-0  | U-0 | R/W-0/0    | R/W-0/0 |
| _                                       | -    | —                                                     | _                                  | _    | _   | T3CKISEL   | CCP2SEL |
| bit 7                                   |      |                                                       |                                    |      |     | bit 0      |         |
|                                         |      |                                                       |                                    |      |     |            |         |
| Legend:                                 |      |                                                       |                                    |      |     |            |         |
| R = Readable bit W = Writable bit       |      | bit                                                   | U = Unimplemented bit, read as '0' |      |     |            |         |
| u = Bit is unchanged x = Bit is unknown |      | -n/n = Value at POR and BOR/Value at all other Resets |                                    |      |     |            |         |
| '1' = Bit is set                        |      | '0' = Bit is clea                                     | ared                               |      |     |            |         |
|                                         |      |                                                       |                                    |      |     |            |         |

| bit 7-2 | Unimplemented: Read as '0'           |
|---------|--------------------------------------|
| bit 1   | T3CKISEL: Timer3 Input Selection bit |
|         | 1 = T3CKI function is on RB4         |
|         | 0 = T3CKI function is on RB5         |
| bit 0   | CCP2SEL: Pin Selection bit           |
|         | 1 = CCP2 function is on RE7          |
|         | 0 = CCP2 function is on RC1          |
|         |                                      |

## 12.8 Register Definitions: PORTC

#### REGISTER 12-11: PORTC: PORTC REGISTER

| R/W-x/u                                 | R/W-x/u | R/W-x/u                                               | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|-----------------------------------------|---------|-------------------------------------------------------|---------|---------|---------|---------|---------|
| RC7                                     | RC6     | RC5                                                   | RC4     | RC3     | RC2     | RC1     | RC0     |
| bit 7                                   | •       | •                                                     | •       | •       |         | •       | bit 0   |
|                                         |         |                                                       |         |         |         |         |         |
| Legend:                                 |         |                                                       |         |         |         |         |         |
| R = Readable bit W = Writable bit       |         | U = Unimplemented bit, read as '0'                    |         |         |         |         |         |
| u = Bit is unchanged x = Bit is unknown |         | -n/n = Value at POR and BOR/Value at all other Resets |         |         |         |         |         |
| '1' = Bit is set '0' = Bit is cleared   |         |                                                       |         |         |         |         |         |

bit 7-0 RC<7:0>: PORTC General Purpose I/O Pin bits<sup>(1)</sup> 1 = Port pin is ≥ VIH 0 = Port pin is ≤ VIL

**Note 1:** Writes to PORTC are actually written to corresponding LATC register. Reads from PORTC register is return of actual I/O pin values.

## REGISTER 12-12: TRISC: PORTC TRI-STATE REGISTER

| R/W-1/1 |
|---------|---------|---------|---------|---------|---------|---------|---------|
| TRISC7  | TRISC6  | TRISC5  | TRISC4  | TRISC3  | TRISC2  | TRISC1  | TRISC0  |
| bit 7   | •       |         |         | •       |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0

**TRISC<7:0>:** PORTC Tri-State Control bits 1 = PORTC pin configured as an input (tri-stated)

0 = PORTC pin configured as an output

## **REGISTER 12-13: LATC: PORTC DATA LATCH REGISTER**

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| LATC7   | LATC6   | LATC5   | LATC4   | LATC3   | LATC2   | LATC1   | LATC0   |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

## bit 7-0 LATC<7:0>: PORTC Output Latch Value bits<sup>(1)</sup>

**Note 1:** Writes to PORTC are actually written to corresponding LATC register. Reads from PORTC register is return of actual I/O pin values.

-n/n = Value at POR and BOR/Value at all other Resets

### REGISTER 12-30: LATG: PORTG DATA LATCH REGISTER

| U-0                               | U-0 | U-0          | R/W-x/u          | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|-----------------------------------|-----|--------------|------------------|---------|---------|---------|---------|
| _                                 | _   | —            | LATG4            | LATG3   | LATG2   | LATG1   | LATG0   |
| bit 7                             |     |              |                  |         |         |         | bit 0   |
|                                   |     |              |                  |         |         |         |         |
| Legend:                           |     |              |                  |         |         |         |         |
| R = Readable bit W = Writable bit |     | U = Unimpler | nented bit, read | as '0'  |         |         |         |

| bit 7-5   | Unimplemented: Read as '0' |
|-----------|----------------------------|
| DIU I = 0 | ommplemented. Read as 0    |

u = Bit is unchanged

'1' = Bit is set

bit 4-0 LATG<4:0>: PORTG Output Latch Value bits<sup>(1)</sup>

**Note 1:** Writes to PORTG are actually written to corresponding LATG register. Reads from PORTG register is return of actual I/O pin values.

#### REGISTER 12-31: ANSELG: PORTG ANALOG SELECT REGISTER

x = Bit is unknown

'0' = Bit is cleared

| U-0   | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | U-0   |
|-------|-----|-----|-------|-------|-------|-------|-------|
| —     | _   | _   | ANSG4 | ANSG3 | ANSG2 | ANSG1 | —     |
| bit 7 |     |     |       |       |       |       | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-5 Unimplemented: Read as '0'

bit 4-1 **ANSG<4:1>**: Analog Select between Analog or Digital Function on Pins RG<4:1>, respectively

1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

- 0 = Digital I/O. Pin is assigned to port or digital special function.
- bit 0 Unimplemented: Read as '0'
- **Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

## 16.1 ADC Configuration

When configuring and using the ADC the following functions must be considered:

- Port configuration
- · Channel selection
- ADC voltage reference selection
- ADC conversion clock source
- · Interrupt control
- Result formatting

### 16.1.1 PORT CONFIGURATION

The ADC can be used to convert both analog and digital signals. When converting analog signals, the I/O pin should be configured for analog by setting the associated TRIS and ANSEL bits. Refer to **Section 12.0 "I/O Ports"** for more information.

| Note: | Analog voltages on any pin that is defined  |
|-------|---------------------------------------------|
|       | as a digital input may cause the input buf- |
|       | fer to conduct excess current.              |

### 16.1.2 CHANNEL SELECTION

There are 32 channel selections available:

- AN<29:0> pins
- Temperature Indicator
- FVR (Fixed Voltage Reference) Output

Refer to Section 14.0 "Fixed Voltage Reference (FVR)" and Section 15.0 "Temperature Indicator Module" for more information on these channel selections.

The CHS bits of the ADCON0 register determine which channel is connected to the sample and hold circuit.

When changing channels, a delay is required before starting the next conversion. Refer to **Section 16.2 "ADC Operation"** for more information.

#### 16.1.3 ADC VOLTAGE REFERENCE

The ADPREF bits of the ADCON1 register provides control of the positive voltage reference. The positive voltage reference can be:

- VREF+ pin
- VDD
- FVR 2.048V
- FVR 4.096V (Not available on LF devices)

See Section 14.0 "Fixed Voltage Reference (FVR)" for more details on the Fixed Voltage Reference.

## 16.1.4 CONVERSION CLOCK

The source of the conversion clock is software selectable via the ADCS bits of the ADCON1 register. There are seven possible clock options:

- Fosc/2
- Fosc/4
- Fosc/8
- Fosc/16
- Fosc/32
- Fosc/64
- FRC (dedicated internal FRC oscillator)

The time to complete one bit conversion is defined as TAD. One full 10-bit conversion requires 11.5 TAD periods as shown in Figure 16-2.

For correct conversion, the appropriate TAD specification must be met. Refer to the ADC conversion requirements in **Section 25.0 "Electrical Specifications"** for more information. Table 16-1 gives examples of appropriate ADC clock selections.

Note: Unless using the FRC, any changes in the system clock frequency will change the ADC clock frequency, which may adversely affect the ADC result.

## 17.0 TIMER0 MODULE

The Timer0 module is an 8-bit timer/counter with the following features:

- 8-bit timer/counter register (TMR0)
- 8-bit prescaler (independent of Watchdog Timer)
- Programmable internal or external clock source
- Programmable external clock edge selection
- · Interrupt on overflow
- TMR0 can be used to gate Timer1/3/5

Figure 17-1 is a block diagram of the Timer0 module.

## 17.1 Timer0 Operation

The Timer0 module can be used as either an 8-bit timer or an 8-bit counter.

#### 17.1.1 8-BIT TIMER MODE

The Timer0 module will increment every instruction cycle, if used without a prescaler. 8-bit Timer mode is selected by clearing the TMR0CS bit of the OPTION\_REG register.

When TMR0 is written, the increment is inhibited for two instruction cycles immediately following the write.

Note: The value written to the TMR0 register can be adjusted, in order to account for the two instruction cycle delay when TMR0 is written.

## FIGURE 17-1: BLOCK DIAGRAM OF THE TIMER0

#### 17.1.2 8-BIT COUNTER MODE

In 8-Bit Counter mode, the Timer0 module will increment on either the rising or falling edge of the T0CKI pin.

The 8-bit Counter mode using the T0CKI pin is selected by setting the TMR0CS bit in the OPTION\_REG register to '1'.

The rising or falling transition of the incrementing edge for either input source is determined by the TMR0SE bit in the OPTION\_REG register.



#### 18.6.6 TIMER1/3/5 GATE EVENT INTERRUPT

When Timer1/3/5 Gate Event Interrupt is enabled, it is possible to generate an interrupt upon the completion of a gate event. When the falling edge of TxGVAL occurs, the TMRxGIF flag bit in the PIR1 register will be set. If the TMRxGIE bit in the PIE1 register is set, then an interrupt will be recognized.

The TMRxGIF flag bit operates even when the Timer1/3/5 gate is not enabled (TMRxGE bit is cleared).

## 18.7 Timer1/3/5 Interrupt

The Timer1/3/5 register pair (TMRxH:TMRxL) increments to FFFFh and rolls over to 0000h. When Timer1/3/5 rolls over, the Timer1/3/5 interrupt flag bit of the PIR1 register is set. To enable the interrupt on rollover, you must set these bits:

- TMRxON bit of the TxCON register
- TMRxIE bit of the PIE1 register
- PEIE bit of the INTCON register
- GIE bit of the INTCON register

The interrupt is cleared by clearing the TMRxIF bit in the Interrupt Service Routine.

Note: The TMRxH:TMRxL register pair and the TMRxIF bit should be cleared before enabling interrupts.

## 18.8 Timer1/3/5 Operation During Sleep

Timer1/3/5 can only operate during Sleep when setup in Asynchronous Counter mode. In this mode, an external crystal or clock source can be used to increment the counter. To set up the timer to wake the device:

- TMRxON bit of the TxCON register must be set
- TMRxIE bit of the PIE1 register must be set
- · PEIE bit of the INTCON register must be set
- TxSYNC bit of the TxCON register must be set
- TMRxCS bits of the TxCON register must be configured
- SOSCEN bit of the TxCON register must be configured

The device will wake-up on an overflow and execute the next instructions. If the GIE bit of the INTCON register is set, the device will call the Interrupt Service Routine.

Timer1/3/5 oscillator will continue to operate in Sleep regardless of the  $\overline{\text{TxSYNC}}$  bit setting.

## 18.9 ECCP/CCP Capture/Compare Time Base

The CCP module uses the TMRxH:TMRxL register pair as the time base when operating in Capture or Compare mode.

In Capture mode, the value in the TMRxH:TMRxL register pair is copied into the CCPR1H:CCPR1L register pair on a configured event.

In Compare mode, an event is triggered when the value CCPR1H:CCPR1L register pair matches the value in the TMRxH:TMRxL register pair. This event can be a Special Event Trigger.

For more information, see Section 20.0 "Capture/Compare/PWM Modules".

## 18.10 ECCP/CCP Special Event Trigger

When the CCP is configured to trigger a special event, the trigger will clear the TMRxH:TMRxL register pair. This special event does not cause a Timer1/3/5 interrupt. The CCP module may still be configured to generate a CCP interrupt.

In this mode of operation, the CCPR1H:CCPR1L register pair becomes the period register for Timer1/3/5.

Timer1/3/5 should be synchronized and FOSC/4 should be selected as the clock source in order to utilize the Special Event Trigger. Asynchronous operation of Timer1/3/5 can cause a Special Event Trigger to be missed.

In the event that a write to TMRxH or TMRxL coincides with a Special Event Trigger from the CCP, the write will take precedence.

For more information, see **Section 16.2.5** "**Special Event Trigger**".

## 20.3.7 OPERATION IN SLEEP MODE

In Sleep mode, the TMRx register will not increment and the state of the module will not change. If the CCPx pin is driving a value, it will continue to drive that value. When the device wakes up, TMRx will continue from its previous state.

### 20.3.8 CHANGES IN SYSTEM CLOCK FREQUENCY

The PWM frequency is derived from the system clock frequency. Any changes in the system clock frequency will result in changes to the PWM frequency. See Section 5.0 "Oscillator Module (with Fail-Safe Clock Monitor)" for additional details.

### 20.3.9 EFFECTS OF RESET

Any Reset will force all ports to Input mode and the CCP registers to their Reset states.

### 20.3.10 ALTERNATE PIN LOCATIONS

This module incorporates I/O pins that can be moved to other locations with the use of the alternate pin function register, APFCON. To determine which pins can be moved and what their default locations are upon a reset, see **Section 12.1 "Alternate Pin Function**" for more information.

| Name     | Bit 7                   | Bit 6      | Bit 5               | Bit 4   | Bit 3  | Bit 2   | Bit 1    | Bit 0   | Register<br>on Page |
|----------|-------------------------|------------|---------------------|---------|--------|---------|----------|---------|---------------------|
| APFCON   | _                       | _          | _                   | _       | _      | _       | T3CKISEL | CCP2SEL | 112                 |
| CCP1CON  | —                       |            | DC1B                | <1:0>   |        | CCP1    | V<3:0>   |         | 189                 |
| CCP2CON  | —                       |            | DC2B                | <1:0>   |        | CCP2    | VI<3:0>  |         | 189                 |
| CCP3CON  | _                       | _          | DC3B                | <1:0>   |        | CCP3    | V<3:0>   |         | 189                 |
| CCP4CON  | —                       | _          | DC4B                | <1:0>   |        | CCP4    | √<3:0>   |         | 189                 |
| CCP5CON  | —                       | _          | DC5B                | <1:0>   |        | CCP5    | N<3:0>   |         | 189                 |
| CCP6CON  | —                       | _          | DC6B                | <1:0>   |        | CCP6    | √<3:0>   |         | 189                 |
| CCP7CON  | —                       | _          | DC7B                | <1:0>   |        | CCP7    | √<3:0>   |         | 189                 |
| CCP8CON  | —                       | _          | DC8B                | <1:0>   |        | CCP8    | √<3:0>   |         | 189                 |
| CCP9CON  | —                       | _          | DC9B                | <1:0>   |        | CCP9    | √<3:0>   |         | 189                 |
| CCP10CON | —                       | _          | DC10E               | 3<1:0>  |        | CCP10   | M<3:0>   |         | 189                 |
| INTCON   | GIE                     | PEIE       | TMR0IE              | INTE    | IOCIE  | TMR0IF  | INTF     | IOCIF   | 76                  |
| PIE1     | TMR1GIE                 | ADIE       | RC1IE               | TX1IE   | SSP1IE | CCP1IE  | TMR2IE   | TMR1IE  | 77                  |
| PIE2     | OSFIE                   | TMR5GIE    | TMR3GIE             | _       | BCL1IE | TMR10IE | TMR8IE   | CCP2IE  | 78                  |
| PIE3     | CCP6IE                  | CCP5IE     | CCP4IE              | CCP3IE  | TMR6IE | TMR5IE  | TMR4IE   | TMR3IE  | 79                  |
| PIE4     | CCP10IE                 | CCP9IE     | RC2IE               | TX2IE   | CCP8IE | CCP7IE  | BCL2IE   | SSP2IE  | 80                  |
| PIR1     | TMR1GIF                 | ADIF       | RC1IF               | TX1IF   | SSP1IF | CCP1IF  | TMR2IF   | TMR1IF  | 81                  |
| PIR2     | OSFIF                   | TMR5GIF    | TMR3GIF             | _       | BCL1IF | TMR10IF | TMR8IF   | CCP2IF  | 82                  |
| PIR3     | CCP6IF                  | CCP5IF     | CCP4IF              | CCP3IF  | TMR6IF | TMR5IF  | TMR4IF   | TMR3IF  | 83                  |
| PIR4     | CCP10IF                 | CCP9IF     | RC2IF               | TX2IF   | CCP8IF | CCP7IF  | BCL2IF   | SSP2IF  | 84                  |
| PR2      | Timer2 Perio            | d Register |                     |         |        |         |          |         | 171*                |
| PR4      | Timer4 Perio            | d Register |                     |         |        |         |          |         | 171*                |
| PR6      | Timer6 Period Register  |            |                     |         |        |         |          | 171*    |                     |
| PR8      | Timer8 Period Register  |            |                     |         |        |         |          | 171*    |                     |
| PR10     | Timer10 Period Register |            |                     |         |        |         | 171*     |         |                     |
| T2CON    | —                       |            | T2OUTF              | PS<3:0> |        | TMR2ON  | T2CKP    | S<:0>1  | 168                 |
| T4CON    | —                       |            | T4OUTPS<3:0> TMR4ON |         |        |         |          | S<:0>1  | 168                 |
| T6CON    | —                       |            | T6OUTF              | PS<3:0> |        | TMR6ON  | T6CKP    | S<:0>1  | 168                 |

## TABLE 20-9: SUMMARY OF REGISTERS ASSOCIATED WITH STANDARD PWM

Legend: — = Unimplemented location, read as '0'. Shaded cells are not used by the PWM.
 \* Page provides register information.

| U-0              | U-0                                                   | U-0                                                                                        | U-0            | R/W-0/0        | R/W-0/0          | R/W-0/0        | R/W-0/0      |  |  |  |  |
|------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------|----------------|------------------|----------------|--------------|--|--|--|--|
| —                | —                                                     | —                                                                                          | _              | C10TS          | EL<1:0>          | C9TSE          | :L<1:0>      |  |  |  |  |
| bit 7            |                                                       |                                                                                            |                |                |                  |                | bit 0        |  |  |  |  |
|                  |                                                       |                                                                                            |                |                |                  |                |              |  |  |  |  |
| Legend:          |                                                       |                                                                                            |                |                |                  |                |              |  |  |  |  |
| R = Readable     | e bit                                                 | W = Writable                                                                               | oit            | U = Unimplen   | nented bit, read | l as '0'       |              |  |  |  |  |
| u = Bit is uncl  | nanged                                                | x = Bit is unkn                                                                            | own            | -n/n = Value a | at POR and BO    | R/Value at all | other Resets |  |  |  |  |
| '1' = Bit is set |                                                       | '0' = Bit is clea                                                                          | ared           |                |                  |                |              |  |  |  |  |
|                  |                                                       |                                                                                            |                |                |                  |                |              |  |  |  |  |
| bit 7-4          | Unimplemer                                            | nted: Read as '                                                                            | )'             |                |                  |                |              |  |  |  |  |
| bit 3-2          | C10TSEL<1:0>: CCP10 Timer Selection bits              |                                                                                            |                |                |                  |                |              |  |  |  |  |
|                  | When in Cap                                           | When in Capture/Compare mode:                                                              |                |                |                  |                |              |  |  |  |  |
|                  |                                                       | is based off Timer5 in Capture/Compare mode<br>is based off Timer1 in Capture/Compare mode |                |                |                  |                |              |  |  |  |  |
|                  | When in PWI                                           |                                                                                            | •              | •              |                  |                |              |  |  |  |  |
|                  | 11 = Reserve                                          | ed                                                                                         |                |                |                  |                |              |  |  |  |  |
|                  |                                                       | 10 = CCP10 is based off Timer10 in PWM mode                                                |                |                |                  |                |              |  |  |  |  |
|                  |                                                       | 0 is based off Timer8 in PWM mode<br>0 is based off Timer2 in PWM mode                     |                |                |                  |                |              |  |  |  |  |
| bit 1-0          | C9TSEL<1:0                                            | >: CCP9 Timer                                                                              | Selection bits |                |                  |                |              |  |  |  |  |
|                  | When in Capture/Compare mode:                         |                                                                                            |                |                |                  |                |              |  |  |  |  |
|                  | x1 = CCP9 is based off Timer5 in Capture/Compare mode |                                                                                            |                |                |                  |                |              |  |  |  |  |
|                  | x0 = CCP9 is based off Timer1 in Capture/Compare mode |                                                                                            |                |                |                  |                |              |  |  |  |  |
|                  | 11 = Reserve                                          | When in PWM mode:                                                                          |                |                |                  |                |              |  |  |  |  |
|                  |                                                       | eu<br>s based off Time                                                                     | er10 in PWM m  | node           |                  |                |              |  |  |  |  |
|                  |                                                       | s based off Time                                                                           |                |                |                  |                |              |  |  |  |  |
|                  | 00 = CCP9 is                                          | s based off Time                                                                           | er2 in PWM mo  | ode            |                  |                |              |  |  |  |  |

## REGISTER 20-4: CCPTMRS2: CCP TIMER SELECTION CONTROL REGISTER 2

The  $\mathsf{I}^2\mathsf{C}$  interface supports the following modes and features:

- Master mode
- Slave mode
- Byte NACKing (Slave mode)
- · Limited Multi-master support
- 7-bit and 10-bit addressing
- Start and Stop interrupts
- Interrupt masking
- Clock stretching
- · Bus collision detection
- · General call address matching
- · Address masking
- Address Hold and Data Hold modes
- Selectable SDAx hold times

Figure 21-2 is a block diagram of the  $I^2C$  Interface module in Master mode. Figure 21-3 is a diagram of the  $I^2C$  interface module in Slave mode.

The PIC16F1527 has two MSSP modules, MSSP1 and MSSP2, each module operating independently from the other.

- Note 1: In devices with more than one MSSP module, it is very important to pay close attention to SSPxCONx register names. SSP1CON1 and SSP1CON2 registers control different operational aspects of the same module, while SSP1CON1 and SSP2CON1 control the same features for two different modules.
  - 2: Throughout this section, generic references to an MSSP module in any of its operating modes may be interpreted as being equally applicable to MSSP1 or MSSP2. Register names, module I/O signals, and bit names may use the generic designator 'x' to indicate the use of a numeral to distinguish a particular module when required.

## FIGURE 21-2: MSSPX BLOCK DIAGRAM (I<sup>2</sup>C MASTER MODE)



## REGISTER 21-1: SSPxSTAT: SSPx STATUS REGISTER (CONTINUED)

- bit 0
- BF: Buffer Full Status bit
  - Receive (SPI and I<sup>2</sup>C modes):
  - 1 = Receive complete, SSPxBUF is full0 = Receive not complete, SSPxBUF is empty
  - Transmit (I<sup>2</sup>C mode only):
  - 1 = Data transmit in progress (does not include the ACK and Stop bits), SSPxBUF is full
  - 0 = Data transmit complete (does not include the ACK and Stop bits), SSPxBUF is empty

| R/W-1/1          | R/W-1/1                                                          | R/W-1/1              | R/W-1/1         | R/W-1/1                                               | R/W-1/1             | R/W-1/1                     | R/W-1/1 |  |
|------------------|------------------------------------------------------------------|----------------------|-----------------|-------------------------------------------------------|---------------------|-----------------------------|---------|--|
|                  |                                                                  |                      | MSK             | <7:0>                                                 |                     |                             |         |  |
| bit 7            |                                                                  |                      |                 |                                                       |                     |                             | bit C   |  |
|                  |                                                                  |                      |                 |                                                       |                     |                             |         |  |
| Legend:          |                                                                  |                      |                 |                                                       |                     |                             |         |  |
| R = Readable bit |                                                                  | W = Writable bit     |                 | U = Unimplemented bit, read as '0'                    |                     |                             |         |  |
| u = Bit is und   | changed                                                          | x = Bit is unknown   |                 | -n/n = Value at POR and BOR/Value at all other Resets |                     |                             |         |  |
| '1' = Bit is se  | t                                                                | '0' = Bit is cleared |                 |                                                       |                     |                             |         |  |
|                  |                                                                  |                      |                 |                                                       |                     |                             |         |  |
| bit 7-1          | MSK<7:1>:                                                        |                      |                 |                                                       |                     | _                           |         |  |
|                  | 1 = The rec                                                      | eived address b      | it n is compar  | ed to SSPxADI                                         | D <n> to detect</n> | I <sup>2</sup> C address ma | atch    |  |
|                  | 0 = 1he rec                                                      | eived address b      | it n is not use | d to detect I <sup>2</sup> C                          | address match       |                             |         |  |
| bit 0            | MSK<0>: Mask bit for I <sup>2</sup> C Slave mode, 10-bit Address |                      |                 |                                                       |                     |                             |         |  |

## REGISTER 21-5: SSPxMSK: SSPx MASK REGISTER

| t <b>O</b> | MSK<0>: Ma | sk l | bit for I <sup>2</sup> | C Slave | e mode, | 10-bit Address |  |
|------------|------------|------|------------------------|---------|---------|----------------|--|
|            | .2         |      |                        |         |         |                |  |

 $I^2C$  Slave mode, 10-bit address (SSPM<3:0> = 0111 or 1111):

1 = The received address bit 0 is compared to SSPxADD<0> to detect  $I^2C$  address match

0 = The received address bit 0 is not used to detect I<sup>2</sup>C address match

I<sup>2</sup>C Slave mode, 7-bit address, the bit is ignored

## REGISTER 21-6: SSPxADD: MSSPx ADDRESS AND BAUD RATE REGISTER (I<sup>2</sup>C MODE)

| R/W-0/0 | R/W-0/0  | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|---------|----------|---------|---------|---------|---------|---------|---------|
|         | ADD<7:0> |         |         |         |         |         |         |
| bit 7   |          |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

## Master mode:

| bit 7-0 | ADD<7:0>: Baud Rate Clock Divider bits           |
|---------|--------------------------------------------------|
|         | SCLx pin clock period = ((ADD<7:0> + 1) *4)/Fosc |

## <u>10-Bit Slave mode — Most Significant Address byte:</u>

- bit 7-3 Not used: Unused for Most Significant Address byte. Bit state of this register is a "don't care". Bit pattern sent by master is fixed by I<sup>2</sup>C specification and must be equal to '11110'. However, those bits are compared by hardware and are not affected by the value in this register.
- bit 2-1 ADD<2:1>: Two Most Significant bits of 10-bit address
- bit 0 Not used: Unused in this mode. Bit state is a "don't care".

## <u>10-Bit Slave mode — Least Significant Address byte:</u>

bit 7-0 ADD<7:0>: Eight Least Significant bits of 10-bit address

## 7-Bit Slave mode:

| bit 7-1 | ADD<7:1>: 7-bit address |
|---------|-------------------------|
|         |                         |

bit 0 Not used: Unused in this mode. Bit state is a "don't care".

| <b>TABLE 22-7</b> : | SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS MASTER |
|---------------------|---------------------------------------------------------|
|                     | TRANSMISSION                                            |

| Name                                                                                                         | Bit 7                                  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|--------------------------------------------------------------------------------------------------------------|----------------------------------------|--------|--------|--------|--------|--------|--------|--------|---------------------|
| BAUD1CON                                                                                                     | ABDOVF                                 | RCIDL  | —      | SCKP   | BRG16  | —      | WUE    | ABDEN  | 260                 |
| BAUD2CON                                                                                                     | ABDOVF                                 | RCIDL  | _      | SCKP   | BRG16  | —      | WUE    | ABDEN  | 260                 |
| INTCON                                                                                                       | GIE                                    | PEIE   | TMR0IE | INTE   | IOCIE  | TMR0IF | INTF   | IOCIF  | 76                  |
| PIE1                                                                                                         | TMR1GIE                                | ADIE   | RC1IE  | TX1IE  | SSP1IE | CCP1IE | TMR2IE | TMR1IE | 76                  |
| PIE4                                                                                                         | CCP10IE                                | CCP9IE | RC2IE  | TX2IE  | CCP8IE | CCP7IE | BCL2IE | SSP2IE | 80                  |
| PIR1                                                                                                         | TMR1GIF                                | ADIF   | RC1IF  | TX1IF  | SSP1IF | CCP1IF | TMR2IF | TMR1IF | 81                  |
| PIR4                                                                                                         | CCP10IF                                | CCP9IF | RC2IF  | TX2IF  | CCP8IF | CCP7IF | BCL2IF | SSP2IF | 84                  |
| RC1STA                                                                                                       | SPEN                                   | RX9    | SREN   | CREN   | ADDEN  | FERR   | OERR   | RX9D   | 259                 |
| RC2STA                                                                                                       | SPEN                                   | RX9    | SREN   | CREN   | ADDEN  | FERR   | OERR   | RX9D   | 259                 |
| SP1BRGL                                                                                                      | EUSART1 Baud Rate Generator, Low Byte  |        |        |        |        | 261*   |        |        |                     |
| SP1BRGH                                                                                                      | EUSART1 Baud Rate Generator, High Byte |        |        |        |        | 261*   |        |        |                     |
| SP2BRGL                                                                                                      | EUSART2 Baud Rate Generator, Low Byte  |        |        |        |        | 261*   |        |        |                     |
| SP2BRGH                                                                                                      | EUSART2 Baud Rate Generator, High Byte |        |        |        |        | 261*   |        |        |                     |
| TRISC                                                                                                        | TRISC7                                 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 120                 |
| TRISG                                                                                                        | _                                      | _      | _(1)   | TRISG4 | TRISG3 | TRISG2 | TRISG1 | TRISG0 | 132                 |
| TX1REG                                                                                                       | EUSART1 Transmit Register              |        |        |        |        |        | 250*   |        |                     |
| TX1STA                                                                                                       | CSRC                                   | TX9    | TXEN   | SYNC   | SENDB  | BRGH   | TRMT   | TX9D   | 258                 |
| TX2REG                                                                                                       | EUSART2 Transmit Register              |        |        |        |        | 250*   |        |        |                     |
| TX2STA                                                                                                       | CSRC                                   | TX9    | TXEN   | SYNC   | SENDB  | BRGH   | TRMT   | TX9D   | 258                 |
| Legende - unimplemented legetions, read as '0'. Shaded hits are not used for supprensive master transmission |                                        |        |        |        |        |        |        |        |                     |

Legend: — = unimplemented locations, read as '0'. Shaded bits are not used for synchronous master transmission. \* Page provides register information

Note 1: Unimplemented, read as '1'...

| RETFIE           | Return from Interrupt                                                                                                                                                                                              |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [label] RETFIE                                                                                                                                                                                                     |  |  |  |
| Operands:        | None                                                                                                                                                                                                               |  |  |  |
| Operation:       | $\begin{array}{l} TOS \to PC, \\ 1 \to GIE \end{array}$                                                                                                                                                            |  |  |  |
| Status Affected: | None                                                                                                                                                                                                               |  |  |  |
| Description:     | Return from Interrupt. Stack is POPed<br>and Top-of-Stack (TOS) is loaded in<br>the PC. Interrupts are enabled by<br>setting Global Interrupt Enable bit,<br>GIE<br>(INTCON<7>). This is a 2-cycle<br>instruction. |  |  |  |
| Words:           | 1                                                                                                                                                                                                                  |  |  |  |
| Cycles:          | 2                                                                                                                                                                                                                  |  |  |  |
| Example:         | RETFIE                                                                                                                                                                                                             |  |  |  |
|                  | After Interrupt<br>PC = TOS<br>GIE = 1                                                                                                                                                                             |  |  |  |

| RETURN           | Return from Subroutine                                                                                                                                |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] RETURN                                                                                                                                        |
| Operands:        | None                                                                                                                                                  |
| Operation:       | $TOS\toPC$                                                                                                                                            |
| Status Affected: | None                                                                                                                                                  |
| Description:     | Return from subroutine. The stack is<br>POPed and the top of the stack (TOS)<br>is loaded into the program counter.<br>This is a 2-cycle instruction. |

| RETLW                      | Return with literal in W                                                                                                                                                      | RLF                 | Rotate Left f through Carry                                                                                                                                                                                            |  |  |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:                    | [ <i>label</i> ] RETLW k                                                                                                                                                      | Syntax:             | [ <i>label</i> ] RLF f,d                                                                                                                                                                                               |  |  |
| Operands:                  | $0 \leq k \leq 255$                                                                                                                                                           | Operands:           | $0 \le f \le 127$                                                                                                                                                                                                      |  |  |
| Operation:                 | $k \rightarrow (W);$<br>TOS $\rightarrow$ PC                                                                                                                                  | Operation:          | d ∈ [0,1]<br>See description below                                                                                                                                                                                     |  |  |
| Status Affected:           | None                                                                                                                                                                          | Status Affected:    | С                                                                                                                                                                                                                      |  |  |
| Description:               | The W register is loaded with the 8-bit<br>literal 'k'. The program counter is<br>loaded from the top of the stack (the<br>return address). This is a 2-cycle<br>instruction. | Description:        | The contents of register 'f' are rotated<br>one bit to the left through the Carry<br>flag. If 'd' is '0', the result is placed in<br>the W register. If 'd' is '1', the result is<br>stored back in register 'f'.      |  |  |
| Words:                     | 1                                                                                                                                                                             |                     | C Register f                                                                                                                                                                                                           |  |  |
| Cycles:<br><u>Example:</u> | 2<br>CALL TABLE;W contains table                                                                                                                                              | Words: 1            |                                                                                                                                                                                                                        |  |  |
|                            | ;offset value<br>• ;W now has table value                                                                                                                                     | Cycles:<br>Example: | 1<br>RLF REG1,0                                                                                                                                                                                                        |  |  |
| TABLE                      | <pre> ADDWF PC ;W = offset RETLW k1 ;Begin table RETLW k2 ;</pre>                                                                                                             | <u>Entimple</u>     | REI       REG1       =       1110       0110         C       =       0         After Instruction       REG1       =       1110       0110         W       =       1100       1100         C       =       1       1100 |  |  |
|                            | Before Instruction<br>W = 0x07<br>After Instruction<br>W = value of k8                                                                                                        |                     |                                                                                                                                                                                                                        |  |  |







## 27.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB<sup>®</sup> X IDE Software
   Compilers/Assemblers/Linkers
- MPLAB XC Compiler
- MPASM<sup>™</sup> Assembler
- MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
- MPLAB Assembler/Linker/Librarian for Various Device Families
- Simulators
  - MPLAB X SIM Software Simulator
- Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers/Programmers
  - MPLAB ICD 3
  - PICkit™ 3
- Device Programmers
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits
- Third-party development tools

## 27.1 MPLAB X Integrated Development Environment Software

The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac OS<sup>®</sup> X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface.

With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users.

Feature-Rich Editor:

- Color syntax highlighting
- Smart code completion makes suggestions and provides hints as you type
- Automatic code formatting based on user-defined rules
- · Live parsing

User-Friendly, Customizable Interface:

- Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc.
- Call graph window
- Project-Based Workspaces:
- Multiple projects
- Multiple tools
- Multiple configurations
- · Simultaneous debugging sessions
- File History and Bug Tracking:
- Local file history feature
- Built-in support for Bugzilla issue tracker