



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Product Status  Obsolete  Core Processor  Z8  Core Size  8-Bit  Speed  10MHz  Connectivity  - Peripherals  WDT  Number of I/O  13  Program Memory Size  512B (512 x 8)  Program Memory Type  OTP  EEPROM Size  RAM Size  32 x 8  Voltage - Supply (Vcc/Vdd)  3.5V ~ 5.5V  Data Converters  Oscillator Type  Internal  Operating Temperature  O°C ~ 70°C (TA)        |        |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Core Processor  Core Size  8-Bit  Speed  10MHz  Connectivity  - Peripherals  WDT  Number of I/O  13  Program Memory Size  512B (512 x 8)  Program Memory Type  OTP  EEPROM Size  - RAM Size  32 x 8  Voltage - Supply (Vcc/Vdd)  3.5V ~ 5.5V  Data Converters  - Oscillator Type  Internal                                                                          |        |
| Core Size 8-Bit  Speed 10MHz  Connectivity -  Peripherals WDT  Number of I/O 13  Program Memory Size 512B (512 x 8)  Program Memory Type OTP  EEPROM Size -  RAM Size 32 x 8  Voltage - Supply (Vcc/Vdd) 3.5V ~ 5.5V  Data Converters -  Oscillator Type Internal                                                                                                   |        |
| Speed 10MHz  Connectivity - Peripherals WDT  Number of I/O 13  Program Memory Size 512B (512 x 8)  Program Memory Type OTP  EEPROM Size - RAM Size 32 x 8  Voltage - Supply (Vcc/Vdd) 3.5V ~ 5.5V  Data Converters - Oscillator Type Internal                                                                                                                       |        |
| Connectivity - Peripherals WDT  Number of I/O 13  Program Memory Size 512B (512 x 8)  Program Memory Type OTP  EEPROM Size - RAM Size 32 x 8  Voltage - Supply (Vcc/Vdd) 3.5V ~ 5.5V  Data Converters - Oscillator Type Internal                                                                                                                                    |        |
| Peripherals         WDT           Number of I/O         13           Program Memory Size         512B (512 x 8)           Program Memory Type         OTP           EEPROM Size         -           RAM Size         32 x 8           Voltage - Supply (Vcc/Vdd)         3.5V ~ 5.5V           Data Converters         -           Oscillator Type         Internal |        |
| Number of I/O         13           Program Memory Size         512B (512 x 8)           Program Memory Type         OTP           EEPROM Size         -           RAM Size         32 x 8           Voltage - Supply (Vcc/Vdd)         3.5V ~ 5.5V           Data Converters         -           Oscillator Type         Internal                                   |        |
| Program Memory Size 512B (512 x 8)  Program Memory Type OTP  EEPROM Size -  RAM Size 32 x 8  Voltage - Supply (Vcc/Vdd) 3.5V ~ 5.5V  Data Converters -  Oscillator Type Internal                                                                                                                                                                                    |        |
| Program Memory Type OTP  EEPROM Size -  RAM Size 32 x 8  Voltage - Supply (Vcc/Vdd) 3.5V ~ 5.5V  Data Converters - Oscillator Type Internal                                                                                                                                                                                                                         |        |
| EEPROM Size -  RAM Size 32 x 8  Voltage - Supply (Vcc/Vdd) 3.5V ~ 5.5V  Data Converters -  Oscillator Type Internal                                                                                                                                                                                                                                                 |        |
| RAM Size 32 x 8  Voltage - Supply (Vcc/Vdd) 3.5V ~ 5.5V  Data Converters - Oscillator Type Internal                                                                                                                                                                                                                                                                 |        |
| Voltage - Supply (Vcc/Vdd)  3.5V ~ 5.5V  Data Converters  - Oscillator Type  Internal                                                                                                                                                                                                                                                                               |        |
| Data Converters - Oscillator Type Internal                                                                                                                                                                                                                                                                                                                          |        |
| Oscillator Type Internal                                                                                                                                                                                                                                                                                                                                            |        |
|                                                                                                                                                                                                                                                                                                                                                                     |        |
| Operating Temperature $0^{\circ}\text{C} \sim 70^{\circ}\text{C} \text{ (TA)}$                                                                                                                                                                                                                                                                                      |        |
|                                                                                                                                                                                                                                                                                                                                                                     |        |
| Mounting Type Surface Mount                                                                                                                                                                                                                                                                                                                                         |        |
| Package / Case 20-SSOP (0.209", 5.30mm Width)                                                                                                                                                                                                                                                                                                                       |        |
| Supplier Device Package -                                                                                                                                                                                                                                                                                                                                           |        |
| Purchase URL https://www.e-xfl.com/product-detail/zilog/z8e00                                                                                                                                                                                                                                                                                                       | 010hsc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **GENERAL DESCRIPTION** (Continued)

**Note:** All signals with an overline, " $\overline{}$ ", are active Low. For example,  $\overline{B/W}$  (WORD is active Low, only);  $\overline{B/W}$  (BYTE is active Low, only).

Power connections follow conventional descriptions below:

| Connection | Circuit         | Device   |
|------------|-----------------|----------|
| Power      | V <sub>CC</sub> | $V_{DD}$ |
| Ground     | GND             | $V_{SS}$ |



Figure 1. Functional Block Diagram



Figure 4. 18-Pin DIP/SOIC Pin Identification; EPROM Programming Mode

Table 2. 18-Pin DIP/SOIC Pin Assignments; EPROM Programmable Mode

| EPROM Pr | ogramming Mode        |                             |           |
|----------|-----------------------|-----------------------------|-----------|
| Pin#     | Symbol                | Function                    | Direction |
| 1        | PGM                   | Program Mode                | Input     |
| 2–4      | GND                   | Ground                      |           |
| 5        | ADCLR/V <sub>PP</sub> | Clear Clock/Program Voltage | Input     |
| 6–9      | D7-D4                 | Data 7,6,5,4                | In/Output |
| 10–13    | D3-D0                 | Data 3,2,1,0                | In/Output |
| 14       | $V_{DD}$              | Power Supply                | ***       |
| 15       | GND                   | Ground                      |           |
| 16       | NC                    | No Connection               |           |
| 17       | XTAL1                 | 1 MHz Clock                 | Input     |
| 18       | ADCLK                 | Address Clock               | Input     |



Figure 6. 20-Pin SSOP Pin Identification; EPROM Programming Mode

Table 4. 20-Pin SSOP Pin Assignments; EPROM Programming Mode

| EPROM | Programming Mode      |                             |           |
|-------|-----------------------|-----------------------------|-----------|
| Pin#  | Symbol                | Symbol Function             |           |
| 1     | PGM                   | Program Mode                | Input     |
| 2–4   | GND                   | Ground                      |           |
| 5     | ADCLR/V <sub>PP</sub> | Clear Clock/Program Voltage | Input     |
| 6     | NC                    | No Connection               |           |
| 7–10  | D7-D4                 | Data 7,6,5,4                | In/Output |
| 11–14 | D3-D0                 | Data 3,2,1,0                | In/Output |
| 15    | NC                    | No Connection               |           |
| 16    | V <sub>DD</sub>       | Power Supply                |           |
| 17    | GND                   | Ground                      |           |
| 18    | NC                    | No Connection               |           |
| 19    | XTAL1                 | 1 MHz Clock                 | Input     |
| 20    | ADCLK                 | Address Clock               | Input     |

### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                                                      | Min         | Max                | Units | Note |
|----------------------------------------------------------------|-------------|--------------------|-------|------|
| Ambient Temperature under Bias                                 | -40         | +105               | С     |      |
| Storage Temperature                                            | <b>–</b> 65 | +150               | С     | -    |
| Voltage on any Pin with Respect to V <sub>SS</sub>             | -0.6        | +7                 | ٧     | 1    |
| Voltage on V <sub>DD</sub> Pin with Respect to V <sub>SS</sub> | -0.3        | +7                 | ٧     |      |
| Voltage on RESET Pin with Respect to V <sub>SS</sub>           | -0.6        | V <sub>DD</sub> +1 | V     | 2    |
| Total Power Dissipation                                        |             | 880                | mW    |      |
| Maximum Allowable Current out of V <sub>SS</sub>               |             | 80                 | mA    |      |
| Maximum Allowable Current into V <sub>DD</sub>                 |             | 80                 | mA    |      |
| Maximum Allowable Current into an Input Pin                    | 600         | +600               | mA    | 3    |
| Maximum Allowable Current into an Open-Drain Pin               | -600        | +600               | mA    | 4    |
| Maximum Allowable Output Current Sunk by Any I/O Pin           |             | 25                 | mA    |      |
| Maximum Allowable Output Current Sourced by Any I/O Pin        |             | 25                 | mA    |      |
| Maximum Allowable Output Current Sunk by Port A                |             | 40                 | mA    |      |
| Maximum Allowable Output Current Sourced by Port A             |             | 40                 | mA    |      |
| Maximum Allowable Output Current Sunk by Port B                |             | 40                 | mA    |      |
| Maximum Allowable Output Current Sourced by Port B             |             | 40                 | mA    |      |

#### Notes:

- 1. Applies to all pins except the RESET pin and where otherwise noted.
- 2. There is no input protection diode from pin to  $V_{DD}$ .
- 3. Excludes XTAL pins.
- 4. Device pin is not at an output Low state.

Stresses greater than those listed under Absolute Maximum Ratings can cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period can affect device reliability. Total power dissipation should

not exceed 880 mW for the package. Power dissipation is calculated as follows:

Total Power Dissipation = $V_{DD} \times [I_{DD} - (sum of I_{OH})]$ + sum of  $[(V_{DD} - V_{OH}) \times I_{OH}]$ 

+ sum of  $(V_{0L} \times I_{0L})$ 

|                  |                 |                              | T = 0°C  | to +70°C |                                |       |                                                    |       |
|------------------|-----------------|------------------------------|----------|----------|--------------------------------|-------|----------------------------------------------------|-------|
| Sym              | Parameter       | V <sub>CC</sub> <sup>1</sup> | ^<br>Min | Max      | Typical<br>@ 25°C <sup>2</sup> | Units | Conditions                                         | Notes |
| I <sub>CC2</sub> | Standby Current | 3.5V                         |          | 500      | 150                            | nA    | Stop Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> | 5     |
|                  |                 | 5.5V                         |          | 500      | 250                            | nA    | Stop Mode V <sub>IN</sub> = 0V,<br>V <sub>CC</sub> | 5     |

#### Notes:

- The V<sub>CC</sub> voltage specification of 3.5 V guarantees 3.5 V and the V<sub>CC</sub> voltage specification of 5.5 V guarantees 5.0 V ±0.5 V.
   Typical values are measured at V<sub>CC</sub> = 3.3V and V<sub>CC</sub> = 5.0V.
   All outputs unloaded, I/O pins floating, and all inputs are at V<sub>CC</sub> or V<sub>SS</sub> level.
   CL1 = CL2 = 22 pF.

- 5. Same as note 3 except inputs at  $V_{\text{CC}}$ .

|                  |                 |                              | T <sub>A</sub> = -40° | C to +105°C | . ·                            |       |                                                 |       |
|------------------|-----------------|------------------------------|-----------------------|-------------|--------------------------------|-------|-------------------------------------------------|-------|
| Sym              | Parameter       | V <sub>cc</sub> <sup>1</sup> | Min                   | Max         | Typical<br>@ 25°C <sup>2</sup> | Units | Conditions                                      | Notes |
| I <sub>CC2</sub> | Standby Current | 4.5V                         |                       | 700         | 250                            | nA    | STOP Mode V <sub>IN</sub> = 0V, V <sub>CC</sub> | 5     |
|                  |                 | 5.5V                         |                       | 700         | 250                            | nA    | STOP Mode V <sub>IN</sub> = 0V, V <sub>CC</sub> | 5     |

#### Notes:

- 1. The  $V_{CC}$  voltage specification of 4.5 V and 5.5 V guarantees 5.0 V  $\pm$ 0.5 V. 2. Typical values are measured at  $V_{CC}$  = 3.3V and  $V_{CC}$  = 5.0V. 3. All outputs unloaded, I/O pins floating, and all inputs are at  $V_{CC}$  or  $V_{SS}$  level.
- 4. CL1 = CL2 = 22 pF.
- 5. Same as note 3 except inputs at V<sub>CC</sub>.

## Z8E000 WATCH-DOG TIMER (WDT) (Continued)



Figure 12. Z8E000 TCTLHI Register for Control of WDT

Note: The WDT can only be disabled via software if the first instruction out of RESET performs this function. Logic within the Z8E000 will detect that it is in the process of executing the first instruction after the part leaves RESET. During the execution of this instruction, the upper five bits of the TCTLHI register can be written. After this first instruction, hardware will not allow the upper five bits of this register to be written.

The TCTLHI bits for control of the WDT are described below:

WDT Time Select (D6, D5, D4). Bits 6, 5, and 4 determine the time-out period. Table 7 indicates the range of timeout values that can be obtained. The default values of D6, D5, and D4 are all 1, thus setting the WDT to its maximum timeout period when coming out of RESET.

Table 7. Time-Out Period of the WDT

| D6 | D5 | D4 | Crystal Clocks<br>to Timeout | Time-Out Using<br>a10 MHz Crystal |
|----|----|----|------------------------------|-----------------------------------|
| 0  | 0  | 0  | Disabled                     | Disabled                          |
| 0  | 0  | 1  | 65,536 TpC                   | 6.55 ms                           |
| 0  | 1  | 0  | 131,072 TpC                  | 13.11 ms                          |
| 0  | 1  | 1  | 262,144 TpC                  | 26.21 ms                          |
| 1  | 0  | 0  | 524,288 TpC                  | 52.43 ms                          |
| 1  | 0  | 1  | 1,048,576 TpC                | 104.86 ms                         |
| 1  | 1  | 0  | 2,097,152 TpC                | 209.72 ms                         |
| 1  | 1  | 1  | 4,194,304 TpC                | 419.43 ms                         |

Notes:

TpC = XTAL clock cycle.

The default on reset is D6 = D5 = D4 = 1.

WDT During HALT (D7). This bit determines whether or not the WDT is active during HALT Mode. A "1" indicates active during HALT. A "0" prevents the WDT from resetting the part while halted. Coming out of reset, the WDT will be enabled during HALT Mode.

**STOP MODE (D3).** Coming out of RESET, the Z8E000 will have the STOP Mode disabled. If an application re-

quires use of STOP Mode, bit D3 must be cleared immediately upon leaving RESET. If bit D3 is set, the STOP instruction will execute as a NOP. If bit D3 is cleared, the STOP instruction will enter Stop Mode. Whenever the Z8E000 wakes up after having been in STOP Mode, the STOP Mode will be disabled once again.

Bits 2, 1 and 0. These bits are reserved and must be 0.

#### POWER-DOWN MODES

In addition to the standard RUN mode, the Z8E000 MCU supports two Power-Down modes to minimize device cur-

rent consumption. The two modes supported are HALT and STOP.

#### HALT MODE OPERATION

The HALT Mode suspends instruction execution and turns off the internal CPU clock. The on-chip oscillator circuit remains active, so the internal clock continues to run and is applied to the timers and interrupt logic.

To enter the HALT Mode, the Z8E000 only requires a HALT instruction. It is NOT necessary to execute a NOP instruction immediately before the HALT instruction.

7F HALT ; enter HALT Mode

The HALT Mode can be exited by servicing an interrupt (either externally or internally). Upon completion of the interrupt service routine, the user program continues from the instruction after HALT.

The HALT Mode can also be exited via a RESET activation or a Watch-Dog Timer (WDT) timeout. In these cases, program execution will restart at the reset address 0020H.

#### OSCILLATOR OPERATION

The Z8E000 MCU uses a Pierce oscillator with an internal feedback circuit (Figure 14). The advantages of this circuit are low cost, large output signal, low power level in the crystal, stability with respect to  $V_{CC}$  and temperature, and low impedances (not disturbed by stray effects).

One draw back to the oscillator is the requirement for high gain in the amplifier to compensate for feedback path losses. The oscillator amplifies its own noise at start-up until it settles at the frequency that satisfies the gain/phase requirements ( $A \times B = 1$ , where  $A = V_o/V_i$  is the gain of the amplifier and  $B = V_i/V_o$  is the gain of the feedback element). The total phase shift around the loop is forced to zero (360 degrees). VIN must be in phase with itself. The amplifier/inverter thereby provides a 180-degree phase shift, forcing the feedback element to provide the other 180 degrees of phase shift.

R<sub>I</sub> is a resistive component placed from output to input of the amplifier. The purpose of this feedback is to bias the amplifier in its linear region and to provide the start-up transition.

Capacitor  $C_2$ , combined with the amplifier output resistance, provides a small phase shift. It will also provide some attenuation of overtones.

Capacitor  $C_1$ , combined with the crystal resistance, provides additional phase shift.

 $C_1$  and  $C_2$  can affect the start-up time if they increase dramatically in size. As  $C_1$  and  $C_2$  increase, the start-up time increases until the oscillator reaches a point where it does not start up any more.

It is recommended for fast and reliable oscillator start-up (over the manufacturing process range) that the load capacitors be sized as low as possible without resulting in overtone operation.



Figure 14. Pierce Oscillator with Internal Feedback Circuit

### Layout

Traces connecting crystal, caps, and the Z8E000 oscillator pins should be as short and wide as possible, to reduce parasitic inductance and resistance. The components (caps, crystal, resistors) should be placed as close as possible to the oscillator pins of the Z8E000.

The traces from the oscillator pins of the IC and the ground side of the lead caps should be guarded from all other traces (clock,  $V_{CC}$ , address/data lines, system ground) to reduce cross talk and noise injection. Guarding is usually accomplished by keeping other traces and system ground trace planes away from the oscillator circuit, and by placing a Z8E000 device  $V_{SS}$  ground ring around the traces/components. The ground side of the oscillator lead caps should be connected to a single trace of the Z8E000  $V_{SS}$  (GND) pin. The ground side of these caps should not be shared with any other system ground trace or components except at the Z8E000 device  $V_{SS}$  pin. The objective is to prevent differential system ground noise injection into the oscillator (Figure 15).

### Indications of an Unreliable Design

There are two major indicators that are used in working designs to determine their reliability over full lot and temperature variations. They are:

**Start-up Time.** If start-up time is excessive, or varies widely from unit to unit, there is probably a gain problem.  $C_1$  and  $C_2$  require reduction if the amplifier gain is not adequate at frequency, or crystal R's are too large.

**Output Level.** The signal at the amplifier output should swing from ground to  $V_{CC}$  to indicate adequate gain in the amplifier. As the oscillator starts up, the signal amplitude grows until clipping occurs. At this point, the loop gain is effectively reduced to unity, and constant oscillation is achieved. A signal of less than 2.5 volts peak-to-peak is an indication that low gain can be a problem. Either  $C_1$  or  $C_2$  should be made smaller or a low-resistance crystal should be used.

## Circuit Board Design Rules

The following circuit board design rules are suggested:

- To prevent induced noise, the crystal and load capacitors should be physically located as close to the Z8E000 as possible.
- Signal lines should not run parallel to the clock oscillator inputs. In particular, the crystal input circuitry and the internal system clock output should be separated as much as possible.

### **OSCILLATOR OPERATION** (Continued)

- V<sub>CC</sub> power lines should be separated from the clock oscillator input circuitry.
- Resistance between XTAL1 or XTAL2 and the other pins should be greater than 10 M $\Omega$ .



Clock Generator Circuit





Figure 15. Circuit Board Design Rules

### **Crystals and Resonators**

Crystals and ceramic resonators (Figure 16) should have the following characteristics to ensure proper oscillator operation:

Crystal Cut AT (crystal only)

Mode Parallel, Fundamental Mode

Crystal Capacitance <7pF

Load Capacitance 10pF < CL < 220 pF,

15 typical

Resistance 100 ohms max

Depending on operation frequency, the oscillator can require the addition of capacitors  $C_1$  and  $C_2$  (shown in Figure 17 and Figure 18). The capacitance values are dependent on the manufacturer's crystal specifications.



Note: Timer T23 is a standard 16-bit timer formed by cascading 8-bit timers t3(msb) and t2(lsb).

Figure 20. TCTLLO Register

Each 8-bit timer is equipped with a pair of readable and writable registers, which are both readable and writable. One of the registers is defined to contain the auto-initialization value for the timer, while the second register contains the current value for the timer. When a timer is enabled, the timer will decrement whatever value is currently held in its count register. From that point, the timer continues decrementing until it reaches 0, at which time an interrupt will be generated and the contents of the auto-initialization register are optionally copied into the count value register. If auto-initialization is not enabled, the timer will stop counting upon reaching 0, and control logic will clear the appropriate control register bit to disable the timer. This operation is referred to as a "single-shot". If auto-initialization is enabled, the timer will continue counting from the initialization value. Software should not attempt to use registers that are defined as having timer functionality for any other purpose.

Software is allowed to write to any register at any time, but care should be taken if timer registers are updated while the timer is enabled. If software updates the count value while the timer is in operation, the timer will continue counting based upon the software-updated value. Strange behavior can result if the software update occurred at exactly the point that the timer was reaching 0 to trigger an interrupt and/or reload.

Similarly, if software updates the initialization value register while the timer is active, the next time that the timer reaches 0, it will be initialized using the updated value. Again, strange behavior could result if the initialization value register is being written while the timer is in the process of being initialized. Whether initialization is done with the new or old value is a function of the exact timing of the write operation. In all cases, the Z8E000 will prioritize the software write above that of a decrementer writeback. Howev-

### **TIMERS** (Continued)

er, when hardware clears a control register bit for a timer that is configured for single-shot operation, the clearing of the control bit will override a software write. Reading either register can be done at any time, and will have no effect on the functionality of the timer.

When defined to operate as a single 16-bit entity, the entire 16-bit value must reach 0 before an interrupt is generated. In this case, a single interrupt will be generated, and the interrupt will correspond to the even 8-bit timer. For example, timers T2 and T3 are cascaded to form a single 16-bit timer, so the interrupt for the combined timer will be defined to be that of timer T2 rather than T3 (Figure 20). When a timer pair is specified to act as a single 16-bit timer, the even timer registers in the pair (timer T2) will be defined to hold the timer's least significant byte. Conversely, the odd timer in the pair (timer T3) will hold the timer's most significant byte.

In parallel with the posting of the interrupt request, the interrupting timer's count value will be initialized by copying the contents of the auto-initialization value register to the count value register.

**Note:** Any time that a timer pair is defined to act as a single 16-bit timer, the auto-reload function will be performed automatically. All 16-bit timers will continue counting while their interrupt requests are active, and will operate in a free-running manner.

If interrupts are disabled for a long period of time, it is possible for the timer to decrement to 0 again before its initial interrupt has been responded to. This condition is termed a degenerate case, and hardware is not required to detect it.

When the timer control register is written, all timers that are enabled by the write will begin counting using the value that is held in their count register. In this case, an auto-initialization is not performed. All timers can receive an internal clock source only. Each timer that is enabled will be updated every 8th XTAL clock cycle.

### **READ/WRITE OPERATIONS**

The control for each port is done on a bit-wise basis. All bits are capable of operating as inputs or outputs, depending upon the setting of the port's directional control register. If configured as an input, each bit is provided a Schmitt-trigger. The output of the Schmitt-trigger is latched twice to perform a synchronization function, while the output of the synchronizer is fed to the port input register, which can be read by software.

A write to a port input register has the effect of updating the contents of the input register, but subsequent reads will not necessarily return the same value that was written. If the bit in question is defined as an input, the input register for that bit position will contain the current synchronized input value. Thus, writes to that bit position will be overwritten on the next clock cycle with the newly sampled input data. However, if the particular port bit is programmed as an output, the input register for that bit will retain the software-updated value. The port bits that are programmed as outputs do not sample the value being driven out.

Any bit in either port can be defined as an output by setting the appropriate bit in the directional control register. If such is the case, the value held in the appropriate bit of the port output register is driven directly onto the output pin.

**Note:** The above result does not necessarily reflect the actual output value. If an external error is holding an output pin

either High or Low against the output driver, the software read will return the *required* value, not the actual state caused by the contention. When a bit is defined as an output, the Schmitt-trigger on the input will be disabled to save power.

Updates to the output register will take effect based upon the timing of the internal instruction pipeline; however, this timing is referenced to the rising edge of the clock. The output register can be read at any time, and will return the current output value that is held. No restrictions are placed on the timing of reads and/or writes to any of the port registers with respect to the others, but care should be taken when updating the directional control and special function registers

When updating a directional control register, the special function register should first be disabled. If this precaution is not taken, spurious events could take place as a result of the change in port I/O status. This precaution is especially important when defining changes in Port B, as the spurious event referred to above could be one or more interrupts. Clearing of the SFR register should be the first step in configuring the port, and setting the SFR register should be the final step in the port configuration process. To ensure deterministic behavior, the SFR register should not be written until the pins are being driven appropriately and all initialization has been completed.

#### **PORT A**

Port A is a general-purpose port (Figure 23). Each of its lines can be independently programmed as input or output via the Port A Directional Control Register (PTADIR at 0D2H) as seen in Figure 22. A bit set to a "1" in PTADIR configures the corresponding bit in Port A as an output, while a bit cleared to "0" configures the corresponding bit in Port A as an input.

The input buffers are Schmitt-triggered. Bits programmed as outputs can be individually programmed as either pushpull or open drain by setting the corresponding bit in the Special Function Register (PTASFR, Figure 27.)

Register 0D2H
PTADIR Register

D7 D6 D5 D4 D3 D2 D1 D0

1 = Output
0 = Input

Figure 22. Port A Directional Control Register



Figure 23. Port A Configuration with Open-Drain Capability and Schmitt-Trigger

### **PORT A REGISTER DEFINITIONS**



Figure 24. Port A Input Value Register



Figure 25. Port A Output Value Register

# **PORT B—PIN 1 CONFIGURATION**



Figure 30. Port B Pin 1 Diagram

#### PORT B CONTROL REGISTER DEFINITIONS



Figure 33. Port B Input Value Register



Figure 34. Port B Output Value Register



Figure 35. Port B Directional Control Register

#### I/O PORT RESET CONDITIONS

#### **Full Reset**

Port A and Port B output value registers are not affected by RESET.

On RESET, the Port A and Port B directional control registers will be cleared to all zeros, which will define all pins in both ports as inputs.

On RESET, the directional control registers redefine all pins as inputs, and the Port A and Port B input value registers

will overwrite the previously held data with the current sample of the input pins.

On RESET, the Port A and Port B special function registers will be cleared to all zeros, which will deactivate all port special functions.

**Note:** The SMR and WDT timeout events are NOT full device resets. None of the port control registers is affected by either of these events.

#### INPUT PROTECTION

All I/O pins on the Z8E000 have diode input protection. There is a diode from the I/O pad to  $V_{CC}$  and to  $V_{SS}$ . See Figure 37.

However, on the Z8E000, the  $\overline{RESET}$  pin has only the input protection diode from the pad to  $V_{SS}$ . See Figure 38.



Figure 37. I/O Pin Diode Input Protection



Figure 38. RESET Pin Input Protection

The High-side input protection diode was removed on this pin to allow the application of high voltage during the OTP programming mode.

For better noise immunity in applications that are exposed to system EMI, a clamping diode to  $V_{CC}$  from this pin is required to prevent entering the OTP programming mode, or to prevent high voltage from damaging this pin.

# **PACKAGE INFORMATION**



| SYMBOL     | MILLIMETER |       | INC  | CH   |
|------------|------------|-------|------|------|
|            | MIN        | MAX   | MIN  | MAX  |
| Al         | 0.51       | 0.81  | .020 | .032 |
| A2         | 3.25       | 3.43  | .128 | .135 |
| В          | 0.38       | 0.53  | .015 | .021 |
| B1         | 1.14       | 1.65  | .045 | .065 |
| С          | 0.23       | 0.38  | .009 | .015 |
| D          | 22.35      | 23.37 | .880 | .920 |
| Ε          | 7.62       | 8.13  | .300 | 320  |
| El         | 6.22       | 6.48  | 245  | .255 |
| <b>8</b> 2 | 2.54       | TYP   | .100 | TYP  |
| eA         | 7.87       | 8.89  | .310 | .350 |
| L          | 3.18       | 3.81  | 125  | .150 |
| Q1         | 1.52       | 1.65  | .060 | .065 |
| 2          | 0.89       | 1.65  | .035 | .065 |



CONTROLLING DIMENSIONS : INCH

Figure 39. 18-Pin DIP Package Diagram



| SYMBOL | MILLI | METER | i)    | ICH   |
|--------|-------|-------|-------|-------|
| 21MAOF | MIN   | MAX   | MIN   | MAX   |
| A      | 2.40  | 2.65  | 0.094 | 0.104 |
| A1     | 0.10  | 0.30  | 0.004 | 0.012 |
| A2     | 2.24  | 2.44  | 0.088 | 0.096 |
| В      | 0.36  | 0.46  | 0.014 | 0.018 |
| С      | 0.23  | 0.30  | 0.009 | 0.012 |
| D      | 11.40 | 11.75 | 0.449 | 0.463 |
| Ε      | 7.40  | 7.60  | 0.291 | 0.299 |
| (e)    | 1.27  | TYP   | 0.05  | O TYP |
| н      | 10.00 | 10.65 | 0.394 | 0.419 |
| h      | 0.30  | 0.50  | 0.012 | 0.020 |
| L      | 0.60  | 1.00  | 0.024 | 0.039 |
| Q1     | 0.97  | 1.07  | 0.038 | 0.042 |

CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

Figure 40. 18-Pin SOIC Package Diagram

#### ORDERING INFORMATION

| Standard Temperatu | re          |             |
|--------------------|-------------|-------------|
| 18-Pin DIP         | 18-Pin SOIC | 20-Pin SSOP |
| Z8E00010PSC        | Z8E00010SSC | Z8E00010HSC |
| Extended Temperatu | IFO         |             |
|                    |             | 00 B: 000B  |
| 18-Pin DIP         | 18-Pin SOIC | 20-Pin SSOP |
| Z8E00010PEC        | Z8E00010SEC | Z8E00010HEC |

For fast results, contact your local ZiLOG sales office for assistance in ordering the part(s) required.

| Codes                 |                      |
|-----------------------|----------------------|
| Preferred Package     | P = Plastic DIP      |
| Longer Lead Time      | S = SOIC             |
|                       | H = SSOP             |
| Preferred Temperature | S = 0°C to +70°C     |
|                       | E = -40°C to +105°C  |
| Speed                 | 10 = 10 MHz          |
| Environmental         | C = Plastic Standard |

### Example:

