



Welcome to **E-XFL.COM** 

**Understanding Embedded - FPGAs (Field Programmable Gate Array)** 

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 600                                                        |
| Number of Logic Elements/Cells | 2700                                                       |
| Total RAM Bits                 | 40960                                                      |
| Number of I/O                  | 180                                                        |
| Number of Gates                | 108904                                                     |
| Voltage - Supply               | 2.375V ~ 2.625V                                            |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 256-BBGA                                                   |
| Supplier Device Package        | 256-PBGA (27x27)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xcv100-4bg256c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Revision History**

| Date        | Version | Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11/98       | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 01/99-02/99 | 1.2-1.3 | Both versions updated package drawings and specs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 05/99       | 1.4     | Addition of package drawings and specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 05/99       | 1.5     | Replaced FG 676 & FG680 package drawings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 07/99       | 1.6     | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. |
| 09/99       | 1.7     | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> .                                                                                                                                                                                                                                                                                                                                                          |
| 01/00       | 1.8     | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 01/00       | 1.9     | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 03/00       | 2.0     | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 05/00       | 2.1     | Modified "Pins not listed" statement. Speed grade update to Final status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 05/00       | 2.2     | Modified Table 18.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 09/00       | 2.3     | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                      |
| 10/00       | 2.4     | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 04/01       | 2.5     | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See Virtex Data Sheet section.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 03/13       | 4.0     | The products listed in this data sheet are obsolete. See XCN10016 for further information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

# **Virtex Data Sheet**

The Virtex Data Sheet contains the following modules:

- DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1)
- DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2)

- DS003-3, Virtex 2.5V FPGAs:
   DC and Switching Characteristics (Module 3)
- DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4)



DS003-2 (v4.0) March 1, 2013

# Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays

### **Product Specification**

The output buffer and all of the IOB control signals have independent polarity controls.



vao\_b.eps

Figure 1: Virtex Architecture Overview

All pads are protected against damage from electrostatic discharge (ESD) and from over-voltage transients. Two forms of over-voltage protection are provided, one that permits 5 V compliance, and one that does not. For 5 V compliance, a Zener-like structure connected to ground turns on when the output rises to approximately 6.5 V. When PCI 3.3 V compliance is required, a conventional clamp diode is connected to the output supply voltage,  $V_{\rm CCO}$ .

Optional pull-up and pull-down resistors and an optional weak-keeper circuit are attached to each pad. Prior to configuration, all pins not involved in configuration are forced into their high-impedance state. The pull-down resistors and the weak-keeper circuits are inactive, but inputs can optionally be pulled up.

The activation of pull-up resistors prior to configuration is controlled on a global basis by the configuration mode pins. If the pull-up resistors are not activated, all the pins will float. Consequently, external pull-up or pull-down resistors must be provided on pins required to be at a well-defined logic level prior to configuration.

All Virtex IOBs support IEEE 1149.1-compatible boundary scan testing.

# **Architectural Description**

# **Virtex Array**

The Virtex user-programmable gate array, shown in Figure 1, comprises two major configurable elements: configurable logic blocks (CLBs) and input/output blocks (IOBs).

- CLBs provide the functional elements for constructing logic
- IOBs provide the interface between the package pins and the CLBs

CLBs interconnect through a general routing matrix (GRM). The GRM comprises an array of routing switches located at the intersections of horizontal and vertical routing channels. Each CLB nests into a VersaBlock™ that also provides local routing resources to connect the CLB to the GRM.

The VersaRing<sup>™</sup> I/O interface provides additional routing resources around the periphery of the device. This routing improves I/O routability and facilitates pin locking.

The Virtex architecture also includes the following circuits that connect to the GRM.

- Dedicated block memories of 4096 bits each
- Clock DLLs for clock-distribution delay compensation and clock domain control
- 3-State buffers (BUFTs) associated with each CLB that drive dedicated segmentable horizontal routing resources

Values stored in static memory cells control the configurable logic elements and interconnect resources. These values load into the memory cells on power-up, and can reload if necessary to change the function of the device.

# Input/Output Block

The Virtex IOB, Figure 2, features SelectIO™ inputs and outputs that support a wide variety of I/O signalling standards, see Table 1.

The three IOB storage elements function either as edge-triggered D-type flip-flops or as level sensitive latches. Each IOB has a clock signal (CLK) shared by the three flip-flops and independent clock enable signals for each flip-flop.

In addition to the CLK and CE control signals, the three flip-flops share a Set/Reset (SR). For each flip-flop, this signal can be independently configured as a synchronous Set, a synchronous Reset, an asynchronous Preset, or an asynchronous Clear.

© 1999-2013 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.



ers with a common user interface regardless of their choice of entry and verification tools. The XDM software simplifies the selection of implementation options with pull-down menus and on-line help.

Application programs ranging from schematic capture to Placement and Routing (PAR) can be accessed through the XDM software. The program command sequence is generated prior to execution, and stored for documentation.

Several advanced software features facilitate Virtex design. RPMs, for example, are schematic-based macros with relative location constraints to guide their placement. They help ensure optimal implementation of common functions.

For HDL design entry, the Xilinx FPGA Foundation development system provides interfaces to the following synthesis design environments.

- Synopsys (FPGA Compiler, FPGA Express)
- Exemplar (Spectrum)
- Synplicity (Synplify)

For schematic design entry, the Xilinx FPGA Foundation and alliance development system provides interfaces to the following schematic-capture design environments.

- Mentor Graphics V8 (Design Architect, QuickSim II)
- Viewlogic Systems (Viewdraw)

Third-party vendors support many other environments.

A standard interface-file specification, Electronic Design Interchange Format (EDIF), simplifies file transfers into and out of the development system.

Virtex FPGAs supported by a unified library of standard functions. This library contains over 400 primitives and macros, ranging from 2-input AND gates to 16-bit accumulators, and includes arithmetic functions, comparators, counters, data registers, decoders, encoders, I/O functions, latches, Boolean functions, multiplexers, shift registers, and barrel shifters.

The "soft macro" portion of the library contains detailed descriptions of common logic functions, but does not contain any partitioning or placement information. The performance of these macros depends, therefore, on the partitioning and placement obtained during implementation.

RPMs, on the other hand, do contain predetermined partitioning and placement information that permits optimal implementation of these functions. Users can create their own library of soft macros or RPMs based on the macros and primitives in the standard library.

The design environment supports hierarchical design entry, with high-level schematics that comprise major functional blocks, while lower-level schematics define the logic in these blocks. These hierarchical design elements are automatically combined by the implementation tools. Different design entry tools can be combined within a hierarchical

design, thus allowing the most convenient entry method to be used for each portion of the design.

### **Design Implementation**

The place-and-route tools (PAR) automatically provide the implementation flow described in this section. The partitioner takes the EDIF net list for the design and maps the logic into the architectural resources of the FPGA (CLBs and IOBs, for example). The placer then determines the best locations for these blocks based on their interconnections and the desired performance. Finally, the router interconnects the blocks.

The PAR algorithms support fully automatic implementation of most designs. For demanding applications, however, the user can exercise various degrees of control over the process. User partitioning, placement, and routing information is optionally specified during the design-entry process. The implementation of highly structured designs can benefit greatly from basic floor planning.

The implementation software incorporates Timing Wizard® timing-driven placement and routing. Designers specify timing requirements along entire paths during design entry. The timing path analysis routines in PAR then recognize these user-specified requirements and accommodate them.

Timing requirements are entered on a schematic in a form directly relating to the system requirements, such as the targeted clock frequency, or the maximum allowable delay between two registers. In this way, the overall performance of the system along entire signal paths is automatically tailored to user-generated specifications. Specific timing information for individual nets is unnecessary.

### **Design Verification**

In addition to conventional software simulation, FPGA users can use in-circuit debugging techniques. Because Xilinx devices are infinitely reprogrammable, designs can be verified in real time without the need for extensive sets of software simulation vectors.

The development system supports both software simulation and in-circuit debugging techniques. For simulation, the system extracts the post-layout timing information from the design database, and back-annotates this information into the net list for use by the simulator. Alternatively, the user can verify timing-critical portions of the design using the TRACE® static timing analyzer.

For in-circuit debugging, the development system includes a download and readback cable. This cable connects the FPGA in the target system to a PC or workstation. After downloading the design into the FPGA, the designer can single-step the logic, readback the contents of the flip-flops, and so observe the internal logic state. Simple modifications can be downloaded into the system in a matter of minutes.



# **Configuration**

Virtex devices are configured by loading configuration data into the internal configuration memory. Some of the pins used for this are dedicated configuration pins, while others can be re-used as general purpose inputs and outputs once configuration is complete.

The following are dedicated pins:

- Mode pins (M2, M1, M0)
- Configuration clock pin (CCLK)
- PROGRAM pin
- DONE pin
- Boundary-scan pins (TDI, TDO, TMS, TCK)

Depending on the configuration mode chosen, CCLK can be an output generated by the FPGA, or it can be generated externally and provided to the FPGA as an input. The PROGRAM pin must be pulled High prior to reconfiguration.

Note that some configuration pins can act as outputs. For correct operation, these pins can require a  $V_{CCO}$  of 3.3 V to permit LVTTL operation. All the pins affected are in banks 2 or 3. The configuration pins needed for SelectMap (CS, Write) are located in bank 1.

After Virtex devices are configured, unused IOBs function as 3-state OBUFTs with weak pull downs. For a more detailed description than that given below, see the XAPP138, Virtex Configuration and Readback.

### **Configuration Modes**

Virtex supports the following four configuration modes.

- Slave-serial mode
- Master-serial mode
- SelectMAP mode
- · Boundary-scan mode

The Configuration mode pins (M2, M1, M0) select among these configuration modes with the option in each case of having the IOB pins either pulled up or left floating prior to configuration. The selection codes are listed in Table 7.

Configuration through the boundary-scan port is always available, independent of the mode selection. Selecting the boundary-scan mode simply turns off the other modes. The three mode pins have internal pull-up resistors, and default to a logic High if left unconnected. However, it is recommended to drive the configuration mode pins externally.

Table 7: Configuration Codes

| Configuration Mode | М2 | M1 | МО | <b>CCLK Direction</b> | Data Width | Serial D <sub>out</sub> | Configuration Pull-ups |
|--------------------|----|----|----|-----------------------|------------|-------------------------|------------------------|
| Master-serial mode | 0  | 0  | 0  | Out                   | 1          | Yes                     | No                     |
| Boundary-scan mode | 1  | 0  | 1  | N/A                   | 1          | No                      | No                     |
| SelectMAP mode     | 1  | 1  | 0  | In                    | 8          | No                      | No                     |
| Slave-serial mode  | 1  | 1  | 1  | In                    | 1          | Yes                     | No                     |
| Master-serial mode | 1  | 0  | 0  | Out                   | 1          | Yes                     | Yes                    |
| Boundary-scan mode | 0  | 0  | 1  | N/A                   | 1          | No                      | Yes                    |
| SelectMAP mode     | 0  | 1  | 0  | In                    | 8          | No                      | Yes                    |
| Slave-serial mode  | 0  | 1  | 1  | In                    | 1          | Yes                     | Yes                    |

### Slave-Serial Mode

In slave-serial mode, the FPGA receives configuration data in bit-serial form from a serial PROM or other source of serial configuration data. The serial bitstream must be setup at the DIN input pin a short time before each rising edge of an externally generated CCLK.

For more information on serial PROMs, see the PROM data sheet at:

http://www.xilinx.com/bvdocs/publications/ds026.pdf.

Multiple FPGAs can be daisy-chained for configuration from a single source. After a particular FPGA has been configured, the data for the next device is routed to the DOUT pin. The data on the DOUT pin changes on the rising edge of CCLK.

The change of DOUT on the rising edge of CCLK differs from previous families, but does not cause a problem for

mixed configuration chains. This change was made to improve serial configuration rates for Virtex-only chains.

Figure 12 shows a full master/slave system. A Virtex device in slave-serial mode should be connected as shown in the third device from the left.

Slave-serial mode is selected by applying <111> or <011> to the mode pins (M2, M1, M0). A weak pull-up on the mode pins makes slave-serial the default mode if the pins are left unconnected. However, it is recommended to drive the configuration mode pins externally. Figure 13 shows slave-serial mode programming switching characteristics.

Table 8 provides more detail about the characteristics shown in Figure 13. Configuration must be delayed until the INIT pins of all daisy-chained FPGAs are High.



Table 8: Master/Slave Serial Mode Programming Switching

|      | Description                                              | Figure<br>References | Symbol                               | Values       | Units    |
|------|----------------------------------------------------------|----------------------|--------------------------------------|--------------|----------|
|      | DIN setup/hold, slave mode                               | 1/2                  | T <sub>DCC</sub> /T <sub>CCD</sub>   | 5.0 / 0      | ns, min  |
|      | DIN setup/hold, master mode                              | 1/2                  | T <sub>DSCK</sub> /T <sub>CKDS</sub> | 5.0 / 0      | ns, min  |
|      | DOUT                                                     | 3                    | T <sub>CCO</sub>                     | 12.0         | ns, max  |
| CCLK | High time                                                | 4                    | T <sub>CCH</sub>                     | 5.0          | ns, min  |
|      | Low time                                                 | 5                    | T <sub>CCL</sub>                     | 5.0          | ns, min  |
|      | Maximum Frequency                                        |                      | F <sub>CC</sub>                      | 66           | MHz, max |
|      | Frequency Tolerance, master mode with respect to nominal |                      |                                      | +45%<br>-30% |          |



Note 1: If none of the Virtex FPGAs have been selected to drive DONE, an external pull-up resistor of 330  $\Omega$  should be added to the common DONE line. (For Spartan-XL devices, add a 4.7K  $\Omega$  pull-up resistor.) This pull-up is not needed if the DriveDONE attribute is set. If used, DriveDONE should be selected only for the last device in the configuration chain.

xcv\_12\_050103

Figure 12: Master/Slave Serial Mode Circuit Diagram



Figure 13: Slave-Serial Mode Programming Switching Characteristics



- At the rising edge of CCLK: If BUSY is Low, the data is accepted on this clock. If BUSY is High (from a previous write), the data is not accepted. Acceptance will instead occur on the first clock after BUSY goes Low, and the data must be held until this has happened.
- 4. Repeat steps 2 and 3 until all the data has been sent.
- 5. De-assert  $\overline{\text{CS}}$  and  $\overline{\text{WRITE}}$ .

A flowchart for the write operation appears in Figure 17. Note that if CCLK is slower than  $f_{\text{CCNH}}$ , the FPGA never asserts BUSY. In this case, the above handshake is unnecessary, and data can simply be entered into the FPGA every CCLK cycle.



Figure 16: Write Operations



| Date     | Version | Revision                                                                                                                                                                                                                                                          |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01/00    | 1.9     | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes.                                                                |
| 03/00    | 2.0     | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration.                                                                                                                                              |
| 05/00    | 2.1     | Modified "Pins not listed" statement. Speed grade update to Final status.                                                                                                                                                                                         |
| 05/00    | 2.2     | Modified Table 18.                                                                                                                                                                                                                                                |
| 09/00    | 2.3     | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> |
| 10/00    | 2.4     | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul>                                                                                                  |
| 04/01    | 2.5     | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Updated SelectMAP Write Timing Characteristics values in Table 9.</li> <li>Converted file to modularized format. See the Virtex Data Sheet section.</li> </ul>  |
| 07/19/01 | 2.6     | Made minor edits to text under Configuration.                                                                                                                                                                                                                     |
| 07/19/02 | 2.7     | Made minor edit to Figure 16 and Figure 18.                                                                                                                                                                                                                       |
| 09/10/02 | 2.8     | Added clarifications in the Configuration, Boundary-Scan Mode, and Block SelectRAM sections. Revised Figure 17.                                                                                                                                                   |
| 12/09/02 | 2.8.1   | <ul> <li>Added clarification in the Boundary Scan section.</li> <li>Corrected number of buffered Hex lines listed in General Purpose Routing section.</li> </ul>                                                                                                  |
| 03/01/13 | 4.0     | The products listed in this data sheet are obsolete. See XCN10016 for further information.                                                                                                                                                                        |

## **Virtex Data Sheet**

The Virtex Data Sheet contains the following modules:

- DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1)
- DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2)

- DS003-3, Virtex 2.5V FPGAs:
   DC and Switching Characteristics (Module 3)
- DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4)



### **Virtex DC Characteristics**

### **Absolute Maximum Ratings**

| Symbol             | Description <sup>(1)</sup>                      |                        | Units       |    |
|--------------------|-------------------------------------------------|------------------------|-------------|----|
| V <sub>CCINT</sub> | Supply voltage relative to GND <sup>(2)</sup>   |                        | -0.5 to 3.0 | V  |
| V <sub>CCO</sub>   | Supply voltage relative to GND <sup>(2)</sup>   | -0.5 to 4.0            | V           |    |
| V <sub>REF</sub>   | Input Reference Voltage                         | -0.5 to 3.6            | V           |    |
| V                  | Input voltage relative to GND <sup>(3)</sup>    | Using V <sub>REF</sub> | -0.5 to 3.6 | V  |
| V <sub>IN</sub>    |                                                 | Internal threshold     | -0.5 to 5.5 | V  |
| V <sub>TS</sub>    | Voltage applied to 3-state output               |                        | -0.5 to 5.5 | V  |
| V <sub>CC</sub>    | Longest Supply Voltage Rise Time from 1V-2.375V |                        | 50          | ms |
| T <sub>STG</sub>   | Storage temperature (ambient)                   | -65 to +150            | °C          |    |
| TJ                 | Junction temperature <sup>(4)</sup>             | Plastic Packages       | +125        | °C |

#### Notes:

- Stresses beyond those listed under Absolute Maximum Ratings can cause permanent damage to the device. These are stress
  ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions
  is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time can affect device reliability.
- 2. Power supplies can turn on in any order.
- 3. For protracted periods (e.g., longer than a day),  $V_{IN}$  should not exceed  $V_{CCO}$  by more than 3.6 V.
- 4. For soldering guidelines and thermal considerations, see the "Device Packaging" information on <a href="https://www.xilinx.com">www.xilinx.com</a>.

### **Recommended Operating Conditions**

| Symbol                            | Description                                                                                 | Min        | Max      | Units    |    |
|-----------------------------------|---------------------------------------------------------------------------------------------|------------|----------|----------|----|
| V <sub>CCINT</sub> <sup>(1)</sup> | Input Supply voltage relative to GND, $T_J = 0$ °C to +85°C                                 | Commercial | 2.5 – 5% | 2.5 + 5% | V  |
|                                   | Input Supply voltage relative to GND, $T_J = -40^{\circ}\text{C}$ to $+100^{\circ}\text{C}$ | Industrial | 2.5 – 5% | 2.5 + 5% | V  |
| V (4)                             | Supply voltage relative to GND, T <sub>J</sub> = 0 °C to +85°C                              | Commercial | 1.4      | 3.6      | V  |
| V <sub>CCO</sub> <sup>(4)</sup>   | Supply voltage relative to GND, $T_J = -40^{\circ}C$ to $+100^{\circ}C$                     | Industrial | 1.4      | 3.6      | V  |
| T <sub>IN</sub>                   | Input signal transition time                                                                |            |          | 250      | ns |

- Correct operation is guaranteed with a minimum V<sub>CCINT</sub> of 2.375 V (Nominal V<sub>CCINT</sub> -5%). Below the minimum value, all delay parameters increase by 3% for each 50-mV reduction in V<sub>CCINT</sub> below the specified range.
- 2. At junction temperatures above those listed as Operating Conditions, delay parameters do increase. Please refer to the TRCE report.
- 3. Input and output measurement threshold is  $\sim$ 50% of  $V_{CC}$ .
- Min and Max values for V<sub>CCO</sub> are I/O Standard dependant.



### **Power-On Power Supply Requirements**

Xilinx FPGAs require a certain amount of supply current during power-on to insure proper device operation. The actual current consumed depends on the power-on ramp rate of the power supply. This is the time required to reach the nominal power supply voltage of the device<sup>(1)</sup> from 0 V. The current is highest at the fastest suggested ramp rate (0 V to nominal voltage in 2 ms) and is lowest at the slowest allowed ramp rate (0 V to nominal voltage in 50 ms). For more details on power supply requirements, see Application Note XAPP158 on <a href="https://www.xilinx.com">www.xilinx.com</a>.

| Product                         | Description <sup>(2)</sup>      | Current Requirement <sup>(1,3)</sup> |
|---------------------------------|---------------------------------|--------------------------------------|
| Virtex Family, Commercial Grade | Minimum required current supply | 500 mA                               |
| Virtex Family, Industrial Grade | Minimum required current supply | 2 A                                  |

#### Notes:

- Ramp rate used for this specification is from 0 2.7 VDC. Peak current occurs on or near the internal power-on reset threshold of 1.0V and lasts for less than 3 ms.
- Devices are guaranteed to initialize properly with the minimum current available from the power supply as noted above.
- 3. Larger currents can result if ramp rates are forced to be faster.

### **DC Input and Output Levels**

Values for  $V_{IL}$  and  $V_{IH}$  are recommended input voltages. Values for  $I_{OL}$  and  $I_{OH}$  are guaranteed output currents over the recommended operating conditions at the  $V_{OL}$  and  $V_{OH}$  test points. Only selected standards are tested. These are chosen to ensure that all standards meet their specifications. The selected standards are tested at minimum  $V_{CCO}$  for each standard with the respective  $V_{OL}$  and  $V_{OH}$  voltage levels shown. Other standards are sample tested.

| Input/Output          |        | V <sub>IL</sub>         | VI                      | Н                      | V <sub>OL</sub>         | V <sub>OH</sub>         | I <sub>OL</sub> | I <sub>OH</sub> |
|-----------------------|--------|-------------------------|-------------------------|------------------------|-------------------------|-------------------------|-----------------|-----------------|
| Standard              | V, min | V, max                  | V, min                  | V, max                 | V, Max                  | V, Min                  | mA              | mA              |
| LVTTL <sup>(1)</sup>  | - 0.5  | 0.8                     | 2.0                     | 5.5                    | 0.4                     | 2.4                     | 24              | -24             |
| LVCMOS2               | - 0.5  | .7                      | 1.7                     | 5.5                    | 0.4                     | 1.9                     | 12              | -12             |
| PCI, 3.3 V            | - 0.5  | 44% V <sub>CCINT</sub>  | 60% V <sub>CCINT</sub>  | V <sub>CCO</sub> + 0.5 | 10% V <sub>CCO</sub>    | 90% V <sub>CCO</sub>    | Note 2          | Note 2          |
| PCI, 5.0 V            | - 0.5  | 0.8                     | 2.0                     | 5.5                    | 0.55                    | 2.4                     | Note 2          | Note 2          |
| GTL                   | - 0.5  | V <sub>REF</sub> - 0.05 | V <sub>REF</sub> + 0.05 | 3.6                    | 0.4                     | n/a                     | 40              | n/a             |
| GTL+                  | - 0.5  | V <sub>REF</sub> – 0.1  | V <sub>REF</sub> + 0.1  | 3.6                    | 0.6                     | n/a                     | 36              | n/a             |
| HSTL I <sup>(3)</sup> | - 0.5  | V <sub>REF</sub> – 0.1  | V <sub>REF</sub> + 0.1  | 3.6                    | 0.4                     | V <sub>CCO</sub> - 0.4  | 8               | -8              |
| HSTL III              | - 0.5  | V <sub>REF</sub> – 0.1  | V <sub>REF</sub> + 0.1  | 3.6                    | 0.4                     | V <sub>CCO</sub> - 0.4  | 24              | -8              |
| HSTL IV               | - 0.5  | V <sub>REF</sub> – 0.1  | V <sub>REF</sub> + 0.1  | 3.6                    | 0.4                     | V <sub>CCO</sub> - 0.4  | 48              | -8              |
| SSTL3 I               | - 0.5  | V <sub>REF</sub> - 0.2  | V <sub>REF</sub> + 0.2  | 3.6                    | V <sub>REF</sub> - 0.6  | V <sub>REF</sub> + 0.6  | 8               | -8              |
| SSTL3 II              | - 0.5  | V <sub>REF</sub> - 0.2  | V <sub>REF</sub> + 0.2  | 3.6                    | V <sub>REF</sub> - 0.8  | V <sub>REF</sub> + 0.8  | 16              | -16             |
| SSTL2 I               | - 0.5  | V <sub>REF</sub> - 0.2  | V <sub>REF</sub> + 0.2  | 3.6                    | V <sub>REF</sub> - 0.61 | V <sub>REF</sub> + 0.61 | 7.6             | -7.6            |
| SSTL2 II              | - 0.5  | V <sub>REF</sub> - 0.2  | V <sub>REF</sub> + 0.2  | 3.6                    | V <sub>REF</sub> - 0.80 | V <sub>REF</sub> + 0.80 | 15.2            | -15.2           |
| CTT                   | - 0.5  | V <sub>REF</sub> - 0.2  | V <sub>REF</sub> + 0.2  | 3.6                    | V <sub>REF</sub> - 0.4  | V <sub>REF</sub> + 0.4  | 8               | -8              |
| AGP                   | - 0.5  | V <sub>REF</sub> - 0.2  | V <sub>REF</sub> + 0.2  | 3.6                    | 10% V <sub>CCO</sub>    | 90% V <sub>CCO</sub>    | Note 2          | Note 2          |

- V<sub>OL</sub> and V<sub>OH</sub> for lower drive currents are sample tested.
- 2. Tested according to the relevant specifications.
- DC input and output levels for HSTL18 (HSTL I/O standard with V<sub>CCO</sub> of 1.8 V) are provided in an HSTL white paper on www.xilinx.com.



| Description                                                       | Symbol                                     | Min      | -6      | -5          | -4      | Units   |
|-------------------------------------------------------------------|--------------------------------------------|----------|---------|-------------|---------|---------|
| Clock CLK to Pad delay with OBUFT enabled (non-3-state)           | T <sub>IOCKP</sub>                         | 1.0      | 2.9     | 3.2         | 3.5     | ns, max |
| Clock CLK to Pad high-impedance (synchronous) <sup>(1)</sup>      | T <sub>IOCKHZ</sub>                        | 1.1      | 2.3     | 2.5         | 2.9     | ns, max |
| Clock CLK to valid data on Pad delay, plus enable delay for OBUFT | T <sub>IOCKON</sub>                        | 1.5      | 3.4     | 3.7         | 4.1     | ns, max |
| Setup and Hold Times before/after Clock                           | CLK <sup>(2)</sup>                         |          | Setup   | Time / Hold | Time    | 1       |
| O input                                                           | T <sub>IOOCK</sub> /T <sub>IOCKO</sub>     | 0.51 / 0 | 1.1 / 0 | 1.2 / 0     | 1.3 / 0 | ns, min |
| OCE input                                                         | T <sub>IOOCECK</sub> /T <sub>IOCKOCE</sub> | 0.37 / 0 | 0.8 / 0 | 0.9 / 0     | 1.0 / 0 | ns, min |
| SR input (OFF)                                                    | T <sub>IOSRCKO</sub> /T <sub>IOCKOSR</sub> | 0.52 / 0 | 1.1 / 0 | 1.2 / 0     | 1.4 / 0 | ns, min |
| 3-State Setup Times, T input                                      | T <sub>IOTCK</sub> /T <sub>IOCKT</sub>     | 0.34 / 0 | 0.7 / 0 | 0.8 / 0     | 0.9 / 0 | ns, min |
| 3-State Setup Times, TCE input                                    | T <sub>IOTCECK</sub> /T <sub>IOCKTCE</sub> | 0.41 / 0 | 0.9 / 0 | 0.9 / 0     | 1.1 / 0 | ns, min |
| 3-State Setup Times, SR input (TFF)                               | T <sub>IOSRCKT</sub> /T <sub>IOCKTSR</sub> | 0.49 / 0 | 1.0 / 0 | 1.1 / 0     | 1.3 / 0 | ns, min |
| Set/Reset Delays                                                  |                                            |          |         |             |         |         |
| SR input to Pad (asynchronous)                                    | T <sub>IOSRP</sub>                         | 1.6      | 3.8     | 4.1         | 4.6     | ns, max |
| SR input to Pad high-impedance (asynchronous) <sup>(1)</sup>      | T <sub>IOSRHZ</sub>                        | 1.6      | 3.1     | 3.4         | 3.9     | ns, max |
| SR input to valid data on Pad (asynchronous)                      | T <sub>IOSRON</sub>                        | 2.0      | 4.2     | 4.6         | 5.1     | ns, max |
| GSR to Pad                                                        | T <sub>IOGSRQ</sub>                        | 4.9      | 9.7     | 10.9        | 12.5    | ns, max |

- 1. 3-state turn-off delays should not be adjusted.
- 2. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time.



## I/O Standard Global Clock Input Adjustments

|                                                        |                        |                         | Speed Grade |       |       |       |            |
|--------------------------------------------------------|------------------------|-------------------------|-------------|-------|-------|-------|------------|
| Description                                            | Symbol                 | Standard <sup>(1)</sup> | Min         | -6    | -5    | -4    | Units      |
| Data Input Delay Adjustments                           |                        |                         |             |       |       |       |            |
| Standard-specific global clock input delay adjustments | T <sub>GPLVTTL</sub>   | LVTTL                   | 0           | 0     | 0     | 0     | ns,<br>max |
|                                                        | T <sub>GPLVCMOS</sub>  | LVCMOS2                 | -0.02       | -0.04 | -0.04 | -0.05 | ns,<br>max |
|                                                        | T <sub>GPPCl33_3</sub> | PCI, 33 MHz, 3.3<br>V   | -0.05       | -0.11 | -0.12 | -0.14 | ns,<br>max |
|                                                        | T <sub>GPPCl33_5</sub> | PCI, 33 MHz, 5.0<br>V   | 0.13        | 0.25  | 0.28  | 0.33  | ns,<br>max |
|                                                        | T <sub>GPPCl66_3</sub> | PCI, 66 MHz, 3.3<br>V   | -0.05       | -0.11 | -0.12 | -0.14 | ns,<br>max |
|                                                        | T <sub>GPGTL</sub>     | GTL                     | 0.7         | 0.8   | 0.9   | 0.9   | ns,<br>max |
|                                                        | T <sub>GPGTLP</sub>    | GTL+                    | 0.7         | 0.8   | 0.8   | 0.8   | ns,<br>max |
|                                                        | T <sub>GPHSTL</sub>    | HSTL                    | 0.7         | 0.7   | 0.7   | 0.7   | ns,<br>max |
|                                                        | T <sub>GPSSTL2</sub>   | SSTL2                   | 0.6         | 0.52  | 0.51  | 0.50  | ns,<br>max |
|                                                        | T <sub>GPSSTL3</sub>   | SSTL3                   | 0.6         | 0.6   | 0.55  | 0.54  | ns,<br>max |
|                                                        | T <sub>GPCTT</sub>     | СТТ                     | 0.7         | 0.7   | 0.7   | 0.7   | ns,<br>max |
|                                                        | T <sub>GPAGP</sub>     | AGP                     | 0.6         | 0.54  | 0.53  | 0.52  | ns,<br>max |

<sup>1.</sup> Input timing for GPLVTTL is measured at 1.4 V. For other I/O standards, see Table 3.



### **Block RAM Switching Characteristics**

|                                                            | Speed Grade                          |         |            |          |         |         |
|------------------------------------------------------------|--------------------------------------|---------|------------|----------|---------|---------|
| Description                                                | Symbol                               | Min     | -6         | -5       | -4      | Units   |
| Sequential Delays                                          |                                      |         |            |          |         |         |
| Clock CLK to DOUT output                                   | T <sub>BCKO</sub>                    | 1.7     | 3.4        | 3.8      | 4.3     | ns, max |
| Setup and Hold Times before/after Clock CLK <sup>(1)</sup> |                                      | Setu    | p Time / H | old Time |         |         |
| ADDR inputs                                                | T <sub>BACK</sub> /T <sub>BCKA</sub> | 0.6 / 0 | 1.2 / 0    | 1.3 / 0  | 1.5 / 0 | ns, min |
| DIN inputs                                                 | T <sub>BDCK</sub> /T <sub>BCKD</sub> | 0.6 / 0 | 1.2 / 0    | 1.3 / 0  | 1.5 / 0 | ns, min |
| EN input                                                   | T <sub>BECK</sub> /T <sub>BCKE</sub> | 1.3 / 0 | 2.6 / 0    | 3.0 / 0  | 3.4 / 0 | ns, min |
| RST input                                                  | T <sub>BRCK</sub> /T <sub>BCKR</sub> | 1.3 / 0 | 2.5 / 0    | 2.7 / 0  | 3.2 / 0 | ns, min |
| WEN input                                                  | T <sub>BWCK</sub> /T <sub>BCKW</sub> | 1.2 / 0 | 2.3 / 0    | 2.6 / 0  | 3.0 / 0 | ns, min |
| Clock CLK                                                  |                                      |         |            |          |         |         |
| Minimum Pulse Width, High                                  | T <sub>BPWH</sub>                    | 0.8     | 1.5        | 1.7      | 2.0     | ns, min |
| Minimum Pulse Width, Low                                   | T <sub>BPWL</sub>                    | 0.8     | 1.5        | 1.7      | 2.0     | ns, min |
| CLKA -> CLKB setup time for different ports                | T <sub>BCCS</sub>                    |         | 3.0        | 3.5      | 4.0     | ns, min |

#### Notes:

# **TBUF Switching Characteristics**

|                                        |                  | Speed Grade |      |      |      |         |
|----------------------------------------|------------------|-------------|------|------|------|---------|
| Description                            | Symbol           | Min         | -6   | -5   | -4   | Units   |
| Combinatorial Delays                   |                  |             |      |      |      |         |
| IN input to OUT output                 | T <sub>IO</sub>  | 0           | 0    | 0    | 0    | ns, max |
| TRI input to OUT output high-impedance | T <sub>OFF</sub> | 0.05        | 0.09 | 0.10 | 0.11 | ns, max |
| TRI input to valid data on OUT output  | T <sub>ON</sub>  | 0.05        | 0.09 | 0.10 | 0.11 | ns, max |

# **JTAG Test Access Port Switching Characteristics**

|                                           |                     | Speed Grade |      |      |          |
|-------------------------------------------|---------------------|-------------|------|------|----------|
| Description                               | Symbol              | -6          | -5   | -4   | Units    |
| TMS and TDI Setup times before TCK        | T <sub>TAPTCK</sub> | 4.0         | 4.0  | 4.0  | ns, min  |
| TMS and TDI Hold times after TCK          | T <sub>TCKTAP</sub> | 2.0         | 2.0  | 2.0  | ns, min  |
| Output delay from clock TCK to output TDO | T <sub>TCKTDO</sub> | 11.0        | 11.0 | 11.0 | ns, max  |
| Maximum TCK clock frequency               | F <sub>TCK</sub>    | 33          | 33   | 33   | MHz, max |

<sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time.



Period Tolerance: the allowed input clock period change in nanoseconds.



Figure 1: Frequency Tolerance and Clock Jitter

# **Revision History**

| Date  | Version | Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11/98 | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 01/99 | 1.2     | Updated package drawings and specs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 02/99 | 1.3     | Update of package drawings, updated specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 05/99 | 1.4     | Addition of package drawings and specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 05/99 | 1.5     | Replaced FG 676 & FG680 package drawings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 07/99 | 1.6     | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. |
| 09/99 | 1.7     | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> .                                                                                                                                                                                                                                                                                                                                                          |
| 01/00 | 1.8     | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43.                                                                                                                                                                                                                                                                                                                                                                                                   |



| Date     | Version | Revision                                                                                                                                                                                                                                                          |  |  |  |  |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 01/00    | 1.9     | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes.                                                                |  |  |  |  |
| 03/00    | 2.0     | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration.                                                                                                                                              |  |  |  |  |
| 05/00    | 2.1     | Modified "Pins not listed" statement. Speed grade update to Final status.                                                                                                                                                                                         |  |  |  |  |
| 05/00    | 2.2     | Modified Table 18.                                                                                                                                                                                                                                                |  |  |  |  |
| 09/00    | 2.3     | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> |  |  |  |  |
| 10/00    | 2.4     | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul>                                                                                                  |  |  |  |  |
| 04/02/01 | 2.5     | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See the Virtex Data Sheet section.</li> </ul>                                                                             |  |  |  |  |
| 04/19/01 | 2.6     | Clarified TIOCKP and TIOCKON IOB Output Switching Characteristics descriptors.                                                                                                                                                                                    |  |  |  |  |
| 07/19/01 | 2.7     | Under Absolute Maximum Ratings, changed (T <sub>SOL</sub> ) to 220 °C.                                                                                                                                                                                            |  |  |  |  |
| 07/26/01 | 2.8     | Removed T <sub>SOL</sub> parameter and added footnote to Absolute Maximum Ratings table.                                                                                                                                                                          |  |  |  |  |
| 10/29/01 | 2.9     | <ul> <li>Updated the speed grade designations used in data sheets, and added Table 1, which<br/>shows the current speed grade designation for each device.</li> </ul>                                                                                             |  |  |  |  |
| 02/01/02 | 3.0     | Added footnote to DC Input and Output Levels table.                                                                                                                                                                                                               |  |  |  |  |
| 07/19/02 | 3.1     | <ul> <li>Removed mention of MIL-M-38510/605 specification.</li> <li>Added link to xapp158 from the Power-On Power Supply Requirements section.</li> </ul>                                                                                                         |  |  |  |  |
| 09/10/02 | 3.2     | <ul> <li>Added Clock CLK to IOB Input Switching Characteristics and IOB Output Switching<br/>Characteristics.</li> </ul>                                                                                                                                          |  |  |  |  |
| 03/01/13 | 4.0     | The products listed in this data sheet are obsolete. See XCN10016 for further information.                                                                                                                                                                        |  |  |  |  |

## **Virtex Data Sheet**

The Virtex Data Sheet contains the following modules:

- DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1)
- DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2)

- DS003-3, Virtex 2.5V FPGAs:
   DC and Switching Characteristics (Module 3)
- DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4)



Table 3: Virtex Pinout Tables (BGA)

| Pin Name  | Device | BG256 | BG352 | BG432 | BG560 |
|-----------|--------|-------|-------|-------|-------|
| GCK0      | All    | Y11   | AE13  | AL16  | AL17  |
| GCK1      | All    | Y10   | AF14  | AK16  | AJ17  |
| GCK2      | All    | A10   | B14   | A16   | D17   |
| GCK3      | All    | B10   | D14   | D17   | A17   |
| MO        | All    | Y1    | AD24  | AH28  | AJ29  |
| M1        | All    | U3    | AB23  | AH29  | AK30  |
| M2        | All    | W2    | AC23  | AJ28  | AN32  |
| CCLK      | All    | B19   | C3    | D4    | C4    |
| PROGRAM   | All    | Y20   | AC4   | АН3   | AM1   |
| DONE      | All    | W19   | AD3   | AH4   | AJ5   |
| INIT      | All    | U18   | AD2   | AJ2   | AH5   |
| BUSY/DOUT | All    | D18   | E4    | D3    | D4    |
| D0/DIN    | All    | C19   | D3    | C2    | E4    |
| D1        | All    | E20   | G1    | K4    | K3    |
| D2        | All    | G19   | J3    | K2    | L4    |
| D3        | All    | J19   | M3    | P4    | P3    |
| D4        | All    | M19   | R3    | V4    | W4    |
| D5        | All    | P19   | U4    | AB1   | AB5   |
| D6        | All    | T20   | V3    | AB3   | AC4   |
| D7        | All    | V19   | AC3   | AG4   | AJ4   |
| WRITE     | All    | A19   | D5    | B4    | D6    |
| CS        | All    | B18   | C4    | D5    | A2    |
| TDI       | All    | C17   | В3    | В3    | D5    |
| TDO       | All    | A20   | D4    | C4    | E6    |
| TMS       | All    | D3    | D23   | D29   | B33   |
| TCK       | All    | A1    | C24   | D28   | E29   |
| DXN       | All    | W3    | AD23  | AH27  | AK29  |
| DXP       | All    | V4    | AE24  | AK29  | AJ28  |



Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued)

| Pin Name                                                                          | Device     | FG256                                                                                                                                                                                               | FG456                                                                                                                                                                                                                                  | FG676                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | FG680                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>REF</sub> , Bank 7                                                         | XCV50      | C1, H3                                                                                                                                                                                              | N/A                                                                                                                                                                                                                                    | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | N/A                                                                                                                                                                                                                                                                                                                                                                     |
| (V <sub>REF</sub> pins are listed incrementally. Connect all pins listed for both | XCV100/150 | + D1                                                                                                                                                                                                | E2, H4, K3                                                                                                                                                                                                                             | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | N/A                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                   | XCV200/300 | + B1                                                                                                                                                                                                | + D2                                                                                                                                                                                                                                   | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | N/A                                                                                                                                                                                                                                                                                                                                                                     |
| the required device and all smaller devices                                       | XCV400     | N/A                                                                                                                                                                                                 | N/A                                                                                                                                                                                                                                    | F4, G4, K6, M2,<br>M5                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | N/A                                                                                                                                                                                                                                                                                                                                                                     |
| listed in the same package.)                                                      | XCV600     | N/A                                                                                                                                                                                                 | N/A                                                                                                                                                                                                                                    | + H1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | E38, G38, L36,<br>N36, U36, U38                                                                                                                                                                                                                                                                                                                                         |
| Within each bank, if input reference voltage                                      | XCV800     | N/A                                                                                                                                                                                                 | N/A                                                                                                                                                                                                                                    | + K1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | + N38                                                                                                                                                                                                                                                                                                                                                                   |
| is not required, all V <sub>REF</sub> pins are general I/O.                       | XCV1000    | N/A                                                                                                                                                                                                 | N/A                                                                                                                                                                                                                                    | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | + F36                                                                                                                                                                                                                                                                                                                                                                   |
| GND                                                                               | All        | A1, A16, B2,<br>B15, F6, F7,<br>F10, F11,<br>G6, G7, G8,<br>G9, G10,<br>G11, H7,<br>H8, H9, H10,<br>J7, J8, J9,<br>J10, K6, K7,<br>K8, K9, K10,<br>K11, L6, L7,<br>L10, L11,<br>R2, R15, T1,<br>T16 | A1, A22, B2, B21, C3, C20, J9, J10, J11, J12, J13, J14, K9, K10, K11, K12, K13, K14, L9, L10, L11, L12, L13, L14, M9, M10, M11, M12, M13, M14, N9, N10, N11, N12, N13, N14, P9, P10, P11, P12, P13, P14, Y3, Y20, AA2, AA21, AB1, AB22 | A1, A26, B2, B9, B14, B18, B25, C3, C24, D4, D23, E5, E22, J2, J25, K10, K11, K12, K13, K14, K15, K16, K17, L10, L11, L12, L13, L14, L15, L16, L17, M10, M11, M12, M13, M14, M15, M16, M17, N2, N10, N11, N12, N13, N14, N15, N16, N17, P10, P11, P12, P13, P14, P15, P16, P17, P25, R10, R11, R12, R13, R14, R15, R16, R17, T10, T11, T12, T13, T14, T15, T16, T17, U10, U11, U12, U13, U14, U15, U16, U17, V2, V25, AB5, AB22, AC4, AC23, AD3, AD24, AE2, AE9, AE13, AE18, AE25, AF1, AF26 | A1, A2, A3, A37, A38, A39, AA5, AA35, AH4, AH5, AH35, AR19, AR20, AR21, AR28, AR35, AT4, AT12, AT20, AT28, AT36, AU1, AU3, AU20, AU37, AU39, AV1, AV2, AV38, AV39, AW1, AW2, AW3, AW37, AW38, AW37, AW38, AW39, B1, B2, B38, B39, C1, C3, C20, C37, C39, D4, D12, D20, D28, D36, E5, E12, E19, E20, E21, E28, E35, M4, M5, M35, M36, W5, W35, Y3, Y4, Y5, Y35, Y36, Y37 |



### **TQ144 Pin Function Diagram**



Figure 2: TQ144 Pin Function Diagram



### **BG432 Pin Function Diagram**



DS003\_21\_100300

Figure 6: BG432 Pin Function Diagram



### **FG456 Pin Function Diagram**



(Top view)

Figure 9: FG456 Pin Function Diagram

### Notes:

Packages FG456 and FG676 are layout compatible.



### **FG680 Pin Function Diagram**



Figure 11: FG680 Pin Function Diagram