



Welcome to **E-XFL.COM** 

**Understanding Embedded - FPGAs (Field Programmable Gate Array)** 

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 864                                                        |
| Number of Logic Elements/Cells | 3888                                                       |
| Total RAM Bits                 | 49152                                                      |
| Number of I/O                  | 180                                                        |
| Number of Gates                | 164674                                                     |
| Voltage - Supply               | 2.375V ~ 2.625V                                            |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 256-BBGA                                                   |
| Supplier Device Package        | 256-PBGA (27x27)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xcv150-4bg256c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



DS003-2 (v4.0) March 1, 2013

# Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays

### **Product Specification**

The output buffer and all of the IOB control signals have independent polarity controls.



vao\_b.eps

Figure 1: Virtex Architecture Overview

All pads are protected against damage from electrostatic discharge (ESD) and from over-voltage transients. Two forms of over-voltage protection are provided, one that permits 5 V compliance, and one that does not. For 5 V compliance, a Zener-like structure connected to ground turns on when the output rises to approximately 6.5 V. When PCI 3.3 V compliance is required, a conventional clamp diode is connected to the output supply voltage,  $V_{\rm CCO}$ .

Optional pull-up and pull-down resistors and an optional weak-keeper circuit are attached to each pad. Prior to configuration, all pins not involved in configuration are forced into their high-impedance state. The pull-down resistors and the weak-keeper circuits are inactive, but inputs can optionally be pulled up.

The activation of pull-up resistors prior to configuration is controlled on a global basis by the configuration mode pins. If the pull-up resistors are not activated, all the pins will float. Consequently, external pull-up or pull-down resistors must be provided on pins required to be at a well-defined logic level prior to configuration.

All Virtex IOBs support IEEE 1149.1-compatible boundary scan testing.

# **Architectural Description**

# **Virtex Array**

The Virtex user-programmable gate array, shown in Figure 1, comprises two major configurable elements: configurable logic blocks (CLBs) and input/output blocks (IOBs).

- CLBs provide the functional elements for constructing logic
- IOBs provide the interface between the package pins and the CLBs

CLBs interconnect through a general routing matrix (GRM). The GRM comprises an array of routing switches located at the intersections of horizontal and vertical routing channels. Each CLB nests into a VersaBlock™ that also provides local routing resources to connect the CLB to the GRM.

The VersaRing<sup>™</sup> I/O interface provides additional routing resources around the periphery of the device. This routing improves I/O routability and facilitates pin locking.

The Virtex architecture also includes the following circuits that connect to the GRM.

- Dedicated block memories of 4096 bits each
- Clock DLLs for clock-distribution delay compensation and clock domain control
- 3-State buffers (BUFTs) associated with each CLB that drive dedicated segmentable horizontal routing resources

Values stored in static memory cells control the configurable logic elements and interconnect resources. These values load into the memory cells on power-up, and can reload if necessary to change the function of the device.

# Input/Output Block

The Virtex IOB, Figure 2, features SelectIO™ inputs and outputs that support a wide variety of I/O signalling standards, see Table 1.

The three IOB storage elements function either as edge-triggered D-type flip-flops or as level sensitive latches. Each IOB has a clock signal (CLK) shared by the three flip-flops and independent clock enable signals for each flip-flop.

In addition to the CLK and CE control signals, the three flip-flops share a Set/Reset (SR). For each flip-flop, this signal can be independently configured as a synchronous Set, a synchronous Reset, an asynchronous Preset, or an asynchronous Clear.

© 1999-2013 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.



### Input Path

A buffer In the Virtex IOB input path routes the input signal either directly to internal logic or through an optional input flip-flop.

An optional delay element at the D-input of this flip-flop eliminates pad-to-pad hold time. The delay is matched to the internal clock-distribution delay of the FPGA, and when used, assures that the pad-to-pad hold time is zero.

Each input buffer can be configured to conform to any of the low-voltage signalling standards supported. In some of these standards the input buffer utilizes a user-supplied threshold voltage, V<sub>REF</sub>. The need to supply V<sub>REF</sub> imposes constraints on which standards can used in close proximity to each other. See I/O Banking, page 3.

There are optional pull-up and pull-down resistors at each user I/O input for use after configuration. Their value is in the range 50 k $\Omega$  – 100 k $\Omega$ .

### **Output Path**

The output path includes a 3-state output buffer that drives the output signal onto the pad. The output signal can be routed to the buffer directly from the internal logic or through an optional IOB output flip-flop.

The 3-state control of the output can also be routed directly from the internal logic or through a flip-flip that provides synchronous enable and disable.

Each output driver can be individually programmed for a wide range of low-voltage signalling standards. Each output buffer can source up to 24 mA and sink up to 48mA. Drive strength and slew rate controls minimize bus transients.

In most signalling standards, the output High voltage depends on an externally supplied  $V_{CCO}$  voltage. The need to supply  $V_{CCO}$  imposes constraints on which standards can be used in close proximity to each other. See **I/O Banking**, page 3.

An optional weak-keeper circuit is connected to each output. When selected, the circuit monitors the voltage on the pad and weakly drives the pin High or Low to match the input signal. If the pin is connected to a multiple-source signal, the weak keeper holds the signal in its last state if all drivers are disabled. Maintaining a valid logic level in this way eliminates bus chatter.

Because the weak-keeper circuit uses the IOB input buffer to monitor the input level, an appropriate  $V_{\text{REF}}$  voltage must be provided if the signalling standard requires one. The provision of this voltage must comply with the I/O banking rules.

### I/O Banking

Some of the I/O standards described above require  $V_{CCO}$  and/or  $V_{REF}$  voltages. These voltages externally and connected to device pins that serve groups of IOBs, called banks. Consequently, restrictions exist about which I/O standards can be combined within a given bank.

Eight I/O banks result from separating each edge of the FPGA into two banks, as shown in Figure 3. Each bank has multiple  $V_{\rm CCO}$  pins, all of which must be connected to the same voltage. This voltage is determined by the output standards in use.



X8778\_b

Figure 3: Virtex I/O Banks

Within a bank, output standards can be mixed only if they use the same  $V_{CCO}$ . Compatible standards are shown in Table 2. GTL and GTL+ appear under all voltages because their open-drain outputs do not depend on  $V_{CCO}$ .

Table 2: Compatible Output Standards

| V <sub>CCO</sub> | Compatible Standards                               |
|------------------|----------------------------------------------------|
| 3.3 V            | PCI, LVTTL, SSTL3 I, SSTL3 II, CTT, AGP, GTL, GTL+ |
| 2.5 V            | SSTL2 I, SSTL2 II, LVCMOS2, GTL, GTL+              |
| 1.5 V            | HSTL I, HSTL III, HSTL IV, GTL, GTL+               |

Some input standards require a user-supplied threshold voltage,  $V_{REF}$  In this case, certain user-I/O pins are automatically configured as inputs for the  $V_{REF}$  voltage. Approximately one in six of the I/O pins in the bank assume this role

The  $V_{REF}$  pins within a bank are interconnected internally and consequently only one  $V_{REF}$  voltage can be used within each bank. All  $V_{REF}$  pins in the bank, however, must be connected to the external voltage source for correct operation.

Within a bank, inputs that require  $V_{REF}$  can be mixed with those that do not. However, only one  $V_{REF}$  voltage can be used within a bank. Input buffers that use  $V_{REF}$  are not 5 V tolerant. LVTTL, LVCMOS2, and PCI 33 MHz 5 V, are 5 V tolerant.

The  $V_{CCO}$  and  $V_{REF}$  pins for each bank appear in the device Pinout tables and diagrams. The diagrams also show the bank affiliation of each I/O.

Within a given package, the number of  $V_{REF}$  and  $V_{CCO}$  pins can vary depending on the size of device. In larger devices,



### Master-Serial Mode

In master-serial mode, the CCLK output of the FPGA drives a Xilinx Serial PROM that feeds bit-serial data to the DIN input. The FPGA accepts this data on each rising CCLK edge. After the FPGA has been loaded, the data for the next device in a daisy-chain is presented on the DOUT pin after the rising CCLK edge.

The interface is identical to slave-serial except that an internal oscillator is used to generate the configuration clock (CCLK). A wide range of frequencies can be selected for CCLK which always starts at a slow default frequency. Configuration bits then switch CCLK to a higher frequency for the remainder of the configuration. Switching to a lower frequency is prohibited.

The CCLK frequency is set using the ConfigRate option in the bitstream generation software. The maximum CCLK frequency that can be selected is 60 MHz. When selecting a CCLK frequency, ensure that the serial PROM and any daisy-chained FPGAs are fast enough to support the clock rate.

On power-up, the CCLK frequency is 2.5 MHz. This frequency is used until the ConfigRate bits have been loaded when the frequency changes to the selected ConfigRate. Unless a different frequency is specified in the design, the default ConfigRate is 4 MHz.

Figure 12 shows a full master/slave system. In this system, the left-most device operates in master-serial mode. The remaining devices operate in slave-serial mode. The SPROM RESET pin is driven by  $\overline{\text{INIT}}$ , and the  $\overline{\text{CE}}$  input is driven by DONE. There is the potential for contention on the DONE pin, depending on the start-up sequence options chosen.

Figure 14 shows the timing of master-serial configuration. Master-serial mode is selected by a <000> or <100> on the mode pins (M2, M1, M0). Table 8 shows the timing information for Figure 14.



Figure 14: Master-Serial Mode Programming Switching Characteristics

At power-up,  $V_{CC}$  must rise from 1.0 V to  $V_{CC}$  min in less than 50 ms, otherwise delay configuration by pulling PROGRAM Low until  $V_{CC}$  is valid.

The sequence of operations necessary to configure a Virtex FPGA serially appears in Figure 15.

### SelectMAP Mode

The SelectMAP mode is the fastest configuration option. Byte-wide data is written into the FPGA with a BUSY flag controlling the flow of data.

An external data source provides a byte stream, CCLK, a Chip Select  $(\overline{CS})$  signal and a Write signal  $(\overline{WRITE})$ . If BUSY is asserted (High) by the FPGA, the data must be held until BUSY goes Low.

Data can also be read using the SelectMAP mode. If WRITE is not asserted, configuration data is read out of the FPGA as part of a readback operation.

In the SelectMAP mode, multiple Virtex devices can be chained in parallel. DATA pins (D7:D0), CCLK, WRITE, BUSY, PROGRAM, DONE, and INIT can be connected in parallel between all the FPGAs. Note that the data is organized with the MSB of each byte on pin DO and the LSB of each byte on D7. The CS pins are kept separate, insuring that each FPGA can be selected individually. WRITE should be Low before loading the first bitstream and returned High after the last device has been programmed. Use  $\overline{\text{CS}}$  to select the appropriate FPGA for loading the bitstream and sending the configuration data. at the end of the bitstream, deselect the loaded device and select the next target FPGA by setting its  $\overline{\text{CS}}$  pin High. A free-running oscillator or other externally generated signal can be used for CCLK. The BUSY signal can be ignored for frequencies below 50 MHz. For details about frequencies above 50 MHz, see XAPP138, Virtex Configuration and Readback. Once all the devices have been programmed, the DONE pin goes High.





Figure 17: SelectMAP Flowchart for Write Operation

### **Abort**

During a given assertion of  $\overline{\text{CS}}$ , the user cannot switch from a write to a read, or vice-versa. This action causes the current packet command to be aborted. The device will remain BUSY until the aborted operation has completed. Following an abort, data is assumed to be unaligned to word boundar-

ies, and the FPGA requires a new synchronization word prior to accepting any new packets.

To initiate an abort during a write operation, de-assert WRITE. At the rising edge of CCLK, an abort is initiated, as shown in Figure 18.



# Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays

DS003-3 (v4.0) March 1, 2013

**Production Product Specification** 

# Virtex Electrical Characteristics Definition of Terms

Electrical and switching characteristics are specified on a per-speed-grade basis and can be designated as Advance, Preliminary, or Production. Each designation is defined as follows:

**Advance**: These speed files are based on simulations only and are typically available soon after device design specifications are frozen. Although speed grades with this designation are considered relatively stable and conservative, some under-reporting might still occur.

**Preliminary**: These speed files are based on complete ES (engineering sample) silicon characterization. Devices and speed grades with this designation are intended to give a better indication of the expected performance of production silicon. The probability of under-reporting delays is greatly reduced as compared to Advance data.

**Production**: These speed files are released once enough production silicon of a particular device family member has been characterized to provide full correlation between speed files and devices over numerous production lots. There is no under-reporting of delays, and customers receive formal notification of any subsequent changes. Typically, the slowest speed grades transition to Production before faster speed grades.

All specifications are representative of worst-case supply voltage and junction temperature conditions. The parameters included are common to popular designs and typical applications. Contact the factory for design considerations requiring more detailed information.

Table 1 correlates the current status of each Virtex device with a corresponding speed file designation.

Table 1: Virtex Device Speed Grade Designations

|         | Speed Grade Designations |             |            |  |  |  |
|---------|--------------------------|-------------|------------|--|--|--|
| Device  | Advance                  | Preliminary | Production |  |  |  |
| XCV50   |                          |             | -6, -5, -4 |  |  |  |
| XCV100  |                          |             | -6, -5, -4 |  |  |  |
| XCV150  |                          |             | -6, -5, -4 |  |  |  |
| XCV200  |                          |             | -6, -5, -4 |  |  |  |
| XCV300  |                          |             | -6, -5, -4 |  |  |  |
| XCV400  |                          |             | -6, -5, -4 |  |  |  |
| XCV600  |                          |             | -6, -5, -4 |  |  |  |
| XCV800  |                          |             | -6, -5, -4 |  |  |  |
| XCV1000 |                          |             | -6, -5, -4 |  |  |  |

All specifications are subject to change without notice.



|                                                        |                |                                            |         | Speed   | Grade      |         |         |
|--------------------------------------------------------|----------------|--------------------------------------------|---------|---------|------------|---------|---------|
| Description                                            | Device         | Symbol                                     | Min     | -6      | -5         | -4      | Units   |
| Setup and Hold Times with resp register <sup>(1)</sup> | ect to Clock ( | CLK at IOB input                           |         | Setup   | Time / Hol | d Time  |         |
| Pad, no delay                                          | All            | T <sub>IOPICK</sub> /T <sub>IOICKP</sub>   | 0.8 / 0 | 1.6 / 0 | 1.8 / 0    | 2.0 / 0 | ns, min |
| Pad, with delay                                        | XCV50          | T <sub>IOPICKD</sub> /T <sub>IOICKPD</sub> | 1.9 / 0 | 3.7 / 0 | 4.1 / 0    | 4.7 / 0 | ns, min |
|                                                        | XCV100         |                                            | 1.9 / 0 | 3.7 / 0 | 4.1 / 0    | 4.7 / 0 | ns, min |
|                                                        | XCV150         |                                            | 1.9 / 0 | 3.8 / 0 | 4.3 / 0    | 4.9 / 0 | ns, min |
|                                                        | XCV200         |                                            | 2.0 / 0 | 3.9 / 0 | 4.4 / 0    | 5.0 / 0 | ns, min |
|                                                        | XCV300         |                                            | 2.0 / 0 | 3.9 / 0 | 4.4 / 0    | 5.0 / 0 | ns, min |
|                                                        | XCV400         |                                            | 2.1 / 0 | 4.1 / 0 | 4.6 / 0    | 5.3 / 0 | ns, min |
|                                                        | XCV600         |                                            | 2.1 / 0 | 4.2 / 0 | 4.7 / 0    | 5.4 / 0 | ns, min |
|                                                        | XCV800         |                                            | 2.2 / 0 | 4.4 / 0 | 4.9 / 0    | 5.6 / 0 | ns, min |
|                                                        | XCV1000        |                                            | 2.3 / 0 | 4.5 / 0 | 5.0 / 0    | 5.8 / 0 | ns, min |
| ICE input                                              | All            | T <sub>IOICECK</sub> /T <sub>IOCKICE</sub> | 0.37/ 0 | 0.8 / 0 | 0.9 / 0    | 1.0 / 0 | ns, max |
| Set/Reset Delays                                       |                |                                            |         |         |            |         |         |
| SR input (IFF, synchronous)                            | All            | T <sub>IOSRCKI</sub>                       | 0.49    | 1.0     | 1.1        | 1.3     | ns, max |
| SR input to IQ (asynchronous)                          | All            | T <sub>IOSRIQ</sub>                        | 0.70    | 1.4     | 1.6        | 1.8     | ns, max |
| GSR to output IQ                                       | All            | T <sub>GSRQ</sub>                          | 4.9     | 9.7     | 10.9       | 12.5    | ns, max |

<sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case", but if a "0" is listed, there is no positive hold time.

<sup>2.</sup> Input timing for LVTTL is measured at 1.4 V. For other I/O standards, see Table 3.



## **Clock Distribution Guidelines**

|                                          |         |                       | Speed Grade |      |      |         |
|------------------------------------------|---------|-----------------------|-------------|------|------|---------|
| Description                              | Device  | Symbol                | -6          | -5   | -4   | Units   |
| Global Clock Skew <sup>(1)</sup>         |         |                       |             |      |      |         |
| Global Clock Skew between IOB Flip-flops | XCV50   | T <sub>GSKEWIOB</sub> | 0.10        | 0.12 | 0.14 | ns, max |
|                                          | XCV100  |                       | 0.12        | 0.13 | 0.15 | ns, max |
|                                          | XCV150  |                       | 0.12        | 0.13 | 0.15 | ns, max |
|                                          | XCV200  |                       | 0.13        | 0.14 | 0.16 | ns, max |
|                                          | XCV300  |                       | 0.14        | 0.16 | 0.18 | ns, max |
|                                          | XCV400  |                       | 0.13        | 0.13 | 0.14 | ns, max |
|                                          | XCV600  |                       | 0.14        | 0.15 | 0.17 | ns, max |
|                                          | XCV800  |                       | 0.16        | 0.17 | 0.20 | ns, max |
|                                          | XCV1000 |                       | 0.20        | 0.23 | 0.25 | ns, max |

#### Notes:

# **Clock Distribution Switching Characteristics**

|                                         |                   | Speed Grade |     |            |     |         |
|-----------------------------------------|-------------------|-------------|-----|------------|-----|---------|
| Description                             | Symbol            | Min         | -6  | <b>-</b> 5 | -4  | Units   |
| GCLK IOB and Buffer                     |                   |             |     |            |     |         |
| Global Clock PAD to output.             | T <sub>GPIO</sub> | 0.33        | 0.7 | 0.8        | 0.9 | ns, max |
| Global Clock Buffer I input to O output | T <sub>GIO</sub>  | 0.34        | 0.7 | 0.8        | 0.9 | ns, max |

<sup>1.</sup> These clock-skew delays are provided for guidance only. They reflect the delays encountered in a typical design under worst-case conditions. Precise values for a particular design are provided by the timing analyzer.



# **CLB Arithmetic Switching Characteristics**

Setup times not listed explicitly can be approximated by decreasing the combinatorial delays by the setup time adjustment listed. Precise values are provided by the timing analyzer.

|                                                            |                                      |          | Speed   | Grade   |         |         |
|------------------------------------------------------------|--------------------------------------|----------|---------|---------|---------|---------|
| Description                                                | Symbol                               | Min      | -6      | -5      | -4      | Units   |
| Combinatorial Delays                                       |                                      |          |         |         | •       | •       |
| F operand inputs to X via XOR                              | T <sub>OPX</sub>                     | 0.37     | 0.8     | 0.9     | 1.0     | ns, max |
| F operand input to XB output                               | T <sub>OPXB</sub>                    | 0.54     | 1.1     | 1.3     | 1.4     | ns, max |
| F operand input to Y via XOR                               | T <sub>OPY</sub>                     | 0.8      | 1.5     | 1.7     | 2.0     | ns, max |
| F operand input to YB output                               | T <sub>OPYB</sub>                    | 0.8      | 1.5     | 1.7     | 2.0     | ns, max |
| F operand input to COUT output                             | T <sub>OPCYF</sub>                   | 0.6      | 1.2     | 1.3     | 1.5     | ns, max |
| G operand inputs to Y via XOR                              | T <sub>OPGY</sub>                    | 0.46     | 1.0     | 1.1     | 1.2     | ns, max |
| G operand input to YB output                               | T <sub>OPGYB</sub>                   | 0.8      | 1.6     | 1.8     | 2.1     | ns, max |
| G operand input to COUT output                             | T <sub>OPCYG</sub>                   | 0.7      | 1.3     | 1.4     | 1.6     | ns, max |
| BX initialization input to COUT                            | T <sub>BXCY</sub>                    | 0.41     | 0.9     | 1.0     | 1.1     | ns, max |
| CIN input to X output via XOR                              | T <sub>CINX</sub>                    | 0.21     | 0.41    | 0.46    | 0.53    | ns, max |
| CIN input to XB                                            | T <sub>CINXB</sub>                   | 0.02     | 0.04    | 0.05    | 0.06    | ns, max |
| CIN input to Y via XOR                                     | T <sub>CINY</sub>                    | 0.23     | 0.46    | 0.52    | 0.6     | ns, max |
| CIN input to YB                                            | T <sub>CINYB</sub>                   | 0.23     | 0.45    | 0.51    | 0.6     | ns, max |
| CIN input to COUT output                                   | T <sub>BYP</sub>                     | 0.05     | 0.09    | 0.10    | 0.11    | ns, max |
| Multiplier Operation                                       |                                      |          |         |         |         | •       |
| F1/2 operand inputs to XB output via AND                   | T <sub>FANDXB</sub>                  | 0.18     | 0.36    | 0.40    | 0.46    | ns, max |
| F1/2 operand inputs to YB output via AND                   | T <sub>FANDYB</sub>                  | 0.40     | 0.8     | 0.9     | 1.1     | ns, max |
| F1/2 operand inputs to COUT output via AND                 | T <sub>FANDCY</sub>                  | 0.22     | 0.43    | 0.48    | 0.6     | ns, max |
| G1/2 operand inputs to YB output via AND                   | T <sub>GANDYB</sub>                  | 0.25     | 0.50    | 0.6     | 0.7     | ns, max |
| G1/2 operand inputs to COUT output via AND                 | T <sub>GANDCY</sub>                  | 0.07     | 0.13    | 0.15    | 0.17    | ns, max |
| Setup and Hold Times before/after Clock CLK <sup>(1)</sup> | Setup Time / Hold Time               |          |         |         | •       |         |
| CIN input to FFX                                           | T <sub>CCKX</sub> /T <sub>CKCX</sub> | 0.50 / 0 | 1.0 / 0 | 1.2 / 0 | 1.3 / 0 | ns, min |
| CIN input to FFY                                           | T <sub>CCKY</sub> /T <sub>CKCY</sub> | 0.53 / 0 | 1.1 / 0 | 1.2 / 0 | 1.4 / 0 | ns, min |

<sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time.



# **Block RAM Switching Characteristics**

|                                                            | Speed Grade                          |         |            |          |         |         |
|------------------------------------------------------------|--------------------------------------|---------|------------|----------|---------|---------|
| Description                                                | Symbol                               | Min     | -6         | -5       | -4      | Units   |
| Sequential Delays                                          |                                      |         |            |          |         |         |
| Clock CLK to DOUT output                                   | T <sub>BCKO</sub>                    | 1.7     | 3.4        | 3.8      | 4.3     | ns, max |
| Setup and Hold Times before/after Clock CLK <sup>(1)</sup> |                                      | Setu    | p Time / H | old Time |         |         |
| ADDR inputs                                                | T <sub>BACK</sub> /T <sub>BCKA</sub> | 0.6 / 0 | 1.2 / 0    | 1.3 / 0  | 1.5 / 0 | ns, min |
| DIN inputs                                                 | T <sub>BDCK</sub> /T <sub>BCKD</sub> | 0.6 / 0 | 1.2 / 0    | 1.3 / 0  | 1.5 / 0 | ns, min |
| EN input                                                   | T <sub>BECK</sub> /T <sub>BCKE</sub> | 1.3 / 0 | 2.6 / 0    | 3.0 / 0  | 3.4 / 0 | ns, min |
| RST input                                                  | T <sub>BRCK</sub> /T <sub>BCKR</sub> | 1.3 / 0 | 2.5 / 0    | 2.7 / 0  | 3.2 / 0 | ns, min |
| WEN input                                                  | T <sub>BWCK</sub> /T <sub>BCKW</sub> | 1.2 / 0 | 2.3 / 0    | 2.6 / 0  | 3.0 / 0 | ns, min |
| Clock CLK                                                  |                                      |         |            |          |         |         |
| Minimum Pulse Width, High                                  | T <sub>BPWH</sub>                    | 0.8     | 1.5        | 1.7      | 2.0     | ns, min |
| Minimum Pulse Width, Low                                   | T <sub>BPWL</sub>                    | 0.8     | 1.5        | 1.7      | 2.0     | ns, min |
| CLKA -> CLKB setup time for different ports                | T <sub>BCCS</sub>                    |         | 3.0        | 3.5      | 4.0     | ns, min |

#### Notes:

# **TBUF Switching Characteristics**

|                                        |                  | Speed Grade |      |      |      |         |
|----------------------------------------|------------------|-------------|------|------|------|---------|
| Description                            | Symbol           | Min         | -6   | -5   | -4   | Units   |
| Combinatorial Delays                   |                  |             |      |      |      |         |
| IN input to OUT output                 | T <sub>IO</sub>  | 0           | 0    | 0    | 0    | ns, max |
| TRI input to OUT output high-impedance | T <sub>OFF</sub> | 0.05        | 0.09 | 0.10 | 0.11 | ns, max |
| TRI input to valid data on OUT output  | T <sub>ON</sub>  | 0.05        | 0.09 | 0.10 | 0.11 | ns, max |

# **JTAG Test Access Port Switching Characteristics**

|                                           |                     | Speed Grade |      |      |          |
|-------------------------------------------|---------------------|-------------|------|------|----------|
| Description                               | Symbol              | -6          | -5   | -4   | Units    |
| TMS and TDI Setup times before TCK        | T <sub>TAPTCK</sub> | 4.0         | 4.0  | 4.0  | ns, min  |
| TMS and TDI Hold times after TCK          | T <sub>TCKTAP</sub> | 2.0         | 2.0  | 2.0  | ns, min  |
| Output delay from clock TCK to output TDO | T <sub>TCKTDO</sub> | 11.0        | 11.0 | 11.0 | ns, max  |
| Maximum TCK clock frequency               | F <sub>TCK</sub>    | 33          | 33   | 33   | MHz, max |

<sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time.



# **Virtex Pin-to-Pin Input Parameter Guidelines**

All devices are 100% functionally tested. Listed below are representative values for typical pin locations and normal clock loading. Values are expressed in nanoseconds unless otherwise noted

# Global Clock Set-Up and Hold for LVTTL Standard, with DLL

|                                                                                                                                                                                                          |                                        |         | Speed Grade |           |           |           |            |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------|-------------|-----------|-----------|-----------|------------|--|--|--|--|
| Description                                                                                                                                                                                              | Symbol                                 | Device  | Min         | -6        | -5        | -4        | Units      |  |  |  |  |
| Input Setup and Hold Time Relative to Global Clock Input Signal for LVTTL Standard. For data input with different standards, adjust the setup time delay by the values shown in Input Delay Adjustments. |                                        |         |             |           |           |           |            |  |  |  |  |
| No Delay<br>Global Clock and IFF, with DLL                                                                                                                                                               | T <sub>PSDLL</sub> /T <sub>PHDLL</sub> | XCV50   | 0.40 / -0.4 | 1.7 /-0.4 | 1.8 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |  |
|                                                                                                                                                                                                          |                                        | XCV100  | 0.40 /0.4   | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |  |
|                                                                                                                                                                                                          |                                        | XCV150  | 0.40 /0.4   | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |  |
|                                                                                                                                                                                                          |                                        | XCV200  | 0.40 /0.4   | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |  |
|                                                                                                                                                                                                          |                                        | XCV300  | 0.40 /0.4   | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |  |
|                                                                                                                                                                                                          |                                        | XCV400  | 0.40 /0.4   | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |  |
|                                                                                                                                                                                                          |                                        | XCV600  | 0.40 /0.4   | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |  |
|                                                                                                                                                                                                          |                                        | XCV800  | 0.40 /-0.4  | 1.7 /-0.4 | 1.9 /-0.4 | 2.1 /-0.4 | ns,<br>min |  |  |  |  |
|                                                                                                                                                                                                          |                                        | XCV1000 | 0.40 /-0.4  | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |  |

IFF = Input Flip-Flop or Latch

- 2. DLL output jitter is already included in the timing calculation.
- 3. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time.

<sup>1.</sup> Set-up time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load.



# Global Clock Set-Up and Hold for LVTTL Standard, without DLL

|                                                                     |                                      |         |         | Speed Grade |              |               |            |         |            |
|---------------------------------------------------------------------|--------------------------------------|---------|---------|-------------|--------------|---------------|------------|---------|------------|
| Description                                                         | Symbol                               | Device  | Min     | -6          | -5           | -4            | Units      |         |            |
| Input Setup and Hold Time Relat standards, adjust the setup time of |                                      |         |         |             | For data inp | ut with diffe | rent       |         |            |
| Full Delay Global Clock and IFF, without                            | T <sub>PSFD</sub> /T <sub>PHFD</sub> | XCV50   | 0.6 / 0 | 2.3 / 0     | 2.6 / 0      | 2.9 / 0       | ns,<br>min |         |            |
| DLL                                                                 |                                      | XCV100  | 0.6 / 0 | 2.3 / 0     | 2.6 / 0      | 3.0 / 0       | ns,<br>min |         |            |
|                                                                     |                                      | XCV150  | 0.6 / 0 | 2.4 / 0     | 2.7 / 0      | 3.1 / 0       | ns,<br>min |         |            |
|                                                                     |                                      | XCV200  | 0.7 / 0 | 2.5 / 0     | 2.8 / 0      | 3.2 / 0       | ns,<br>min |         |            |
|                                                                     |                                      | XCV300  | 0.7 / 0 | 2.5 / 0     | 2.8 / 0      | 3.2 / 0       | ns,<br>min |         |            |
|                                                                     |                                      |         |         | XCV400      | 0.7 / 0      | 2.6 / 0       | 2.9 / 0    | 3.3 / 0 | ns,<br>min |
|                                                                     |                                      | XCV600  | 0.7 / 0 | 2.6 / 0     | 2.9 / 0      | 3.3 / 0       | ns,<br>min |         |            |
|                                                                     |                                      | XCV800  | 0.7 / 0 | 2.7 / 0     | 3.1 / 0      | 3.5 / 0       | ns,<br>min |         |            |
|                                                                     |                                      | XCV1000 | 0.7 / 0 | 2.8 / 0     | 3.1 / 0      | 3.6 / 0       | ns,<br>min |         |            |

IFF = Input Flip-Flop or Latch

#### Notes: Notes:

- 1. Set-up time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load.
- 2. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time.



### **DLL Timing Parameters**

All devices are 100 percent functionally tested. Because of the difficulty in directly measuring many internal timing parameters, those parameters are derived from benchmark timing patterns. The following guidelines reflect worst-case values across the recommended operating conditions.

|                                    |                      | Speed Grade |     |     |       |     |     |       |
|------------------------------------|----------------------|-------------|-----|-----|-------|-----|-----|-------|
|                                    |                      | -           | -6  |     | -5 -4 |     | 4   |       |
| Description                        | Symbol               | Min         | Max | Min | Max   | Min | Max | Units |
| Input Clock Frequency (CLKDLLHF)   | FCLKINHF             | 60          | 200 | 60  | 180   | 60  | 180 | MHz   |
| Input Clock Frequency (CLKDLL)     | FCLKINLF             | 25          | 100 | 25  | 90    | 25  | 90  | MHz   |
| Input Clock Pulse Width (CLKDLLHF) | T <sub>DLLPWHF</sub> | 2.0         | -   | 2.4 | -     | 2.4 | -   | ns    |
| Input Clock Pulse Width (CLKDLL)   | T <sub>DLLPWLF</sub> | 2.5         | -   | 3.0 |       | 3.0 | -   | ns    |

#### Notes:

### **DLL Clock Tolerance, Jitter, and Phase Information**

All DLL output jitter and phase specifications determined through statistical measurement at the package pins using a clock mirror configuration and matched drivers.

|                                                                |                     |                    | CLKDLLHF |       | CLKDLL |       |       |
|----------------------------------------------------------------|---------------------|--------------------|----------|-------|--------|-------|-------|
| Description                                                    | Symbol              | F <sub>CLKIN</sub> | Min      | Max   | Min    | Max   | Units |
| Input Clock Period Tolerance                                   | T <sub>IPTOL</sub>  |                    | -        | 1.0   | -      | 1.0   | ns    |
| Input Clock Jitter Tolerance (Cycle to Cycle)                  | T <sub>IJITCC</sub> |                    | -        | ± 150 | -      | ± 300 | ps    |
| Time Required for DLL to Acquire Lock                          | T <sub>LOCK</sub>   | > 60 MHz           | -        | 20    | -      | 20    | μs    |
|                                                                |                     | 50 - 60 MHz        | -        | -     | -      | 25    | μs    |
|                                                                |                     | 40 - 50 MHz        | -        | -     | -      | 50    | μs    |
|                                                                |                     | 30 - 40 MHz        | -        | -     | -      | 90    | μs    |
|                                                                |                     | 25 - 30 MHz        | -        | -     | -      | 120   | μs    |
| Output Jitter (cycle-to-cycle) for any DLL Clock Output (1)    | T <sub>OJITCC</sub> |                    |          | ± 60  |        | ± 60  | ps    |
| Phase Offset between CLKIN and CLKO <sup>(2)</sup>             | T <sub>PHIO</sub>   |                    |          | ± 100 |        | ± 100 | ps    |
| Phase Offset between Clock Outputs on the DLL <sup>(3)</sup>   | T <sub>PHOO</sub>   |                    |          | ± 140 |        | ± 140 | ps    |
| Maximum Phase Difference between CLKIN and CLKO <sup>(4)</sup> | T <sub>PHIOM</sub>  |                    |          | ± 160 |        | ± 160 | ps    |
| Maximum Phase Difference between Clock Outputs on the DLL (5)  | T <sub>PHOOM</sub>  |                    |          | ± 200 |        | ± 200 | ps    |

- 1. Output Jitter is cycle-to-cycle jitter measured on the DLL output clock, excluding input clock jitter.
- Phase Offset between CLKIN and CLKO is the worst-case fixed time difference between rising edges of CLKIN and CLKO, excluding Output Jitter and input clock jitter.
- Phase Offset between Clock Outputs on the DLL is the worst-case fixed time difference between rising edges of any two DLL outputs, excluding Output Jitter and input clock jitter.
- 4. Maximum Phase Difference between CLKIN an CLKO is the sum of Output Jitter and Phase Offset between CLKIN and CLKO, or the greatest difference between CLKIN and CLKO rising edges due to DLL alone (excluding input clock jitter).
- Maximum Phase Difference between Clock Outputs on the DLL is the sum of Output Jitter and Phase Offset between any DLL
  clock outputs, or the greatest difference between any two DLL output rising edges sue to DLL alone (excluding input clock jitter).
- 6. All specifications correspond to Commercial Operating Temperatures (0°C to +85°C).

<sup>1.</sup> All specifications correspond to Commercial Operating Temperatures (0°C to + 85°C).



# Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays

DS003-4 (v4.0) March 1, 2013

**Production Product Specification** 

# **Virtex Pin Definitions**

Table 1: Special Purpose Pins

| Pin Name                                       | Dedicated<br>Pin | Direction                     | Description                                                                                                                                                                                                                |
|------------------------------------------------|------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GCK0, GCK1,<br>GCK2, GCK3                      | Yes              | Input                         | Clock input pins that connect to Global Clock Buffers. These pins become user inputs when not needed for clocks.                                                                                                           |
| M0, M1, M2                                     | Yes              | Input                         | Mode pins are used to specify the configuration mode.                                                                                                                                                                      |
| CCLK                                           | Yes              | Input or<br>Output            | The configuration Clock I/O pin: it is an input for SelectMAP and slave-serial modes, and output in master-serial mode. After configuration, it is input only, logic level = Don't Care.                                   |
| PROGRAM                                        | Yes              | Input                         | Initiates a configuration sequence when asserted Low.                                                                                                                                                                      |
| DONE                                           | Yes              | Bidirectional                 | Indicates that configuration loading is complete, and that the start-up sequence is in progress. The output can be open drain.                                                                                             |
| INIT                                           | No               | Bidirectional<br>(Open-drain) | When Low, indicates that the configuration memory is being cleared. The pin becomes a user I/O after configuration.                                                                                                        |
| BUSY/<br>DOUT                                  | No               | Output                        | In SelectMAP mode, BUSY controls the rate at which configuration data is loaded. The pin becomes a user I/O after configuration unless the SelectMAP port is retained.                                                     |
|                                                |                  |                               | In bit-serial modes, DOUT provides header information to downstream devices in a daisy-chain. The pin becomes a user I/O after configuration.                                                                              |
| D0/DIN,<br>D1, D2,<br>D3, D4,<br>D5, D6,<br>D7 | No               | Input or<br>Output            | In SelectMAP mode, D0 - D7 are configuration data pins. These pins become user I/Os after configuration unless the SelectMAP port is retained.  In bit-serial modes, DIN is the single data input. This pin becomes a user |
|                                                |                  | _                             | I/O after configuration.                                                                                                                                                                                                   |
| WRITE                                          | No               | Input                         | In SelectMAP mode, the active-low Write Enable signal. The pin becomes a user I/O after configuration unless the SelectMAP port is retained.                                                                               |
| CS                                             | No               | Input                         | In SelectMAP mode, the active-low Chip Select signal. The pin becomes a user I/O after configuration unless the SelectMAP port is retained.                                                                                |
| TDI, TDO,<br>TMS, TCK                          | Yes              | Mixed                         | Boundary-scan Test-Access-Port pins, as defined in IEEE 1149.1.                                                                                                                                                            |
| DXN, DXP                                       | Yes              | N/A                           | Temperature-sensing diode pins. (Anode: DXP, cathode: DXN)                                                                                                                                                                 |
| V <sub>CCINT</sub>                             | Yes              | Input                         | Power-supply pins for the internal core logic.                                                                                                                                                                             |
| V <sub>CCO</sub>                               | Yes              | Input                         | Power-supply pins for the output drivers (subject to banking rules)                                                                                                                                                        |
| V <sub>REF</sub>                               | No               | Input                         | Input threshold voltage pins. Become user I/Os when an external threshold voltage is not needed (subject to banking rules).                                                                                                |
| GND                                            | Yes              | Input                         | Ground                                                                                                                                                                                                                     |

<sup>© 1999-2013</sup> Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.



## **Virtex Pinout Information**

### **Pinout Tables**

See <a href="https://www.xilinx.com">www.xilinx.com</a> for updates or additional pinout information. For convenience, Table 2, Table 3 and Table 4 list the locations of special-purpose and power-supply pins. Pins not listed are either user I/Os or not connected, depending on the device/package combination. See the Pinout Diagrams starting on page 17 for any pins not listed for a particular part/package combination.

Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages)

| Pin Name           | Device | CS144                              | TQ144                              | PQ/HQ240                                              |
|--------------------|--------|------------------------------------|------------------------------------|-------------------------------------------------------|
| GCK0               | All    | K7                                 | 90                                 | 92                                                    |
| GCK1               | All    | M7                                 | 93                                 | 89                                                    |
| GCK2               | All    | A7                                 | 19                                 | 210                                                   |
| GCK3               | All    | A6                                 | 16                                 | 213                                                   |
| MO                 | All    | M1                                 | 110                                | 60                                                    |
| M1                 | All    | L2                                 | 112                                | 58                                                    |
| M2                 | All    | N2                                 | 108                                | 62                                                    |
| CCLK               | All    | B13                                | 38                                 | 179                                                   |
| PROGRAM            | All    | L12                                | 72                                 | 122                                                   |
| DONE               | All    | M12                                | 74                                 | 120                                                   |
| INIT               | All    | L13                                | 71                                 | 123                                                   |
| BUSY/DOUT          | All    | C11                                | 39                                 | 178                                                   |
| D0/DIN             | All    | C12                                | 40                                 | 177                                                   |
| D1                 | All    | E10                                | 45                                 | 167                                                   |
| D2                 | All    | E12                                | 47                                 | 163                                                   |
| D3                 | All    | F11                                | 51                                 | 156                                                   |
| D4                 | All    | H12                                | 59                                 | 145                                                   |
| D5                 | All    | J13                                | 63                                 | 138                                                   |
| D6                 | All    | J11                                | 65                                 | 134                                                   |
| D7                 | All    | K10                                | 70                                 | 124                                                   |
| WRITE              | All    | C10                                | 32                                 | 185                                                   |
| CS                 | All    | D10                                | 33                                 | 184                                                   |
| TDI                | All    | A11                                | 34                                 | 183                                                   |
| TDO                | All    | A12                                | 36                                 | 181                                                   |
| TMS                | All    | B1                                 | 143                                | 2                                                     |
| TCK                | All    | C3                                 | 2                                  | 239                                                   |
| V <sub>CCINT</sub> | All    | A9, B6, C5, G3,<br>G12, M5, M9, N6 | 10, 15, 25, 57, 84, 94,<br>99, 126 | 16, 32, 43, 77, 88, 104, 137, 148, 164, 198, 214, 225 |



Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) (Continued)

| Pin Name                                                                                                           | Device     | CS144                                                                                                                             | TQ144                                                         | PQ/HQ240                                                                                               |
|--------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| V <sub>CCO</sub>                                                                                                   | All        | Banks 0 and 1:<br>A2, A13, D7<br>Banks 2 and 3:<br>B12, G11, M13<br>Banks 4 and 5:<br>N1, N7, N13<br>Banks 6 and 7:<br>B2, G2, M2 | No I/O Banks in this package: 1, 17, 37, 55, 73, 92, 109, 128 | No I/O Banks in this package: 15, 30, 44, 61, 76, 90, 105, 121, 136, 150, 165, 180, 197, 212, 226, 240 |
| V <sub>RFF</sub> Bank 0                                                                                            | XCV50      | C4, D6                                                                                                                            | 5, 13                                                         | 218, 232                                                                                               |
| (V <sub>REF</sub> pins are listed                                                                                  | XCV100/150 | + B4                                                                                                                              | + 7                                                           | + 229                                                                                                  |
| incrementally. Connect                                                                                             | XCV200/300 | N/A                                                                                                                               | N/A                                                           | + 236                                                                                                  |
| all pins listed for both the required device                                                                       | XCV400     | N/A                                                                                                                               | N/A                                                           | + 215                                                                                                  |
| and all smaller devices                                                                                            | XCV600     | N/A                                                                                                                               | N/A                                                           | + 230                                                                                                  |
| listed in the same package.)                                                                                       | XCV800     | N/A                                                                                                                               | N/A                                                           | + 222                                                                                                  |
| Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O.           |            |                                                                                                                                   |                                                               |                                                                                                        |
| V <sub>REF</sub> , Bank 1                                                                                          | XCV50      | A10, B8                                                                                                                           | 22, 30                                                        | 191, 205                                                                                               |
| (V <sub>REF</sub> pins are listed                                                                                  | XCV100/150 | + D9                                                                                                                              | + 28                                                          | + 194                                                                                                  |
| incrementally. Connect all pins listed for both                                                                    | XCV200/300 | N/A                                                                                                                               | N/A                                                           | + 187                                                                                                  |
| the required device                                                                                                | XCV400     | N/A                                                                                                                               | N/A                                                           | + 208                                                                                                  |
| and all smaller devices listed in the same                                                                         | XCV600     | N/A                                                                                                                               | N/A                                                           | + 193                                                                                                  |
| package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV800     | N/A                                                                                                                               | N/A                                                           | + 201                                                                                                  |
| V <sub>REF</sub> , Bank 2                                                                                          | XCV50      | D11, F10                                                                                                                          | 42, 50                                                        | 157, 171                                                                                               |
| (V <sub>REF</sub> pins are listed                                                                                  | XCV100/150 | + D13                                                                                                                             | + 44                                                          | + 168                                                                                                  |
| incrementally. Connect all pins listed for both                                                                    | XCV200/300 | N/A                                                                                                                               | N/A                                                           | + 175                                                                                                  |
| the required device                                                                                                | XCV400     | N/A                                                                                                                               | N/A                                                           | + 154                                                                                                  |
| and all smaller devices listed in the same                                                                         | XCV600     | N/A                                                                                                                               | N/A                                                           | + 169                                                                                                  |
| package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV800     | N/A                                                                                                                               | N/A                                                           | + 161                                                                                                  |



Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) (Continued)

| Pin Name                                                                                                 | Device     | CS144                                                                        | TQ144                                                                      | PQ/HQ240                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>REF</sub> , Bank 6                                                                                | XCV50      | H2, K1                                                                       | 116, 123                                                                   | 36, 50                                                                                                                                         |
| (V <sub>REF</sub> pins are listed                                                                        | XCV100/150 | + J3                                                                         | + 118                                                                      | + 47                                                                                                                                           |
| incrementally. Connect all pins listed for both                                                          | XCV200/300 | N/A                                                                          | N/A                                                                        | + 54                                                                                                                                           |
| the required device                                                                                      | XCV400     | N/A                                                                          | N/A                                                                        | + 33                                                                                                                                           |
| and all smaller devices listed in the same                                                               | XCV600     | N/A                                                                          | N/A                                                                        | + 48                                                                                                                                           |
| package.)                                                                                                | XCV800     | N/A                                                                          | N/A                                                                        | + 40                                                                                                                                           |
| Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. |            |                                                                              |                                                                            |                                                                                                                                                |
| V <sub>REF</sub> , Bank 7                                                                                | XCV50      | D4, E1                                                                       | 133, 140                                                                   | 9, 23                                                                                                                                          |
| (V <sub>REF</sub> pins are listed                                                                        | XCV100/150 | + D2                                                                         | + 138                                                                      | + 12                                                                                                                                           |
| incrementally. Connect all pins listed for both                                                          | XCV200/300 | N/A                                                                          | N/A                                                                        | + 5                                                                                                                                            |
| the required device<br>and all smaller devices<br>listed in the same                                     | XCV400     | N/A                                                                          | N/A                                                                        | + 26                                                                                                                                           |
|                                                                                                          | XCV600     | N/A                                                                          | N/A                                                                        | + 11                                                                                                                                           |
| package.)                                                                                                | XCV800     | N/A                                                                          | N/A                                                                        | + 19                                                                                                                                           |
| Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. |            |                                                                              |                                                                            |                                                                                                                                                |
| GND                                                                                                      | All        | A1, B9, B11, C7,<br>D5, E4, E11, F1,<br>G10, J1, J12, L3,<br>L5, L7, L9, N12 | 9, 18, 26, 35, 46, 54, 64,<br>75, 83, 91, 100, 111, 120,<br>129, 136, 144, | 1, 8, 14, 22, 29, 37, 45, 51, 59, 69, 75, 83, 91, 98, 106, 112, 119, 129, 135, 143, 151, 158, 166, 172, 182, 190, 196, 204, 211, 219, 227, 233 |



Table 3: Virtex Pinout Tables (BGA) (Continued)

| Pin Name                                                                              | Device     | BG256    | BG352               | BG432                     | BG560                              |
|---------------------------------------------------------------------------------------|------------|----------|---------------------|---------------------------|------------------------------------|
| V <sub>REF</sub> , Bank 3                                                             | XCV50      | M18, V20 | N/A                 | N/A                       | N/A                                |
| (V <sub>REF</sub> pins are listed                                                     | XCV100/150 | + R19    | R4, V4, Y3          | N/A                       | N/A                                |
| incrementally. Connect all pins listed for both the required device and all           | XCV200/300 | + P18    | + AC2               | V2, AB4, AD4,<br>AF3      | N/A                                |
| smaller devices listed in the                                                         | XCV400     | N/A      | N/A                 | + U2                      | V4, W5,                            |
| same package.)                                                                        |            |          |                     |                           | AD3, AE5, AK2                      |
| Within each bank, if input reference voltage is not                                   | XCV600     | N/A      | N/A                 | + AC3                     | + AF1                              |
| required, all V <sub>REF</sub> pins are                                               | XCV800     | N/A      | N/A                 | + Y3                      | + AA4                              |
| general I/O.                                                                          | XCV1000    | N/A      | N/A                 | N/A                       | + AH4                              |
| V <sub>REF</sub> , Bank 4                                                             | XCV50      | V12, Y18 | N/A                 | N/A                       | N/A                                |
| (V <sub>REF</sub> pins are listed incrementally. Connect all                          | XCV100/150 | + W15    | AC12, AE5,<br>AE8,  | N/A                       | N/A                                |
| pins listed for both the required device and all smaller devices listed in the        | XCV200/300 | + V14    | + AE4               | AJ7, AL4, AL8,<br>AL13    | N/A                                |
| same package.) Within each bank, if input reference voltage is not                    | XCV400     | N/A      | N/A                 | + AK15                    | AL7, AL10,<br>AL16, AM4,<br>AM14   |
| required, all V <sub>REF</sub> pins are                                               | XCV600     | N/A      | N/A                 | + AK8                     | + AL9                              |
| general I/O.                                                                          | XCV800     | N/A      | N/A                 | + AJ12                    | + AK13                             |
|                                                                                       | XCV1000    | N/A      | N/A                 | N/A                       | + AN3                              |
| V <sub>REF</sub> , Bank 5                                                             | XCV50      | V9, Y3   | N/A                 | N/A                       | N/A                                |
| (V <sub>REF</sub> pins are listed incrementally. Connect all pins listed for both the | XCV100/150 | + W6     | AC15, AC18,<br>AD20 | N/A                       | N/A                                |
| required device and all smaller devices listed in the                                 | XCV200/300 | + V7     | + AE23              | AJ18, AJ25,<br>AK23, AK27 | N/A                                |
| within each bank, if input reference voltage is not                                   | XCV400     | N/A      | N/A                 | + AJ17                    | AJ18, AJ25,<br>AL20, AL24,<br>AL29 |
| required, all V <sub>REF</sub> pins are general I/O.                                  | XCV600     | N/A      | N/A                 | + AL24                    | + AM26                             |
|                                                                                       | XCV800     | N/A      | N/A                 | + AH19                    | + AN23                             |
|                                                                                       | XCV1000    | N/A      | N/A                 | N/A                       | + AK28                             |
| V <sub>REF</sub> , Bank 6                                                             | XCV50      | M2, R3   | N/A                 | N/A                       | N/A                                |
| (V <sub>REF</sub> pins are listed incrementally. Connect all                          | XCV100/150 | + T1     | R24, Y26,<br>AA25,  | N/A                       | N/A                                |
| pins listed for both the required device and all smaller devices listed in the        | XCV200/300 | + T3     | + AD26              | V28, AB28,<br>AE30, AF28  | N/A                                |
| same package.) Within each bank, if input                                             | XCV400     | N/A      | N/A                 | + U28                     | V29, Y32, AD31,<br>AE29, AK32      |
| reference voltage is not                                                              | XCV600     | N/A      | N/A                 | + AC28                    | + AE31                             |
| required, all V <sub>REF</sub> pins are general I/O.                                  | XCV800     | N/A      | N/A                 | + Y30                     | + AA30                             |
| general I/O.                                                                          | XCV1000    | N/A      | N/A                 | N/A                       | + AH30                             |



Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued)

| Pin Name                                                                                      | Device     | FG256    | FG456         | FG676                      | FG680                          |
|-----------------------------------------------------------------------------------------------|------------|----------|---------------|----------------------------|--------------------------------|
| V <sub>REF</sub> Bank 1                                                                       | XCV50      | B9, C11  | N/A           | N/A                        | N/A                            |
| (VREF pins are listed                                                                         | XCV100/150 | + E11    | A18, B13, E14 | N/A                        | N/A                            |
| incrementally. Connect all pins listed for both                                               | XCV200/300 | + A14    | + A19         | N/A                        | N/A                            |
| the required device and all smaller devices                                                   | XCV400     | N/A      | N/A           | A14, C20, C21,<br>D15, G16 | N/A                            |
| listed in the same package.) Within each bank, if                                             | XCV600     | N/A      | N/A           | + B19                      | B6, B8, B18,<br>D11, D13, D17  |
| input reference voltage                                                                       | XCV800     | N/A      | N/A           | + A17                      | + B14                          |
| is not required, all V <sub>REF</sub> pins are general I/O.                                   | XCV1000    | N/A      | N/A           | N/A                        | + B5                           |
| V <sub>REF</sub> , Bank 2                                                                     | XCV50      | F13, H13 | N/A           | N/A                        | N/A                            |
| (V <sub>REF</sub> pins are listed                                                             | XCV100/150 | + F14    | F21, H18, K21 | N/A                        | N/A                            |
| incrementally. Connect all pins listed for both                                               | XCV200/300 | + E13    | + D22         | N/A                        | N/A                            |
| the required device and all smaller devices listed in the same package.) Within each bank, if | XCV400     | N/A      | N/A           | F24, H23, K20,<br>M23, M26 | N/A                            |
|                                                                                               | XCV600     | N/A      | N/A           | + G26                      | G1, H4, J1, L2,<br>V5, W3      |
| input reference voltage                                                                       | XCV800     | N/A      | N/A           | + K25                      | + N1                           |
| is not required, all V <sub>REF</sub> pins are general I/O.                                   | XCV1000    | N/A      | N/A           | N/A                        | + D2                           |
| V <sub>REF</sub> , Bank 3                                                                     | XCV50      | K16, L14 | N/A           | N/A                        | N/A                            |
| (V <sub>REF</sub> pins are listed                                                             | XCV100/150 | + L13    | N21, R19, U21 | N/A                        | N/A                            |
| incrementally. Connect all pins listed for both                                               | XCV200/300 | + M13    | + U20         | N/A                        | N/A                            |
| the required device and all smaller devices listed in the same package.)                      | XCV400     | N/A      | N/A           | R23, R25, U21,<br>W22, W23 | N/A                            |
|                                                                                               | XCV600     | N/A      | N/A           | + W26                      | AC1, AJ2, AK3,<br>AL4, AR1, Y1 |
| Within each bank, if input reference voltage                                                  | XCV800     | N/A      | N/A           | + U25                      | + AF3                          |
| is not required, all V <sub>REF</sub> pins are general I/O.                                   | XCV1000    | N/A      | N/A           | N/A                        | + AP4                          |



# **FG456 Pin Function Diagram**



(Top view)

Figure 9: FG456 Pin Function Diagram

### Notes:

Packages FG456 and FG676 are layout compatible.



# **Revision History**

| Date        | Version | Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11/98       | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 01/99-02/99 | 1.2-1.3 | Both versions updated package drawings and specs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 05/99       | 1.4     | Addition of package drawings and specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 05/99       | 1.5     | Replaced FG 676 & FG680 package drawings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 07/99       | 1.6     | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. |
| 09/99       | 1.7     | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> .                                                                                                                                                                                                                                                                                                                                                          |
| 01/00       | 1.8     | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 01/00       | 1.9     | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 03/00       | 2.0     | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 05/00       | 2.1     | Modified "Pins not listed" statement. Speed grade update to Final status.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 05/00       | 2.2     | Modified Table 18.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 09/00       | 2.3     | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                      |
| 10/00       | 2.4     | <ul> <li>Corrected pinout info for devices in the BG256, BG432, and BG560 pkgs in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 04/02/01    | 2.5     | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See section Virtex Data Sheet, below.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 04/19/01    | 2.6     | Corrected pinout information for FG676 device in Table 4. (Added AB22 pin.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 07/19/01    | 2.7     | <ul> <li>Clarified V<sub>CCINT</sub> pinout information and added AE19 pin for BG352 devices in Table 3.</li> <li>Changed pinouts listed for BG352 XCV400 devices in banks 0 thru 7.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 07/19/02    | 2.8     | Changed pinouts listed for GND in TQ144 devices (see Table 2).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 03/01/13    | 4.0     | The products listed in this data sheet are obsolete. See XCN10016 for further information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

## **Virtex Data Sheet**

The Virtex Data Sheet contains the following modules:

- DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1)
- DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2)

- DS003-3, Virtex 2.5V FPGAs: DC and Switching Characteristics (Module 3)
- DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4)