Welcome to **E-XFL.COM** **Understanding Embedded - FPGAs (Field Programmable Gate Array)** Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 864 | | Number of Logic Elements/Cells | 3888 | | Total RAM Bits | 49152 | | Number of I/O | 180 | | Number of Gates | 164674 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 256-BBGA | | Supplier Device Package | 256-PBGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xcv150-4bg256i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Virtex Architecture** Virtex devices feature a flexible, regular architecture that comprises an array of configurable logic blocks (CLBs) surrounded by programmable input/output blocks (IOBs), all interconnected by a rich hierarchy of fast, versatile routing resources. The abundance of routing resources permits the Virtex family to accommodate even the largest and most complex designs. Virtex FPGAs are SRAM-based, and are customized by loading configuration data into internal memory cells. In some modes, the FPGA reads its own configuration data from an external PROM (master serial mode). Otherwise, the configuration data is written into the FPGA (Select-MAP<sup>TM</sup>, slave serial, and JTAG modes). The standard Xilinx Foundation™ and Alliance Series™ Development systems deliver complete design support for Virtex, covering every aspect from behavioral and schematic entry, through simulation, automatic design translation and implementation, to the creation, downloading, and readback of a configuration bit stream. ## **Higher Performance** Virtex devices provide better performance than previous generations of FPGA. Designs can achieve synchronous system clock rates up to 200 MHz including I/O. Virtex inputs and outputs comply fully with PCI specifications, and interfaces can be implemented that operate at 33 MHz or 66 MHz. Additionally, Virtex supports the hot-swapping requirements of Compact PCI. Xilinx thoroughly benchmarked the Virtex family. While performance is design-dependent, many designs operated internally at speeds in excess of 100 MHz and can achieve 200 MHz. Table 2 shows performance data for representative circuits, using worst-case timing parameters. Table 2: Performance for Common Circuit Functions | Function | Bits | Virtex -6 | |-----------------------|---------|-----------| | Register-to-Register | | | | Adder | 16 | 5.0 ns | | Audei | 64 | 7.2 ns | | Pipelined Multiplier | 8 x 8 | 5.1 ns | | | 16 x 16 | 6.0 ns | | Address Decoder | 16 | 4.4 ns | | | 64 | 6.4 ns | | 16:1 Multiplexer | | 5.4 ns | | Parity Tree | 9 | 4.1 ns | | | 18 | 5.0 ns | | | 36 | 6.9 ns | | Chip-to-Chip | | | | HSTL Class IV | | 200 MHz | | LVTTL,16mA, fast slew | | 180 MHz | # **Revision History** | Date | Version | Revision | |-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/98 | 1.0 | Initial Xilinx release. | | 01/99-02/99 | 1.2-1.3 | Both versions updated package drawings and specs. | | 05/99 | 1.4 | Addition of package drawings and specifications. | | 05/99 | 1.5 | Replaced FG 676 & FG680 package drawings. | | 07/99 | 1.6 | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. | | 09/99 | 1.7 | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> . | | 01/00 | 1.8 | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43. | | 01/00 | 1.9 | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes. | | 03/00 | 2.0 | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration. | | 05/00 | 2.1 | Modified "Pins not listed" statement. Speed grade update to Final status. | | 05/00 | 2.2 | Modified Table 18. | | 09/00 | 2.3 | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> | | 10/00 | 2.4 | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul> | | 04/01 | 2.5 | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See Virtex Data Sheet section.</li> </ul> | | 03/13 | 4.0 | The products listed in this data sheet are obsolete. See XCN10016 for further information. | ## **Virtex Data Sheet** The Virtex Data Sheet contains the following modules: - DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1) - DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2) - DS003-3, Virtex 2.5V FPGAs: DC and Switching Characteristics (Module 3) - DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4) more I/O pins convert to $V_{REF}$ pins. Since these are always a superset of the $V_{REF}$ pins used for smaller devices, it is possible to design a PCB that permits migration to a larger device if necessary. All the $V_{REF}$ pins for the largest device anticipated must be connected to the $V_{REF}$ voltage, and not used for I/O. In smaller devices, some $V_{CCO}$ pins used in larger devices do not connect within the package. These unconnected pins can be left unconnected externally, or can be connected to the $V_{CCO}$ voltage to permit migration to a larger device if necessary. In TQ144 and PQ/HQ240 packages, all $V_{CCO}$ pins are bonded together internally, and consequently the same $V_{CCO}$ voltage must be connected to all of them. In the CS144 package, bank pairs that share a side are interconnected internally, permitting four choices for $V_{CCO}$ . In both cases, the $V_{REF}$ pins remain internally connected as eight banks, and can be used as described previously. ## **Configurable Logic Block** The basic building block of the Virtex CLB is the logic cell (LC). An LC includes a 4-input function generator, carry logic, and a storage element. The output from the function generator in each LC drives both the CLB output and the D input of the flip-flop. Each Virtex CLB contains four LCs, organized in two similar slices, as shown in Figure 4. Figure 5 shows a more detailed view of a single slice. In addition to the four basic LCs, the Virtex CLB contains logic that combines function generators to provide functions of five or six inputs. Consequently, when estimating the number of system gates provided by a given device, each CLB counts as 4.5 LCs. ## Look-Up Tables Virtex function generators are implemented as 4-input look-up tables (LUTs). In addition to operating as a function generator, each LUT can provide a 16 x 1-bit synchronous RAM. Furthermore, the two LUTs within a slice can be combined to create a 16 x 2-bit or 32 x 1-bit synchronous RAM, or a 16x1-bit dual-port synchronous RAM. The Virtex LUT can also provide a 16-bit shift register that is ideal for capturing high-speed or burst-mode data. This mode can also be used to store data in applications such as Digital Signal Processing. ## Storage Elements The storage elements in the Virtex slice can be configured either as edge-triggered D-type flip-flops or as level-sensitive latches. The D inputs can be driven either by the function generators within the slice or directly from slice inputs, bypassing the function generators. In addition to Clock and Clock Enable signals, each Slice has synchronous set and reset signals (SR and BY). SR forces a storage element into the initialization state specified for it in the configuration. BY forces it into the opposite state. Alternatively, these signals can be configured to operate asynchronously. All of the control signals are independently invertible, and are shared by the two flip-flops within the slice. Figure 4: 2-Slice Virtex CLB ers with a common user interface regardless of their choice of entry and verification tools. The XDM software simplifies the selection of implementation options with pull-down menus and on-line help. Application programs ranging from schematic capture to Placement and Routing (PAR) can be accessed through the XDM software. The program command sequence is generated prior to execution, and stored for documentation. Several advanced software features facilitate Virtex design. RPMs, for example, are schematic-based macros with relative location constraints to guide their placement. They help ensure optimal implementation of common functions. For HDL design entry, the Xilinx FPGA Foundation development system provides interfaces to the following synthesis design environments. - Synopsys (FPGA Compiler, FPGA Express) - Exemplar (Spectrum) - Synplicity (Synplify) For schematic design entry, the Xilinx FPGA Foundation and alliance development system provides interfaces to the following schematic-capture design environments. - Mentor Graphics V8 (Design Architect, QuickSim II) - Viewlogic Systems (Viewdraw) Third-party vendors support many other environments. A standard interface-file specification, Electronic Design Interchange Format (EDIF), simplifies file transfers into and out of the development system. Virtex FPGAs supported by a unified library of standard functions. This library contains over 400 primitives and macros, ranging from 2-input AND gates to 16-bit accumulators, and includes arithmetic functions, comparators, counters, data registers, decoders, encoders, I/O functions, latches, Boolean functions, multiplexers, shift registers, and barrel shifters. The "soft macro" portion of the library contains detailed descriptions of common logic functions, but does not contain any partitioning or placement information. The performance of these macros depends, therefore, on the partitioning and placement obtained during implementation. RPMs, on the other hand, do contain predetermined partitioning and placement information that permits optimal implementation of these functions. Users can create their own library of soft macros or RPMs based on the macros and primitives in the standard library. The design environment supports hierarchical design entry, with high-level schematics that comprise major functional blocks, while lower-level schematics define the logic in these blocks. These hierarchical design elements are automatically combined by the implementation tools. Different design entry tools can be combined within a hierarchical design, thus allowing the most convenient entry method to be used for each portion of the design. ## **Design Implementation** The place-and-route tools (PAR) automatically provide the implementation flow described in this section. The partitioner takes the EDIF net list for the design and maps the logic into the architectural resources of the FPGA (CLBs and IOBs, for example). The placer then determines the best locations for these blocks based on their interconnections and the desired performance. Finally, the router interconnects the blocks. The PAR algorithms support fully automatic implementation of most designs. For demanding applications, however, the user can exercise various degrees of control over the process. User partitioning, placement, and routing information is optionally specified during the design-entry process. The implementation of highly structured designs can benefit greatly from basic floor planning. The implementation software incorporates Timing Wizard® timing-driven placement and routing. Designers specify timing requirements along entire paths during design entry. The timing path analysis routines in PAR then recognize these user-specified requirements and accommodate them. Timing requirements are entered on a schematic in a form directly relating to the system requirements, such as the targeted clock frequency, or the maximum allowable delay between two registers. In this way, the overall performance of the system along entire signal paths is automatically tailored to user-generated specifications. Specific timing information for individual nets is unnecessary. ## **Design Verification** In addition to conventional software simulation, FPGA users can use in-circuit debugging techniques. Because Xilinx devices are infinitely reprogrammable, designs can be verified in real time without the need for extensive sets of software simulation vectors. The development system supports both software simulation and in-circuit debugging techniques. For simulation, the system extracts the post-layout timing information from the design database, and back-annotates this information into the net list for use by the simulator. Alternatively, the user can verify timing-critical portions of the design using the TRACE® static timing analyzer. For in-circuit debugging, the development system includes a download and readback cable. This cable connects the FPGA in the target system to a PC or workstation. After downloading the design into the FPGA, the designer can single-step the logic, readback the contents of the flip-flops, and so observe the internal logic state. Simple modifications can be downloaded into the system in a matter of minutes. Figure 17: SelectMAP Flowchart for Write Operation #### **Abort** During a given assertion of $\overline{\text{CS}}$ , the user cannot switch from a write to a read, or vice-versa. This action causes the current packet command to be aborted. The device will remain BUSY until the aborted operation has completed. Following an abort, data is assumed to be unaligned to word boundar- ies, and the FPGA requires a new synchronization word prior to accepting any new packets. To initiate an abort during a write operation, de-assert WRITE. At the rising edge of CCLK, an abort is initiated, as shown in Figure 18. #### **Data Stream Format** Virtex devices are configured by sequentially loading frames of data. Table 11 lists the total number of bits required to configure each device. For more detailed information, see application note XAPP151 "Virtex Configuration Architecture Advanced Users Guide". Table 11: Virtex Bit-Stream Lengths | Device | # of Configuration Bits | |---------|-------------------------| | XCV50 | 559,200 | | XCV100 | 781,216 | | XCV150 | 1,040,096 | | XCV200 | 1,335,840 | | XCV300 | 1,751,808 | | XCV400 | 2,546,048 | | XCV600 | 3,607,968 | | XCV800 | 4,715,616 | | XCV1000 | 6,127,744 | ## Readback The configuration data stored in the Virtex configuration memory can be readback for verification. Along with the configuration data it is possible to readback the contents all flip-flops/latches, LUTRAMs, and block RAMs. This capability is used for real-time debugging. For more detailed information, see Application Note XAPP138: *Virtex FPGA Series Configuration and Readback*, available online at <a href="https://www.xilinx.com">www.xilinx.com</a>. # **Revision History** | Date | Version | Revision | |-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/98 | 1.0 | Initial Xilinx release. | | 01/99 | 1.2 | Updated package drawings and specs. | | 02/99 | 1.3 | Update of package drawings, updated specifications. | | 05/99 | 1.4 | Addition of package drawings and specifications. | | 05/99 | 1.5 | Replaced FG 676 & FG680 package drawings. | | 07/99 | 1.6 | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. | | 09/99 | 1.7 | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> . | | 01/00 | 1.8 | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43. | # Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays DS003-3 (v4.0) March 1, 2013 **Production Product Specification** # Virtex Electrical Characteristics Definition of Terms Electrical and switching characteristics are specified on a per-speed-grade basis and can be designated as Advance, Preliminary, or Production. Each designation is defined as follows: **Advance**: These speed files are based on simulations only and are typically available soon after device design specifications are frozen. Although speed grades with this designation are considered relatively stable and conservative, some under-reporting might still occur. **Preliminary**: These speed files are based on complete ES (engineering sample) silicon characterization. Devices and speed grades with this designation are intended to give a better indication of the expected performance of production silicon. The probability of under-reporting delays is greatly reduced as compared to Advance data. **Production**: These speed files are released once enough production silicon of a particular device family member has been characterized to provide full correlation between speed files and devices over numerous production lots. There is no under-reporting of delays, and customers receive formal notification of any subsequent changes. Typically, the slowest speed grades transition to Production before faster speed grades. All specifications are representative of worst-case supply voltage and junction temperature conditions. The parameters included are common to popular designs and typical applications. Contact the factory for design considerations requiring more detailed information. Table 1 correlates the current status of each Virtex device with a corresponding speed file designation. Table 1: Virtex Device Speed Grade Designations | | Speed Grade Designations | | | | | | | |---------|--------------------------|-------------|------------|--|--|--|--| | Device | Advance | Preliminary | Production | | | | | | XCV50 | | | -6, -5, -4 | | | | | | XCV100 | | | -6, -5, -4 | | | | | | XCV150 | | | -6, -5, -4 | | | | | | XCV200 | | | -6, -5, -4 | | | | | | XCV300 | | | -6, -5, -4 | | | | | | XCV400 | | | -6, -5, -4 | | | | | | XCV600 | | | -6, -5, -4 | | | | | | XCV800 | | | -6, -5, -4 | | | | | | XCV1000 | | | -6, -5, -4 | | | | | All specifications are subject to change without notice. ## **DC Characteristics Over Recommended Operating Conditions** | Symbol | Description | 1 | Device | Min | Max | Units | |---------------------|---------------------------------------------------------------------------------|-------------------------|---------|----------|------|-------| | V <sub>DRINT</sub> | Data Retention V <sub>CCINT</sub> Voltage | | All | 2.0 | | V | | 21 | (below which configuration data can be | e lost) | | | | | | $V_{\mathrm{DRIO}}$ | Data Retention V <sub>CCO</sub> Voltage (below which configuration data can be | e lost) | All | 1.2 | | V | | I <sub>CCINTQ</sub> | Quiescent V <sub>CCINT</sub> supply current <sup>(1,3)</sup> | | XCV50 | | 50 | mA | | | | | XCV100 | | 50 | mA | | | | | XCV150 | | 50 | mA | | | | | XCV200 | | 75 | mA | | | | | XCV300 | | 75 | mA | | | | | XCV400 | | 75 | mA | | | | | XCV600 | | 100 | mA | | | | | XCV800 | | 100 | mA | | | | | XCV1000 | | 100 | mA | | Iccoq | Quiescent V <sub>CCO</sub> supply current <sup>(1)</sup> | | XCV50 | | 2 | mA | | | | | XCV100 | | 2 | mA | | | | | XCV150 | | 2 | mA | | | | | XCV200 | | 2 | mA | | | | | XCV300 | | 2 | mA | | | | | XCV400 | | 2 | mA | | | | | XCV600 | | 2 | mA | | | | | XCV800 | | 2 | mA | | | | | XCV1000 | | 2 | mA | | I <sub>REF</sub> | V <sub>REF</sub> current per V <sub>REF</sub> pin | | All | | 20 | μΑ | | ΙL | Input or output leakage current | | All | -10 | +10 | μΑ | | C <sub>IN</sub> | Input capacitance (sample tested) | BGA, PQ, HQ, packages | All | | 8 | pF | | I <sub>RPU</sub> | Pad pull-up (when selected) @ $V_{in} = 0$ V, $V_{CCO} = 3.3$ V (sample tested) | | All | Note (2) | 0.25 | mA | | I <sub>RPD</sub> | Pad pull-down (when selected) @ V <sub>in</sub> = | = 3.6 V (sample tested) | | Note (2) | 0.15 | mA | - 1. With no output current loads, no active input pull-up resistors, all I/O pins 3-stated and floating. - 2. Internal pull-up and pull-down resistors guarantee valid logic levels at unconnected input pins. These pull-up and pull-down resistors do not guarantee valid logic levels when input pins are connected to other circuits. - 3. Multiply I<sub>CCINTQ</sub> limit by two for industrial grade. ### **Power-On Power Supply Requirements** Xilinx FPGAs require a certain amount of supply current during power-on to insure proper device operation. The actual current consumed depends on the power-on ramp rate of the power supply. This is the time required to reach the nominal power supply voltage of the device<sup>(1)</sup> from 0 V. The current is highest at the fastest suggested ramp rate (0 V to nominal voltage in 2 ms) and is lowest at the slowest allowed ramp rate (0 V to nominal voltage in 50 ms). For more details on power supply requirements, see Application Note XAPP158 on <a href="https://www.xilinx.com">www.xilinx.com</a>. | Product | Description <sup>(2)</sup> | Current Requirement <sup>(1,3)</sup> | | |---------------------------------|---------------------------------|--------------------------------------|--| | Virtex Family, Commercial Grade | Minimum required current supply | 500 mA | | | Virtex Family, Industrial Grade | Minimum required current supply | 2 A | | #### Notes: - Ramp rate used for this specification is from 0 2.7 VDC. Peak current occurs on or near the internal power-on reset threshold of 1.0V and lasts for less than 3 ms. - Devices are guaranteed to initialize properly with the minimum current available from the power supply as noted above. - 3. Larger currents can result if ramp rates are forced to be faster. ## **DC Input and Output Levels** Values for $V_{IL}$ and $V_{IH}$ are recommended input voltages. Values for $I_{OL}$ and $I_{OH}$ are guaranteed output currents over the recommended operating conditions at the $V_{OL}$ and $V_{OH}$ test points. Only selected standards are tested. These are chosen to ensure that all standards meet their specifications. The selected standards are tested at minimum $V_{CCO}$ for each standard with the respective $V_{OL}$ and $V_{OH}$ voltage levels shown. Other standards are sample tested. | Input/Output | | V <sub>IL</sub> | VI | Н | V <sub>OL</sub> | V <sub>OH</sub> | I <sub>OL</sub> | I <sub>OH</sub> | |-----------------------|--------|-------------------------|-------------------------|------------------------|-------------------------|-------------------------|-----------------|-----------------| | Standard | V, min | V, max | V, min | V, max | V, Max | V, Min | mA | mA | | LVTTL <sup>(1)</sup> | - 0.5 | 0.8 | 2.0 | 5.5 | 0.4 | 2.4 | 24 | -24 | | LVCMOS2 | - 0.5 | .7 | 1.7 | 5.5 | 0.4 | 1.9 | 12 | -12 | | PCI, 3.3 V | - 0.5 | 44% V <sub>CCINT</sub> | 60% V <sub>CCINT</sub> | V <sub>CCO</sub> + 0.5 | 10% V <sub>CCO</sub> | 90% V <sub>CCO</sub> | Note 2 | Note 2 | | PCI, 5.0 V | - 0.5 | 0.8 | 2.0 | 5.5 | 0.55 | 2.4 | Note 2 | Note 2 | | GTL | - 0.5 | V <sub>REF</sub> - 0.05 | V <sub>REF</sub> + 0.05 | 3.6 | 0.4 | n/a | 40 | n/a | | GTL+ | - 0.5 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.6 | n/a | 36 | n/a | | HSTL I <sup>(3)</sup> | - 0.5 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.4 | V <sub>CCO</sub> - 0.4 | 8 | -8 | | HSTL III | - 0.5 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.4 | V <sub>CCO</sub> - 0.4 | 24 | -8 | | HSTL IV | - 0.5 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.4 | V <sub>CCO</sub> - 0.4 | 48 | -8 | | SSTL3 I | - 0.5 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.6 | V <sub>REF</sub> + 0.6 | 8 | -8 | | SSTL3 II | - 0.5 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.8 | V <sub>REF</sub> + 0.8 | 16 | -16 | | SSTL2 I | - 0.5 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.61 | V <sub>REF</sub> + 0.61 | 7.6 | -7.6 | | SSTL2 II | - 0.5 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.80 | V <sub>REF</sub> + 0.80 | 15.2 | -15.2 | | CTT | - 0.5 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.4 | V <sub>REF</sub> + 0.4 | 8 | -8 | | AGP | - 0.5 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | 10% V <sub>CCO</sub> | 90% V <sub>CCO</sub> | Note 2 | Note 2 | - V<sub>OL</sub> and V<sub>OH</sub> for lower drive currents are sample tested. - 2. Tested according to the relevant specifications. - DC input and output levels for HSTL18 (HSTL I/O standard with V<sub>CCO</sub> of 1.8 V) are provided in an HSTL white paper on www.xilinx.com. | | | Speed Grade | | | | | |-------------------------------------------------------------------|--------------------------------------------|-------------|---------|-------------|---------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Clock CLK to Pad delay with OBUFT enabled (non-3-state) | T <sub>IOCKP</sub> | 1.0 | 2.9 | 3.2 | 3.5 | ns, max | | Clock CLK to Pad high-impedance (synchronous) <sup>(1)</sup> | T <sub>IOCKHZ</sub> | 1.1 | 2.3 | 2.5 | 2.9 | ns, max | | Clock CLK to valid data on Pad delay, plus enable delay for OBUFT | T <sub>IOCKON</sub> | 1.5 | 3.4 | 3.7 | 4.1 | ns, max | | Setup and Hold Times before/after Clock | CLK <sup>(2)</sup> | | Setup | Time / Hold | Time | 1 | | O input | T <sub>IOOCK</sub> /T <sub>IOCKO</sub> | 0.51 / 0 | 1.1 / 0 | 1.2 / 0 | 1.3 / 0 | ns, min | | OCE input | T <sub>IOOCECK</sub> /T <sub>IOCKOCE</sub> | 0.37 / 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, min | | SR input (OFF) | T <sub>IOSRCKO</sub> /T <sub>IOCKOSR</sub> | 0.52 / 0 | 1.1 / 0 | 1.2 / 0 | 1.4 / 0 | ns, min | | 3-State Setup Times, T input | T <sub>IOTCK</sub> /T <sub>IOCKT</sub> | 0.34 / 0 | 0.7 / 0 | 0.8 / 0 | 0.9 / 0 | ns, min | | 3-State Setup Times, TCE input | T <sub>IOTCECK</sub> /T <sub>IOCKTCE</sub> | 0.41 / 0 | 0.9 / 0 | 0.9 / 0 | 1.1 / 0 | ns, min | | 3-State Setup Times, SR input (TFF) | T <sub>IOSRCKT</sub> /T <sub>IOCKTSR</sub> | 0.49 / 0 | 1.0 / 0 | 1.1 / 0 | 1.3 / 0 | ns, min | | Set/Reset Delays | | | | | | | | SR input to Pad (asynchronous) | T <sub>IOSRP</sub> | 1.6 | 3.8 | 4.1 | 4.6 | ns, max | | SR input to Pad high-impedance (asynchronous) <sup>(1)</sup> | T <sub>IOSRHZ</sub> | 1.6 | 3.1 | 3.4 | 3.9 | ns, max | | SR input to valid data on Pad (asynchronous) | T <sub>IOSRON</sub> | 2.0 | 4.2 | 4.6 | 5.1 | ns, max | | GSR to Pad | T <sub>IOGSRQ</sub> | 4.9 | 9.7 | 10.9 | 12.5 | ns, max | - 1. 3-state turn-off delays should not be adjusted. - 2. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. # Calculation of T<sub>ioop</sub> as a Function of Capacitance $T_{ioop}$ is the propagation delay from the O Input of the IOB to the pad. The values for $T_{ioop}$ were based on the standard capacitive load (CsI) for each I/O standard as listed in Table 2. Table 2: Constants for Calculating T<sub>ioop</sub> | Standard | Csl<br>(pF) | fl<br>(ns/pF) | |----------------------------------|-------------|---------------| | LVTTL Fast Slew Rate, 2mA drive | 35 | 0.41 | | LVTTL Fast Slew Rate, 4mA drive | 35 | 0.20 | | LVTTL Fast Slew Rate, 6mA drive | 35 | 0.13 | | LVTTL Fast Slew Rate, 8mA drive | 35 | 0.079 | | LVTTL Fast Slew Rate, 12mA drive | 35 | 0.044 | | LVTTL Fast Slew Rate, 16mA drive | 35 | 0.043 | | LVTTL Fast Slew Rate, 24mA drive | 35 | 0.033 | | LVTTL Slow Slew Rate, 2mA drive | 35 | 0.41 | | LVTTL Slow Slew Rate, 4mA drive | 35 | 0.20 | | LVTTL Slow Slew Rate, 6mA drive | 35 | 0.100 | | LVTTL Slow Slew Rate, 8mA drive | 35 | 0.086 | | LVTTL Slow Slew Rate, 12mA drive | 35 | 0.058 | | LVTTL Slow Slew Rate, 16mA drive | 35 | 0.050 | | LVTTL Slow Slew Rate, 24mA drive | 35 | 0.048 | | LVCMOS2 | 35 | 0.041 | | PCI 33MHz 5V | 50 | 0.050 | | PCI 33MHZ 3.3 V | 10 | 0.050 | | PCI 66 MHz 3.3 V | 10 | 0.033 | | GTL | 0 | 0.014 | | GTL+ | 0 | 0.017 | | HSTL Class I | 20 | 0.022 | | HSTL Class III | 20 | 0.016 | | HSTL Class IV | 20 | 0.014 | | SSTL2 Class I | 30 | 0.028 | | SSTL2 Class II | 30 | 0.016 | | SSTL3 Class I | 30 | 0.029 | | SSTL3 Class II | 30 | 0.016 | | СТТ | 20 | 0.035 | | AGP | 10 | 0.037 | #### Notes: - I/O parameter measurements are made with the capacitance values shown above. See Application Note XAPP133 on <u>www.xilinx.com</u> for appropriate terminations. - I/O standard measurements are reflected in the IBIS model information except where the IBIS format precludes it. For other capacitive loads, use the formulas below to calculate the corresponding $T_{\text{ioop}}$ . $$T_{ioop} = T_{ioop} + T_{opadjust} + (C_{load} - C_{sl}) * fl$$ Where: $T_{opadjust}$ is reported above in the Output Delay Adjustment section. C<sub>load</sub> is the capacitive load for the design. Table 3: Delay Measurement Methodology | Standard | ν <sub>L</sub> (1) | V <sub>H</sub> <sup>(1)</sup> | Meas.<br>Point | V <sub>REF</sub><br>Typ <sup>(2)</sup> | |----------------|--------------------------------------------|--------------------------------------------|------------------|----------------------------------------| | LVTTL | 0 | 3 | 1.4 | - | | LVCMOS2 | 0 | 2.5 | 1.125 | - | | PCI33_5 | Pe | er PCI Spec | | - | | PCI33_3 | Pe | er PCI Spec | | - | | PCI66_3 | Pe | er PCI Spec | | - | | GTL | V <sub>REF</sub> -0.2 | V <sub>REF</sub> +0.2 | V <sub>REF</sub> | 0.80 | | GTL+ | V <sub>REF</sub> -0.2 | V <sub>REF</sub> +0.2 | V <sub>REF</sub> | 1.0 | | HSTL Class I | V <sub>REF</sub> -0.5 | V <sub>REF</sub> +0.5 | V <sub>REF</sub> | 0.75 | | HSTL Class III | V <sub>REF</sub> -0.5 | V <sub>REF</sub> +0.5 | V <sub>REF</sub> | 0.90 | | HSTL Class IV | V <sub>REF</sub> -0.5 | V <sub>REF</sub> +0.5 | V <sub>REF</sub> | 0.90 | | SSTL3 I & II | V <sub>REF</sub> -1.0 | V <sub>REF</sub> +1.0 | V <sub>REF</sub> | 1.5 | | SSTL2 I & II | V <sub>REF</sub> -0.75 | V <sub>REF</sub> +0.75 | $V_{REF}$ | 1.25 | | CTT | V <sub>REF</sub> -0.2 | V <sub>REF</sub> +0.2 | V <sub>REF</sub> | 1.5 | | AGP | V <sub>REF</sub> – (0.2xV <sub>CCO</sub> ) | V <sub>REF</sub> + (0.2xV <sub>CCO</sub> ) | V <sub>REF</sub> | Per<br>AGP<br>Spec | - Input waveform switches between V<sub>L</sub>and V<sub>H</sub>. - 2. Measurements are made at VREF (Typ), Maximum, and Minimum. Worst-case values are reported. - I/O parameter measurements are made with the capacitance values shown in Table 2. See Application Note XAPP133 on www.xilinx.com for appropriate terminations. - 4. I/O standard measurements are reflected in the IBIS model information except where the IBIS format precludes it. ## **Clock Distribution Guidelines** | | | | Speed Grade | | | | |------------------------------------------|---------|-----------------------|-------------|------|------|---------| | Description | Device | Symbol | -6 | -5 | -4 | Units | | Global Clock Skew <sup>(1)</sup> | | | | | | | | Global Clock Skew between IOB Flip-flops | XCV50 | T <sub>GSKEWIOB</sub> | 0.10 | 0.12 | 0.14 | ns, max | | | XCV100 | | 0.12 | 0.13 | 0.15 | ns, max | | | XCV150 | | 0.12 | 0.13 | 0.15 | ns, max | | | XCV200 | | 0.13 | 0.14 | 0.16 | ns, max | | | XCV300 | | 0.14 | 0.16 | 0.18 | ns, max | | | XCV400 | | 0.13 | 0.13 | 0.14 | ns, max | | | XCV600 | | 0.14 | 0.15 | 0.17 | ns, max | | | XCV800 | | 0.16 | 0.17 | 0.20 | ns, max | | | XCV1000 | | 0.20 | 0.23 | 0.25 | ns, max | #### Notes: ## **Clock Distribution Switching Characteristics** | | | Speed Grade | | | | | |-----------------------------------------|-------------------|-------------|-----|------------|-----|---------| | Description | Symbol | Min | -6 | <b>-</b> 5 | -4 | Units | | GCLK IOB and Buffer | | | | | | | | Global Clock PAD to output. | T <sub>GPIO</sub> | 0.33 | 0.7 | 0.8 | 0.9 | ns, max | | Global Clock Buffer I input to O output | T <sub>GIO</sub> | 0.34 | 0.7 | 0.8 | 0.9 | ns, max | <sup>1.</sup> These clock-skew delays are provided for guidance only. They reflect the delays encountered in a typical design under worst-case conditions. Precise values for a particular design are provided by the timing analyzer. ## **Minimum Clock-to-Out for Virtex Devices** | | With DLL | Without DLL | | | | | | | | | | |--------------|-------------|-------------|------|------|------|------|------|------|------|-------|-------| | I/O Standard | All Devices | V50 | V100 | V150 | V200 | V300 | V400 | V600 | V800 | V1000 | Units | | *LVTTL_S2 | 5.2 | 6.0 | 6.0 | 6.0 | 6.0 | 6.1 | 6.1 | 6.1 | 6.1 | 6.1 | ns | | *LVTTL_S4 | 3.5 | 4.3 | 4.3 | 4.3 | 4.3 | 4.4 | 4.4 | 4.4 | 4.4 | 4.4 | ns | | *LVTTL_S6 | 2.8 | 3.6 | 3.6 | 3.6 | 3.6 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | ns | | *LVTTL_S8 | 2.2 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.2 | 3.2 | 3.2 | ns | | *LVTTL_S12 | 2.0 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 3.0 | 3.0 | 3.0 | ns | | *LVTTL_S16 | 1.9 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.9 | 2.9 | 2.9 | ns | | *LVTTL_S24 | 1.8 | 2.6 | 2.6 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.8 | ns | | *LVTTL_F2 | 2.9 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.9 | 3.9 | 3.9 | ns | | *LVTTL_F4 | 1.7 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.7 | 2.7 | 2.7 | ns | | *LVTTL_F6 | 1.2 | 2.0 | 2.0 | 2.0 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.2 | ns | | *LVTTL_F8 | 1.1 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | ns | | *LVTTL_F12 | 1.0 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | ns | | *LVTTL_F16 | 0.9 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | ns | | *LVTTL_F24 | 0.9 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | ns | | LVCMOS2 | 1.1 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 2.1 | ns | | PCI33_3 | 1.5 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | 2.5 | 2.5 | 2.5 | ns | | PCI33_5 | 1.4 | 2.2 | 2.2 | 2.3 | 2.3 | 2.3 | 2.3 | 2.3 | 2.3 | 2.4 | ns | | PCI66_3 | 1.1 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 2.1 | 2.1 | ns | | GTL | 1.6 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.6 | 2.6 | 2.6 | ns | | GTL+ | 1.7 | 2.5 | 2.5 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.7 | ns | | HSTL I | 1.1 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | ns | | HSTL III | 0.9 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | ns | | HSTL IV | 0.8 | 1.6 | 1.6 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | ns | | SSTL2 I | 0.9 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | ns | | SSTL2 II | 0.8 | 1.6 | 1.6 | 1.6 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | ns | | SSTL3 I | 0.8 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | ns | | SSTL3 II | 0.7 | 1.5 | 1.5 | 1.6 | 1.6 | 1.6 | 1.6 | 1.6 | 1.6 | 1.7 | ns | | CTT | 1.0 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | ns | | AGP | 1.0 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | ns | <sup>\*</sup>S = Slow Slew Rate, F = Fast Slew Rate <sup>1.</sup> Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. <sup>2.</sup> Input and output timing is measured at 1.4 V for LVTTL. For other I/O standards, see Table 3. In all cases, an 8 pF external capacitive load is used. ## **Virtex Pin-to-Pin Input Parameter Guidelines** All devices are 100% functionally tested. Listed below are representative values for typical pin locations and normal clock loading. Values are expressed in nanoseconds unless otherwise noted ## Global Clock Set-Up and Hold for LVTTL Standard, with DLL | | | | | Speed | Grade | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------|-------------|-----------|-----------|-----------|------------|--|--|--| | Description | Symbol | Device | Min | -6 | -5 | -4 | Units | | | | | Input Setup and Hold Time Relative to Global Clock Input Signal for LVTTL Standard. For data input with different standards, adjust the setup time delay by the values shown in Input Delay Adjustments. | | | | | | | | | | | | No Delay<br>Global Clock and IFF, with DLL | T <sub>PSDLL</sub> /T <sub>PHDLL</sub> | XCV50 | 0.40 / -0.4 | 1.7 /-0.4 | 1.8 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV100 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV150 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV200 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV300 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV400 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV600 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV800 | 0.40 /-0.4 | 1.7 /-0.4 | 1.9 /-0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV1000 | 0.40 /-0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | IFF = Input Flip-Flop or Latch - 2. DLL output jitter is already included in the timing calculation. - 3. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. <sup>1.</sup> Set-up time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load. ## **DLL Timing Parameters** All devices are 100 percent functionally tested. Because of the difficulty in directly measuring many internal timing parameters, those parameters are derived from benchmark timing patterns. The following guidelines reflect worst-case values across the recommended operating conditions. | | | Speed Grade | | | | | | | |------------------------------------|----------------------|-------------|-----|-----|-----|-----|-----|-------| | | | - | -6 | | -5 | | 4 | | | Description | Symbol | Min | Max | Min | Max | Min | Max | Units | | Input Clock Frequency (CLKDLLHF) | FCLKINHF | 60 | 200 | 60 | 180 | 60 | 180 | MHz | | Input Clock Frequency (CLKDLL) | FCLKINLF | 25 | 100 | 25 | 90 | 25 | 90 | MHz | | Input Clock Pulse Width (CLKDLLHF) | T <sub>DLLPWHF</sub> | 2.0 | - | 2.4 | - | 2.4 | - | ns | | Input Clock Pulse Width (CLKDLL) | T <sub>DLLPWLF</sub> | 2.5 | - | 3.0 | | 3.0 | - | ns | #### Notes: ### **DLL Clock Tolerance, Jitter, and Phase Information** All DLL output jitter and phase specifications determined through statistical measurement at the package pins using a clock mirror configuration and matched drivers. | | | | CLKDLLHF | | CLKDLL | | | |----------------------------------------------------------------|---------------------|--------------------|----------|-------|--------|-------|-------| | Description | Symbol | F <sub>CLKIN</sub> | Min | Max | Min | Max | Units | | Input Clock Period Tolerance | T <sub>IPTOL</sub> | | - | 1.0 | - | 1.0 | ns | | Input Clock Jitter Tolerance (Cycle to Cycle) | T <sub>IJITCC</sub> | | - | ± 150 | - | ± 300 | ps | | Time Required for DLL to Acquire Lock | T <sub>LOCK</sub> | > 60 MHz | - | 20 | - | 20 | μs | | | | 50 - 60 MHz | - | - | - | 25 | μs | | | | 40 - 50 MHz | - | - | - | 50 | μs | | | | 30 - 40 MHz | - | - | - | 90 | μs | | | | 25 - 30 MHz | - | - | - | 120 | μs | | Output Jitter (cycle-to-cycle) for any DLL Clock Output (1) | T <sub>OJITCC</sub> | | | ± 60 | | ± 60 | ps | | Phase Offset between CLKIN and CLKO <sup>(2)</sup> | T <sub>PHIO</sub> | | | ± 100 | | ± 100 | ps | | Phase Offset between Clock Outputs on the DLL <sup>(3)</sup> | T <sub>PHOO</sub> | | | ± 140 | | ± 140 | ps | | Maximum Phase Difference between CLKIN and CLKO <sup>(4)</sup> | T <sub>PHIOM</sub> | | | ± 160 | | ± 160 | ps | | Maximum Phase Difference between Clock Outputs on the DLL (5) | T <sub>PHOOM</sub> | | | ± 200 | | ± 200 | ps | - 1. Output Jitter is cycle-to-cycle jitter measured on the DLL output clock, excluding input clock jitter. - Phase Offset between CLKIN and CLKO is the worst-case fixed time difference between rising edges of CLKIN and CLKO, excluding Output Jitter and input clock jitter. - Phase Offset between Clock Outputs on the DLL is the worst-case fixed time difference between rising edges of any two DLL outputs, excluding Output Jitter and input clock jitter. - 4. Maximum Phase Difference between CLKIN an CLKO is the sum of Output Jitter and Phase Offset between CLKIN and CLKO, or the greatest difference between CLKIN and CLKO rising edges due to DLL alone (excluding input clock jitter). - Maximum Phase Difference between Clock Outputs on the DLL is the sum of Output Jitter and Phase Offset between any DLL clock outputs, or the greatest difference between any two DLL output rising edges sue to DLL alone (excluding input clock jitter). - 6. All specifications correspond to Commercial Operating Temperatures (0°C to +85°C). <sup>1.</sup> All specifications correspond to Commercial Operating Temperatures (0°C to + 85°C). Period Tolerance: the allowed input clock period change in nanoseconds. Figure 1: Frequency Tolerance and Clock Jitter ## **Revision History** | Date | Version | Revision | |-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/98 | 1.0 | Initial Xilinx release. | | 01/99 | 1.2 | Updated package drawings and specs. | | 02/99 | 1.3 | Update of package drawings, updated specifications. | | 05/99 | 1.4 | Addition of package drawings and specifications. | | 05/99 | 1.5 | Replaced FG 676 & FG680 package drawings. | | 07/99 | 1.6 | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. | | 09/99 | 1.7 | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> . | | 01/00 | 1.8 | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43. | | Date | Version | Revision | |----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 01/00 | 1.9 | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes. | | 03/00 | 2.0 | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration. | | 05/00 | 2.1 | Modified "Pins not listed" statement. Speed grade update to Final status. | | 05/00 | 2.2 | Modified Table 18. | | 09/00 | 2.3 | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> | | 10/00 | 2.4 | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul> | | 04/02/01 | 2.5 | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See the Virtex Data Sheet section.</li> </ul> | | 04/19/01 | 2.6 | Clarified TIOCKP and TIOCKON IOB Output Switching Characteristics descriptors. | | 07/19/01 | 2.7 | Under Absolute Maximum Ratings, changed (T <sub>SOL</sub> ) to 220 °C. | | 07/26/01 | 2.8 | Removed T <sub>SOL</sub> parameter and added footnote to Absolute Maximum Ratings table. | | 10/29/01 | 2.9 | <ul> <li>Updated the speed grade designations used in data sheets, and added Table 1, which<br/>shows the current speed grade designation for each device.</li> </ul> | | 02/01/02 | 3.0 | Added footnote to DC Input and Output Levels table. | | 07/19/02 | 3.1 | <ul> <li>Removed mention of MIL-M-38510/605 specification.</li> <li>Added link to xapp158 from the Power-On Power Supply Requirements section.</li> </ul> | | 09/10/02 | 3.2 | Added Clock CLK to IOB Input Switching Characteristics and IOB Output Switching Characteristics. | | 03/01/13 | 4.0 | The products listed in this data sheet are obsolete. See XCN10016 for further information. | ## **Virtex Data Sheet** The Virtex Data Sheet contains the following modules: - DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1) - DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2) - DS003-3, Virtex 2.5V FPGAs: DC and Switching Characteristics (Module 3) - DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4) Table 3: Virtex Pinout Tables (BGA) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |-----------|--------|-------|-------|-------|-------| | GCK0 | All | Y11 | AE13 | AL16 | AL17 | | GCK1 | All | Y10 | AF14 | AK16 | AJ17 | | GCK2 | All | A10 | B14 | A16 | D17 | | GCK3 | All | B10 | D14 | D17 | A17 | | MO | All | Y1 | AD24 | AH28 | AJ29 | | M1 | All | U3 | AB23 | AH29 | AK30 | | M2 | All | W2 | AC23 | AJ28 | AN32 | | CCLK | All | B19 | C3 | D4 | C4 | | PROGRAM | All | Y20 | AC4 | АН3 | AM1 | | DONE | All | W19 | AD3 | AH4 | AJ5 | | INIT | All | U18 | AD2 | AJ2 | AH5 | | BUSY/DOUT | All | D18 | E4 | D3 | D4 | | D0/DIN | All | C19 | D3 | C2 | E4 | | D1 | All | E20 | G1 | K4 | K3 | | D2 | All | G19 | J3 | K2 | L4 | | D3 | All | J19 | M3 | P4 | P3 | | D4 | All | M19 | R3 | V4 | W4 | | D5 | All | P19 | U4 | AB1 | AB5 | | D6 | All | T20 | V3 | AB3 | AC4 | | D7 | All | V19 | AC3 | AG4 | AJ4 | | WRITE | All | A19 | D5 | B4 | D6 | | CS | All | B18 | C4 | D5 | A2 | | TDI | All | C17 | В3 | В3 | D5 | | TDO | All | A20 | D4 | C4 | E6 | | TMS | All | D3 | D23 | D29 | B33 | | TCK | All | A1 | C24 | D28 | E29 | | DXN | All | W3 | AD23 | AH27 | AK29 | | DXP | All | V4 | AE24 | AK29 | AJ28 | Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |-----------------------------------------------------------------------------------------------------------------------|------------|---------|---------------------|------------------------------------|------------------------------------------| | V <sub>REF</sub> Bank 4 | XCV50 | P9, T12 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed incrementally. Connect | XCV100/150 | + T11 | AA13, AB16,<br>AB19 | N/A | N/A | | all pins listed for both the required device and | XCV200/300 | + R13 | + AB20 | N/A | N/A | | all smaller devices<br>listed in the same<br>package.) | XCV400 | N/A | N/A | AC15, AD18,<br>AD21, AD22,<br>AF15 | N/A | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV600 | N/A | N/A | + AF20 | AT19, AU7,<br>AU17, AV8,<br>AV10, AW11 | | pins are general i/o. | XCV800 | N/A | N/A | + AF17 | + AV14 | | | XCV1000 | N/A | N/A | N/A | + AU6 | | V <sub>REF</sub> Bank 5 | XCV50 | T4, P8 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + R5 | W8, Y10, AA5 | N/A | N/A | | incrementally. Connect all pins listed for both | XCV200/300 | + T2 | + Y6 | N/A | N/A | | the required device and all smaller devices | XCV400 | N/A | N/A | AA10, AB8, AB12,<br>AC7, AF12 | N/A | | listed in the same package.) Within each bank, if input reference voltage | XCV600 | N/A | N/A | + AF8 | AT27, AU29,<br>AU31, AV35,<br>AW21, AW23 | | is not required, all V <sub>REF</sub> | XCV800 | N/A | N/A | + AE10 | + AT25 | | pins are general I/O. | XCV1000 | N/A | N/A | N/A | + AV36 | | V <sub>REF</sub> Bank 6 | XCV50 | J3, N1 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + M1 | N2, R4, T3 | N/A | N/A | | incrementally. Connect all pins listed for both | XCV200/300 | + N2 | + Y1 | N/A | N/A | | the required device and all smaller devices listed in the same package.) Within each bank, if input reference voltage | XCV400 | N/A | N/A | AB3, R1, R4, U6,<br>V5 | N/A | | | XCV600 | N/A | N/A | + Y1 | AB35, AD37,<br>AH39, AK39,<br>AM39, AN36 | | is not required, all V <sub>REF</sub> | XCV800 | N/A | N/A | + U2 | + AE39 | | pins are general I/O. | XCV1000 | N/A | N/A | N/A | + AT39 | ## **BG256 Pin Function Diagram** Figure 4: BG256 Pin Function Diagram