Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 864 | | Number of Logic Elements/Cells | 3888 | | Total RAM Bits | 49152 | | Number of I/O | 176 | | Number of Gates | 164674 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 256-BGA | | Supplier Device Package | 256-FBGA (17x17) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xcv150-4fg256c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 2: Virtex Input/Output Block (IOB) Table 1: Supported Select I/O Standards | I/O Standard | Input Reference<br>Voltage (V <sub>REF</sub> ) | Output Source<br>Voltage (V <sub>CCO</sub> ) | Board Termination<br>Voltage (V <sub>TT</sub> ) | 5 V Tolerant | |--------------------|------------------------------------------------|----------------------------------------------|-------------------------------------------------|--------------| | LVTTL 2 – 24 mA | N/A | 3.3 | N/A | Yes | | LVCMOS2 | N/A | 2.5 | N/A | Yes | | PCI, 5 V | N/A | 3.3 | N/A | Yes | | PCI, 3.3 V | N/A | 3.3 | N/A | No | | GTL | 0.8 | N/A | 1.2 | No | | GTL+ | 1.0 | N/A | 1.5 | No | | HSTL Class I | 0.75 | 1.5 | 0.75 | No | | HSTL Class III | 0.9 | 1.5 | 1.5 | No | | HSTL Class IV | 0.9 | 1.5 | 1.5 | No | | SSTL3 Class I &II | 1.5 | 3.3 | 1.5 | No | | SSTL2 Class I & II | 1.25 | 2.5 | 1.25 | No | | CTT | 1.5 | 3.3 | 1.5 | No | | AGP | 1.32 | 3.3 | N/A | No | Figure 5: Detailed View of Virtex Slice ### Additional Logic The F5 multiplexer in each slice combines the function generator outputs. This combination provides either a function generator that can implement any 5-input function, a 4:1 multiplexer, or selected functions of up to nine inputs. Similarly, the F6 multiplexer combines the outputs of all four function generators in the CLB by selecting one of the F5-multiplexer outputs. This permits the implementation of any 6-input function, an 8:1 multiplexer, or selected functions of up to 19 inputs. Each CLB has four direct feedthrough paths, one per LC. These paths provide extra data input lines or additional local routing that does not consume logic resources. #### Arithmetic Logic Dedicated carry logic provides fast arithmetic carry capability for high-speed arithmetic functions. The Virtex CLB supports two separate carry chains, one per Slice. The height of the carry chains is two bits per CLB. The arithmetic logic includes an XOR gate that allows a 1-bit full adder to be implemented within an LC. In addition, a dedicated AND gate improves the efficiency of multiplier implementation. The dedicated carry path can also be used to cascade function generators for implementing wide logic functions. #### **BUFTs** Each Virtex CLB contains two 3-state drivers (BUFTs) that can drive on-chip busses. See **Dedicated Routing**, page 7. Each Virtex BUFT has an independent 3-state control pin and an independent input pin. #### **Block SelectRAM** Virtex FPGAs incorporate several large block SelectRAM memories. These complement the distributed LUT SelectRAMs that provide shallow RAM structures implemented in CLBs. Block SelectRAM memory blocks are organized in columns. All Virtex devices contain two such columns, one along each vertical edge. These columns extend the full height of the chip. Each memory block is four CLBs high, and consequently, a Virtex device 64 CLBs high contains 16 memory blocks per column, and a total of 32 blocks. Table 3 shows the amount of block SelectRAM memory that is available in each Virtex device. Table 3: Virtex Block SelectRAM Amounts | Device | # of Blocks | Total Block SelectRAM Bits | |---------|-------------|----------------------------| | XCV50 | 8 | 32,768 | | XCV100 | 10 | 40,960 | | XCV150 | 12 | 49,152 | | XCV200 | 14 | 57,344 | | XCV300 | 16 | 65,536 | | XCV400 | 20 | 81,920 | | XCV600 | 24 | 98,304 | | XCV800 | 28 | 114,688 | | XCV1000 | 32 | 131,072 | #### General Purpose Routing Most Virtex signals are routed on the general purpose routing, and consequently, the majority of interconnect resources are associated with this level of the routing hierarchy. The general routing resources are located in horizontal and vertical routing channels associated with the rows and columns CLBs. The general-purpose routing resources are listed below. - Adjacent to each CLB is a General Routing Matrix (GRM). The GRM is the switch matrix through which horizontal and vertical routing resources connect, and is also the means by which the CLB gains access to the general purpose routing. - 24 single-length lines route GRM signals to adjacent GRMs in each of the four directions. - 12 buffered Hex lines route GRM signals to another GRMs six-blocks away in each one of the four directions. Organized in a staggered pattern, Hex lines can be driven only at their endpoints. Hex-line signals can be accessed either at the endpoints or at the midpoint (three blocks from the source). One third of the Hex lines are bidirectional, while the remaining ones are uni-directional. 12 Longlines are buffered, bidirectional wires that distribute signals across the device quickly and efficiently. Vertical Longlines span the full height of the device, and horizontal ones span the full width of the device. #### I/O Routing Virtex devices have additional routing resources around their periphery that form an interface between the CLB array and the IOBs. This additional routing, called the VersaRing, facilitates pin-swapping and pin-locking, such that logic redesigns can adapt to existing PCB layouts. Time-to-market is reduced, since PCBs and other system components can be manufactured while the logic design is still in progress. #### **Dedicated Routing** Some classes of signal require dedicated routing resources to maximize performance. In the Virtex architecture, dedicated routing resources are provided for two classes of signal. - Horizontal routing resources are provided for on-chip 3-state busses. Four partitionable bus lines are provided per CLB row, permitting multiple busses within a row, as shown in Figure 8. - Two dedicated nets per CLB propagate carry signals vertically to the adjacent CLB. Figure 8: BUFT Connections to Dedicated Horizontal Bus Lines #### Global Routing Global Routing resources distribute clocks and other signals with very high fanout throughout the device. Virtex devices include two tiers of global routing resources referred to as primary global and secondary local clock routing resources. • The primary global routing resources are four dedicated global nets with dedicated input pins that are designed to distribute high-fanout clock signals with minimal skew. Each global clock net can drive all CLB, IOB, and block RAM clock pins. The primary global nets can only be driven by global buffers. There are four global buffers, one for each global net. The secondary local clock routing resources consist of 24 backbone lines, 12 across the top of the chip and 12 across bottom. From these lines, up to 12 unique signals per column can be distributed via the 12 longlines in the column. These secondary resources are more flexible than the primary resources since they are not restricted to routing only to clock pins. #### **Clock Distribution** Virtex provides high-speed, low-skew clock distribution through the primary global routing resources described above. A typical clock distribution net is shown in Figure 9. Four global buffers are provided, two at the top center of the device and two at the bottom center. These drive the four primary global nets that in turn drive any clock pin. Figure 15: Serial Configuration Flowchart After configuration, the pins of the SelectMAP port can be used as additional user I/O. Alternatively, the port can be retained to permit high-speed 8-bit readback. Retention of the SelectMAP port is selectable on a design-by-design basis when the bitstream is generated. If retention is selected, PROHIBIT constraints are required to prevent the SelectMAP-port pins from being used as user I/O. Multiple Virtex FPGAs can be configured using the Select-MAP mode, and be made to start-up simultaneously. To configure multiple devices in this way, wire the individual CCLK, Data, $\overline{\text{WRITE}}$ , and BUSY pins of all the devices in parallel. The individual devices are loaded separately by asserting the $\overline{\text{CS}}$ pin of each device in turn and writing the appropriate data. see Table 9 for SelectMAP Write Timing Characteristics. Table 9: SelectMAP Write Timing Characteristics | | Description | | Symbol | | Units | |------|-------------------------------------|-----|------------------------------------------|-----------|----------| | | D <sub>0-7</sub> Setup/Hold | 1/2 | T <sub>SMDCC</sub> /T <sub>SMCCD</sub> | 5.0 / 1.7 | ns, min | | | CS Setup/Hold | 3/4 | T <sub>SMCSCC</sub> /T <sub>SMCCCS</sub> | 7.0 / 1.7 | ns, min | | CCLK | WRITE Setup/Hold | 5/6 | T <sub>SMCCW</sub> /T <sub>SMWCC</sub> | 7.0 / 1.7 | ns, min | | COLK | BUSY Propagation Delay | 7 | T <sub>SMCKBY</sub> | 12.0 | ns, max | | | Maximum Frequency | | F <sub>CC</sub> | 66 | MHz, max | | | Maximum Frequency with no handshake | | F <sub>CCNH</sub> | 50 | MHz, max | ### Write Write operations send packets of configuration data into the FPGA. The sequence of operations for a multi-cycle write operation is shown below. Note that a configuration packet can be split into many such sequences. The packet does not have to complete within one assertion of $\overline{CS}$ , illustrated in Figure 16. - 1. Assert WRITE and CS Low. Note that when CS is asserted on successive CCLKs, WRITE must remain either asserted or de-asserted. Otherwise an abort will be initiated, as described below. - 2. Drive data onto D[7:0]. Note that to avoid contention, the data source should not be enabled while $\overline{CS}$ is Low and $\overline{WRITE}$ is High. Similarly, while $\overline{WRITE}$ is High, no more that one $\overline{CS}$ should be asserted. Figure 18: SelectMAP Write Abort Waveforms ### Boundary-Scan Mode In the boundary-scan mode, configuration is done through the IEEE 1149.1 Test Access Port. Note that the PROGRAM pin must be pulled High prior to reconfiguration. A Low on the PROGRAM pin resets the TAP controller and no JTAG operations can be performed. Configuration through the TAP uses the CFG\_IN instruction. This instruction allows data input on TDI to be converted into data packets for the internal configuration bus. The following steps are required to configure the FPGA through the boundary-scan port (when using TCK as a start-up clock). - Load the CFG\_IN instruction into the boundary-scan instruction register (IR) - 2. Enter the Shift-DR (SDR) state - 3. Shift a configuration bitstream into TDI - 4. Return to Run-Test-Idle (RTI) - 5. Load the JSTART instruction into IR - 6. Enter the SDR state - 7. Clock TCK through the startup sequence - 8. Return to RTI Configuration and readback via the TAP is always available. The boundary-scan mode is selected by a <101> or 001> on the mode pins (M2, M1, M0). For details on TAP characteristics, refer to XAPP139. ### **Configuration Sequence** The configuration of Virtex devices is a three-phase process. First, the configuration memory is cleared. Next, configuration data is loaded into the memory, and finally, the logic is activated by a start-up process. Configuration is automatically initiated on power-up unless it is delayed by the user, as described below. The configuration process can also be initiated by asserting $\overline{\mathsf{PROGRAM}}$ . The end of the memory-clearing phase is signalled by INIT going High, and the completion of the entire process is signalled by DONE going High. The power-up timing of configuration signals is shown in Figure 19. The corresponding timing characteristics are listed in Table 10. Figure 19: Power-Up Timing Configuration Signals Table 10: Power-up Timing Characteristics | Description | Symbol | Value | Units | |---------------------|----------------------|-------|---------| | Power-on Reset | T <sub>POR</sub> | 2.0 | ms, max | | Program Latency | T <sub>PL</sub> | 100.0 | μs, max | | CCLK (output) Delay | T <sub>ICCK</sub> | 0.5 | μs, min | | | | 4.0 | μs, max | | Program Pulse Width | T <sub>PROGRAM</sub> | 300 | ns, min | ### **Delaying Configuration** INIT can be held Low using an open-drain driver. An open-drain is required since INIT is a bidirectional open-drain pin that is held Low by the FPGA while the configuration memory is being cleared. Extending the time that the pin is Low causes the configuration sequencer to wait. Thus, configuration is delayed by preventing entry into the phase where data is loaded. #### Start-Up Sequence The default Start-up sequence is that one CCLK cycle after DONE goes High, the global 3-state signal (GTS) is released. This permits device outputs to turn on as necessary. One CCLK cycle later, the Global Set/Reset (GSR) and Global Write Enable (GWE) signals are released. This permits the internal storage elements to begin changing state in response to the logic and the user clock. The relative timing of these events can be changed. In addition, the GTS, GSR, and GWE events can be made dependent on the DONE pins of multiple devices all going High, forcing the devices to start in synchronism. The sequence can also be paused at any stage until lock has been achieved on any or all DLLs. ## Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays DS003-3 (v4.0) March 1, 2013 **Production Product Specification** # Virtex Electrical Characteristics Definition of Terms Electrical and switching characteristics are specified on a per-speed-grade basis and can be designated as Advance, Preliminary, or Production. Each designation is defined as follows: **Advance**: These speed files are based on simulations only and are typically available soon after device design specifications are frozen. Although speed grades with this designation are considered relatively stable and conservative, some under-reporting might still occur. **Preliminary**: These speed files are based on complete ES (engineering sample) silicon characterization. Devices and speed grades with this designation are intended to give a better indication of the expected performance of production silicon. The probability of under-reporting delays is greatly reduced as compared to Advance data. **Production**: These speed files are released once enough production silicon of a particular device family member has been characterized to provide full correlation between speed files and devices over numerous production lots. There is no under-reporting of delays, and customers receive formal notification of any subsequent changes. Typically, the slowest speed grades transition to Production before faster speed grades. All specifications are representative of worst-case supply voltage and junction temperature conditions. The parameters included are common to popular designs and typical applications. Contact the factory for design considerations requiring more detailed information. Table 1 correlates the current status of each Virtex device with a corresponding speed file designation. Table 1: Virtex Device Speed Grade Designations | | Speed | Speed Grade Designations | | | | | | | |---------|---------|--------------------------|------------|--|--|--|--|--| | Device | Advance | Preliminary | Production | | | | | | | XCV50 | | | -6, -5, -4 | | | | | | | XCV100 | | | -6, -5, -4 | | | | | | | XCV150 | | | -6, -5, -4 | | | | | | | XCV200 | | | -6, -5, -4 | | | | | | | XCV300 | | | -6, -5, -4 | | | | | | | XCV400 | | | -6, -5, -4 | | | | | | | XCV600 | | | -6, -5, -4 | | | | | | | XCV800 | | | -6, -5, -4 | | | | | | | XCV1000 | | | -6, -5, -4 | | | | | | All specifications are subject to change without notice. ### **Virtex DC Characteristics** ### **Absolute Maximum Ratings** | Symbol | Description <sup>(1)</sup> | | Units | | |--------------------|-------------------------------------------------|------------------------|-------------|----| | V <sub>CCINT</sub> | Supply voltage relative to GND <sup>(2)</sup> | | -0.5 to 3.0 | V | | V <sub>CCO</sub> | Supply voltage relative to GND <sup>(2)</sup> | | -0.5 to 4.0 | V | | V <sub>REF</sub> | Input Reference Voltage | -0.5 to 3.6 | V | | | V | Input voltage relative to GND <sup>(3)</sup> | Using V <sub>REF</sub> | -0.5 to 3.6 | V | | V <sub>IN</sub> | | Internal threshold | -0.5 to 5.5 | V | | V <sub>TS</sub> | Voltage applied to 3-state output | | -0.5 to 5.5 | V | | V <sub>CC</sub> | Longest Supply Voltage Rise Time from 1V-2.375V | | 50 | ms | | T <sub>STG</sub> | Storage temperature (ambient) | -65 to +150 | °C | | | TJ | Junction temperature <sup>(4)</sup> | Plastic Packages | +125 | °C | #### Notes: - Stresses beyond those listed under Absolute Maximum Ratings can cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time can affect device reliability. - 2. Power supplies can turn on in any order. - 3. For protracted periods (e.g., longer than a day), $V_{IN}$ should not exceed $V_{CCO}$ by more than 3.6 V. - 4. For soldering guidelines and thermal considerations, see the "Device Packaging" information on <a href="https://www.xilinx.com">www.xilinx.com</a>. ### **Recommended Operating Conditions** | Symbol | Description | | Min | Max | Units | |-----------------------------------|---------------------------------------------------------------------------------------------|------------|----------|----------|-------| | V <sub>CCINT</sub> <sup>(1)</sup> | Input Supply voltage relative to GND, $T_J = 0$ °C to +85°C | Commercial | 2.5 – 5% | 2.5 + 5% | V | | CCINT` / | Input Supply voltage relative to GND, $T_J = -40^{\circ}\text{C}$ to $+100^{\circ}\text{C}$ | Industrial | 2.5 – 5% | 2.5 + 5% | V | | V <sub>CCO</sub> <sup>(4)</sup> | Supply voltage relative to GND, T <sub>J</sub> = 0 °C to +85°C | Commercial | 1.4 | 3.6 | V | | , CCO, | Supply voltage relative to GND, $T_J = -40^{\circ}C$ to $+100^{\circ}C$ | Industrial | 1.4 | 3.6 | V | | T <sub>IN</sub> | Input signal transition time | | | 250 | ns | #### Notes: - Correct operation is guaranteed with a minimum V<sub>CCINT</sub> of 2.375 V (Nominal V<sub>CCINT</sub> -5%). Below the minimum value, all delay parameters increase by 3% for each 50-mV reduction in V<sub>CCINT</sub> below the specified range. - 2. At junction temperatures above those listed as Operating Conditions, delay parameters do increase. Please refer to the TRCE report. - 3. Input and output measurement threshold is $\sim$ 50% of $V_{CC}$ . - Min and Max values for V<sub>CCO</sub> are I/O Standard dependant. ### **IOB Input Switching Characteristics Standard Adjustments** | | | | Speed Grade | | | | | |------------------------------------|-----------------------|-------------------------|-------------|-------|-------|-------|-------| | Description | Symbol | Standard <sup>(1)</sup> | Min | -6 | -5 | -4 | Units | | Data Input Delay Adjustments | | | | | | | | | Standard-specific data input delay | T <sub>ILVTTL</sub> | LVTTL | 0 | 0 | 0 | 0 | ns | | adjustments | T <sub>ILVCMOS2</sub> | LVCMOS2 | -0.02 | -0.04 | -0.04 | -0.05 | ns | | | T <sub>IPCI33_3</sub> | PCI, 33 MHz, 3.3 V | -0.05 | -0.11 | -0.12 | -0.14 | ns | | | T <sub>IPCI33_5</sub> | PCI, 33 MHz, 5.0 V | 0.13 | 0.25 | 0.28 | 0.33 | ns | | | T <sub>IPCI66_3</sub> | PCI, 66 MHz, 3.3 V | -0.05 | -0.11 | -0.12 | -0.14 | ns | | | T <sub>IGTL</sub> | GTL | 0.10 | 0.20 | 0.23 | 0.26 | ns | | | T <sub>IGTLP</sub> | GTL+ | 0.06 | 0.11 | 0.12 | 0.14 | ns | | | T <sub>IHSTL</sub> | HSTL | 0.02 | 0.03 | 0.03 | 0.04 | ns | | | T <sub>ISSTL2</sub> | SSTL2 | -0.04 | -0.08 | -0.09 | -0.10 | ns | | | T <sub>ISSTL3</sub> | SSTL3 | -0.02 | -0.04 | -0.05 | -0.06 | ns | | | T <sub>ICTT</sub> | CTT | 0.01 | 0.02 | 0.02 | 0.02 | ns | | | T <sub>IAGP</sub> | AGP | -0.03 | -0.06 | -0.07 | -0.08 | ns | #### Notes: ### **IOB Output Switching Characteristics** Output delays terminating at a pad are specified for LVTTL with 12 mA drive and fast slew rate. For other standards, adjust the delays with the values shown in **IOB Output Switching Characteristics Standard Adjustments**, page 9. | | | Speed Grade | | | | | |--------------------------------------------------------------------|----------------------|-------------|-----|-----|-----|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Propagation Delays | | | | | | | | O input to Pad | T <sub>IOOP</sub> | 1.2 | 2.9 | 3.2 | 3.5 | ns, max | | O input to Pad via transparent latch | T <sub>IOOLP</sub> | 1.4 | 3.4 | 3.7 | 4.0 | ns, max | | 3-State Delays | | · | | | | | | T input to Pad high-impedance <sup>(1)</sup> | T <sub>IOTHZ</sub> | 1.0 | 2.0 | 2.2 | 2.4 | ns, max | | T input to valid data on Pad | T <sub>IOTON</sub> | 1.4 | 3.1 | 3.3 | 3.7 | ns, max | | T input to Pad high-impedance via transparent latch <sup>(1)</sup> | T <sub>IOTLPHZ</sub> | 1.2 | 2.4 | 2.6 | 3.0 | ns, max | | T input to valid data on Pad via transparent latch | T <sub>IOTLPON</sub> | 1.6 | 3.5 | 3.8 | 4.2 | ns, max | | GTS to Pad high impedance <sup>(1)</sup> | T <sub>GTS</sub> | 2.5 | 4.9 | 5.5 | 6.3 | ns, max | | Sequential Delays | | | 1 | 1 | | , | | Clock CLK | | | | | | | | Minimum Pulse Width, High | T <sub>CH</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Minimum Pulse Width, Low | T <sub>CL</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | <sup>1.</sup> Input timing for LVTTL is measured at 1.4 V. For other I/O standards, see Table 3. ### **CLB Switching Characteristics** Delays originating at F/G inputs vary slightly according to the input used. The values listed below are worst-case. Precise values are provided by the timing analyzer. | Description | Symbol | Min | -6 | -5 | -4 | Units | |----------------------------------------------------------------------|------------------------------------------|----------|-----------|---------|---------|---------| | Combinatorial Delays | | • | | | | | | 4-input function: F/G inputs to X/Y outputs | T <sub>ILO</sub> | 0.29 | 0.6 | 0.7 | 0.8 | ns, max | | 5-input function: F/G inputs to F5 output | T <sub>IF5</sub> | 0.32 | 0.7 | 0.8 | 0.9 | ns, max | | 5-input function: F/G inputs to X output | T <sub>IF5X</sub> | 0.36 | 0.8 | 0.8 | 1.0 | ns, max | | 6-input function: F/G inputs to Y output via F6 MUX | T <sub>IF6Y</sub> | 0.44 | 0.9 | 1.0 | 1.2 | ns, max | | 6-input function: F5IN input to Y output | T <sub>F5INY</sub> | 0.17 | 0.32 | 0.36 | 0.42 | ns, max | | Incremental delay routing through transparent latch to XQ/YQ outputs | T <sub>IFNCTL</sub> | 0.31 | 0.7 | 0.7 | 0.8 | ns, max | | BY input to YB output | T <sub>BYYB</sub> | 0.27 | 0.53 | 0.6 | 0.7 | ns, max | | Sequential Delays | | | | | | T. | | FF Clock CLK to XQ/YQ outputs | T <sub>CKO</sub> | 0.54 | 1.1 | 1.2 | 1.4 | ns, max | | Latch Clock CLK to XQ/YQ outputs | T <sub>CKLO</sub> | 0.6 | 1.2 | 1.4 | 1.6 | ns, max | | Setup and Hold Times before/after Clock CLK <sup>(1)</sup> | | Setup T | ime / Hol | d Time | | | | 4-input function: F/G Inputs | T <sub>ICK</sub> /T <sub>CKI</sub> | 0.6 / 0 | 1.2 / 0 | 1.4 / 0 | 1.5 / 0 | ns, min | | 5-input function: F/G inputs | T <sub>IF5CK</sub> /T <sub>CKIF5</sub> | 0.7 / 0 | 1.3 / 0 | 1.5 / 0 | 1.7 / 0 | ns, min | | 6-input function: F5IN input | T <sub>F5INCK</sub> /T <sub>CKF5IN</sub> | 0.46 / 0 | 1.0 / 0 | 1.1 / 0 | 1.2 / 0 | ns, min | | 6-input function: F/G inputs via F6 MUX | T <sub>IF6CK</sub> /T <sub>CKIF6</sub> | 0.8 / 0 | 1.5 / 0 | 1.7 / 0 | 1.9 / 0 | ns, min | | BX/BY inputs | $T_{DICK}/T_{CKDI}$ | 0.30 / 0 | 0.6 / 0 | 0.7 / 0 | 0.8 / 0 | ns, min | | CE input | $T_{CECK}/T_{CKCE}$ | 0.37 / 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, min | | SR/BY inputs (synchronous) | $T_{RCK}T_{CKR}$ | 0.33 / 0 | 0.7 / 0 | 0.8 / 0 | 0.9 / 0 | ns, min | | Clock CLK | | | | | | | | Minimum Pulse Width, High | T <sub>CH</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Minimum Pulse Width, Low | $T_CL$ | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Set/Reset | | | | | | | | Minimum Pulse Width, SR/BY inputs | T <sub>RPW</sub> | 1.3 | 2.5 | 2.8 | 3.3 | ns, min | | Delay from SR/BY inputs to XQ/YQ outputs (asynchronous) | T <sub>RQ</sub> | 0.54 | 1.1 | 1.3 | 1.4 | ns, max | | Delay from GSR to XQ/YQ outputs | T <sub>IOGSRQ</sub> | 4.9 | 9.7 | 10.9 | 12.5 | ns, max | | Toggle Frequency (MHz) (for export control) | F <sub>TOG</sub> (MHz) | 625 | 333 | 294 | 250 | MHz | #### Notes: <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. ### **Minimum Clock-to-Out for Virtex Devices** | | With DLL | Without DLL | | | | | | | | | | |--------------|-------------|-------------|------|------|------|------|------|------|------|-------|-------| | I/O Standard | All Devices | V50 | V100 | V150 | V200 | V300 | V400 | V600 | V800 | V1000 | Units | | *LVTTL_S2 | 5.2 | 6.0 | 6.0 | 6.0 | 6.0 | 6.1 | 6.1 | 6.1 | 6.1 | 6.1 | ns | | *LVTTL_S4 | 3.5 | 4.3 | 4.3 | 4.3 | 4.3 | 4.4 | 4.4 | 4.4 | 4.4 | 4.4 | ns | | *LVTTL_S6 | 2.8 | 3.6 | 3.6 | 3.6 | 3.6 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | ns | | *LVTTL_S8 | 2.2 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.2 | 3.2 | 3.2 | ns | | *LVTTL_S12 | 2.0 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 3.0 | 3.0 | 3.0 | ns | | *LVTTL_S16 | 1.9 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.9 | 2.9 | 2.9 | ns | | *LVTTL_S24 | 1.8 | 2.6 | 2.6 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.8 | ns | | *LVTTL_F2 | 2.9 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.9 | 3.9 | 3.9 | ns | | *LVTTL_F4 | 1.7 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.7 | 2.7 | 2.7 | ns | | *LVTTL_F6 | 1.2 | 2.0 | 2.0 | 2.0 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.2 | ns | | *LVTTL_F8 | 1.1 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | ns | | *LVTTL_F12 | 1.0 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | ns | | *LVTTL_F16 | 0.9 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | ns | | *LVTTL_F24 | 0.9 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | ns | | LVCMOS2 | 1.1 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 2.1 | ns | | PCI33_3 | 1.5 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | 2.5 | 2.5 | 2.5 | ns | | PCI33_5 | 1.4 | 2.2 | 2.2 | 2.3 | 2.3 | 2.3 | 2.3 | 2.3 | 2.3 | 2.4 | ns | | PCI66_3 | 1.1 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 2.1 | 2.1 | ns | | GTL | 1.6 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.6 | 2.6 | 2.6 | ns | | GTL+ | 1.7 | 2.5 | 2.5 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.7 | ns | | HSTL I | 1.1 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | ns | | HSTL III | 0.9 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | ns | | HSTL IV | 0.8 | 1.6 | 1.6 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | ns | | SSTL2 I | 0.9 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | ns | | SSTL2 II | 0.8 | 1.6 | 1.6 | 1.6 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | ns | | SSTL3 I | 0.8 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | ns | | SSTL3 II | 0.7 | 1.5 | 1.5 | 1.6 | 1.6 | 1.6 | 1.6 | 1.6 | 1.6 | 1.7 | ns | | CTT | 1.0 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | ns | | AGP | 1.0 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | ns | <sup>\*</sup>S = Slow Slew Rate, F = Fast Slew Rate #### Notes: <sup>1.</sup> Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. <sup>2.</sup> Input and output timing is measured at 1.4 V for LVTTL. For other I/O standards, see Table 3. In all cases, an 8 pF external capacitive load is used. # **Product Obsolete/Under Obsolescence** ### **Virtex Pinout Information** ### **Pinout Tables** See <a href="https://www.xilinx.com">www.xilinx.com</a> for updates or additional pinout information. For convenience, Table 2, Table 3 and Table 4 list the locations of special-purpose and power-supply pins. Pins not listed are either user I/Os or not connected, depending on the device/package combination. See the Pinout Diagrams starting on page 17 for any pins not listed for a particular part/package combination. Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |--------------------|--------|------------------------------------|------------------------------------|-------------------------------------------------------| | GCK0 | All | K7 | 90 | 92 | | GCK1 | All | M7 | 93 | 89 | | GCK2 | All | A7 | 19 | 210 | | GCK3 | All | A6 | 16 | 213 | | MO | All | M1 | 110 | 60 | | M1 | All | L2 | 112 | 58 | | M2 | All | N2 | 108 | 62 | | CCLK | All | B13 | 38 | 179 | | PROGRAM | All | L12 | 72 | 122 | | DONE | All | M12 | 74 | 120 | | INIT | All | L13 | 71 | 123 | | BUSY/DOUT | All | C11 | 39 | 178 | | D0/DIN | All | C12 | 40 | 177 | | D1 | All | E10 | 45 | 167 | | D2 | All | E12 | 47 | 163 | | D3 | All | F11 | 51 | 156 | | D4 | All | H12 | 59 | 145 | | D5 | All | J13 | 63 | 138 | | D6 | All | J11 | 65 | 134 | | D7 | All | K10 | 70 | 124 | | WRITE | All | C10 | 32 | 185 | | CS | All | D10 | 33 | 184 | | TDI | All | A11 | 34 | 183 | | TDO | All | A12 | 36 | 181 | | TMS | All | B1 | 143 | 2 | | TCK | All | C3 | 2 | 239 | | V <sub>CCINT</sub> | All | A9, B6, C5, G3,<br>G12, M5, M9, N6 | 10, 15, 25, 57, 84, 94,<br>99, 126 | 16, 32, 43, 77, 88, 104, 137, 148, 164, 198, 214, 225 | Table 3: Virtex Pinout Tables (BGA) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |-----------|--------|-------|-------|-------|-------| | GCK0 | All | Y11 | AE13 | AL16 | AL17 | | GCK1 | All | Y10 | AF14 | AK16 | AJ17 | | GCK2 | All | A10 | B14 | A16 | D17 | | GCK3 | All | B10 | D14 | D17 | A17 | | MO | All | Y1 | AD24 | AH28 | AJ29 | | M1 | All | U3 | AB23 | AH29 | AK30 | | M2 | All | W2 | AC23 | AJ28 | AN32 | | CCLK | All | B19 | C3 | D4 | C4 | | PROGRAM | All | Y20 | AC4 | АН3 | AM1 | | DONE | All | W19 | AD3 | AH4 | AJ5 | | INIT | All | U18 | AD2 | AJ2 | AH5 | | BUSY/DOUT | All | D18 | E4 | D3 | D4 | | D0/DIN | All | C19 | D3 | C2 | E4 | | D1 | All | E20 | G1 | K4 | K3 | | D2 | All | G19 | J3 | K2 | L4 | | D3 | All | J19 | M3 | P4 | P3 | | D4 | All | M19 | R3 | V4 | W4 | | D5 | All | P19 | U4 | AB1 | AB5 | | D6 | All | T20 | V3 | AB3 | AC4 | | D7 | All | V19 | AC3 | AG4 | AJ4 | | WRITE | All | A19 | D5 | B4 | D6 | | CS | All | B18 | C4 | D5 | A2 | | TDI | All | C17 | В3 | В3 | D5 | | TDO | All | A20 | D4 | C4 | E6 | | TMS | All | D3 | D23 | D29 | B33 | | TCK | All | A1 | C24 | D28 | E29 | | DXN | All | W3 | AD23 | AH27 | AK29 | | DXP | All | V4 | AE24 | AK29 | AJ28 | Table 3: Virtex Pinout Tables (BGA) (Continued) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CCINT</sub> Notes: • Superset includes all pins, including the ones in bold type. Subset excludes pins in bold type. | XCV50/100 | C10, D6,<br>D15, F4,<br>F17, L3,<br>L18, R4,<br>R17, U6,<br>U15, V10 | N/A | N/A | N/A | | <ul> <li>In BG352, for XCV300 all the V<sub>CCINT</sub> pins in the superset must be connected. For XCV150/200, V<sub>CCINT</sub> pins in the subset must be connected, and pins in <b>bold</b> type can be left unconnected (these unconnected pins cannot be used as user I/O.)</li> <li>In BG432, for XCV400/600/800 all V<sub>CCINT</sub> pins in the superset must be connected. For XCV300, V<sub>CCINT</sub> pins in the subset must be connected, and pins in <b>bold</b> type can be left unconnected (these unconnected pins cannot be used as user I/O.)</li> <li>In BG560, for XCV800/1000 all V<sub>CCINT</sub> pins in the superset must be connected. For XCV400/600, V<sub>CCINT</sub> pins in the superset must be connected. For XCV400/600, V<sub>CCINT</sub> pins in the subset must be connected, and pins in <b>bold</b> type can be left unconnected (these unconnected pins cannot be used as user I/O.)</li> </ul> | XCV150/200/300 | Same as<br>above | A20, C14,<br>D10, J24,<br>K4, P2, P25,<br>V24, W2,<br>AC10, AE14,<br>AE19,<br>B16, D12,<br>L1, L25,<br>R23, T1,<br>AF11, AF16 | A10, A17, B23,<br>C14, C19, K3,<br>K29, N2, N29,<br>T1, T29, W2,<br>W31, AB2,<br>AB30, AJ10,<br>AJ16, AK13,<br>AK19, AK22,<br>B26, C7, F1,<br>F30, AE29, AF1,<br>AH8, AH24 | N/A | | | XCV400/600/800/1000 | N/A | N/A | Same as above | A21, B14, B18,<br>B28, C24, E9,<br>E12, F2, H30,<br>J1, K32, N1,<br>N33, U5, U30,<br>Y2, Y31, AD2,<br>AD32, AG3,<br>AG31, AK8,<br>AK11, AK17,<br>AK20, AL14,<br>AL27, AN25,<br>B12, C22, M3,<br>N29, AB2,<br>AB32, AJ13,<br>AL22 | | V <sub>CCO</sub> , Bank 0 | All | D7, D8 | A17, B25,<br>D19 | A21, C29, D21 | A22, A26, A30,<br>B19, B32 | | V <sub>CCO</sub> , Bank 1 | All | D13, D14 | A10, D7,<br>D13 | A1, A11, D11 | A10, A16, B13,<br>C3, E5 | | V <sub>CCO</sub> , Bank 2 | All | G17, H17 | B2, H4, K1 | C3, L1, L4 | B2, D1, H1, M1,<br>R2 | | V <sub>CCO</sub> , Bank 3 | All | N17, P17 | P4, U1, Y4 | AA1, AA4, AJ3 | V1, AA2, AD1,<br>AK1, AL2 | | V <sub>CCO</sub> , Bank 4 | All | U13, U14 | AC8, AE2,<br>AF10 | AH11, AL1,<br>AL11 | AM2, AM15,<br>AN4, AN8, AN12 | | V <sub>CCO</sub> , Bank 5 | All | U7, U8 | AC14, AC20,<br>AF17 | AH21, AJ29,<br>AL21 | AL31, AM21,<br>AN18, AN24,<br>AN30 | | V <sub>CCO</sub> , Bank 6 | All | N4, P4 | U26, W23,<br>AE25 | AA28, AA31,<br>AL31 | W32, AB33,<br>AF33, AK33,<br>AM32 | Table 3: Virtex Pinout Tables (BGA) (Continued) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |---------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|---------------------|---------------------------|------------------------------------| | V <sub>REF</sub> , Bank 3 | XCV50 | M18, V20 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + R19 | R4, V4, Y3 | N/A | N/A | | incrementally. Connect all pins listed for both the required device and all | XCV200/300 | + P18 | + AC2 | V2, AB4, AD4,<br>AF3 | N/A | | smaller devices listed in the | XCV400 | N/A | N/A | + U2 | V4, W5, | | same package.) | | | | | AD3, AE5, AK2 | | Within each bank, if input reference voltage is not | XCV600 | N/A | N/A | + AC3 | + AF1 | | required, all V <sub>REF</sub> pins are | XCV800 | N/A | N/A | + Y3 | + AA4 | | general I/O. | XCV1000 | N/A | N/A | N/A | + AH4 | | V <sub>REF</sub> , Bank 4 | XCV50 | V12, Y18 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed incrementally. Connect all | XCV100/150 | + W15 | AC12, AE5,<br>AE8, | N/A | N/A | | pins listed for both the required device and all smaller devices listed in the | XCV200/300 | + V14 | + AE4 | AJ7, AL4, AL8,<br>AL13 | N/A | | same package.) Within each bank, if input reference voltage is not | XCV400 | N/A | N/A | + AK15 | AL7, AL10,<br>AL16, AM4,<br>AM14 | | required, all V <sub>REF</sub> pins are | XCV600 | N/A | N/A | + AK8 | + AL9 | | general I/O. | XCV800 | N/A | N/A | + AJ12 | + AK13 | | | XCV1000 | N/A | N/A | N/A | + AN3 | | V <sub>REF</sub> , Bank 5 | XCV50 | V9, Y3 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed incrementally. Connect all pins listed for both the | XCV100/150 | + W6 | AC15, AC18,<br>AD20 | N/A | N/A | | required device and all smaller devices listed in the | XCV200/300 | + V7 | + AE23 | AJ18, AJ25,<br>AK23, AK27 | N/A | | same package.) Within each bank, if input reference voltage is not | XCV400 | N/A | N/A | + AJ17 | AJ18, AJ25,<br>AL20, AL24,<br>AL29 | | required, all V <sub>REF</sub> pins are general I/O. | XCV600 | N/A | N/A | + AL24 | + AM26 | | | XCV800 | N/A | N/A | + AH19 | + AN23 | | | XCV1000 | N/A | N/A | N/A | + AK28 | | V <sub>REF</sub> , Bank 6 | XCV50 | M2, R3 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed incrementally. Connect all pins listed for both the required device and all smaller devices listed in the | XCV100/150 | + T1 | R24, Y26,<br>AA25, | N/A | N/A | | | XCV200/300 | + T3 | + AD26 | V28, AB28,<br>AE30, AF28 | N/A | | same package.) Within each bank, if input | XCV400 | N/A | N/A | + U28 | V29, Y32, AD31,<br>AE29, AK32 | | reference voltage is not | XCV600 | N/A | N/A | + AC28 | + AE31 | | required, all V <sub>REF</sub> pins are general I/O. | XCV800 | N/A | N/A | + Y30 | + AA30 | | general I/O. | XCV1000 | N/A | N/A | N/A | + AH30 | Table 3: Virtex Pinout Tables (BGA) (Continued) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |---------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>REF</sub> , Bank 7 | XCV50 | G3, H1 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + D1 | D26, G26, | N/A | N/A | | incrementally. Connect all pins listed for both the | | | L26 | | | | required device and all | XCV200/300 | + B2 | + E24 | F28, F31, | N/A | | smaller devices listed in the same package.) | | | | J30, N30 | | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are | XCV400 | N/A | N/A | + R31 | E31, G31, K31,<br>P31, T31 | | general I/O. | XCV600 | N/A | N/A | + J28 | + H32 | | | XCV800 | N/A | N/A | + M28 | + L33 | | | XCV1000 | N/A | N/A | N/A | + D31 | | GND | All | C3, C18, D4, D5, D9, D10, D11, D12, D16, D17, E4, E17, J4, J17, K4, K17, L4, L17, M4, M17, T4, T17, U4, U5, U9, U10, U11, U12, U16, U17, V3, V18 | A1, A2, A5,<br>A8, A14,<br>A19, A22,<br>A25, A26,<br>B1, B26, E1,<br>E26, H1,<br>H26, N1,<br>P26, W1,<br>W26, AB1,<br>AB26, AF1,<br>AF2, AF5,<br>AF8, AF13,<br>AF19, AF22,<br>AF25, AF26 | A2, A3, A7, A9, A14, A18, A23, A25, A29, A30, B1, B2, B30, B31, C1, C31, D16, G1, G31, J1, J31, P1, P31, T4, T28, V1, V31, AC1, AC31, AE1, AE31, AH16, AJ1, AJ31, AK1, AK2, AK30, AK31, AL2, AL3, AL7, AL9 AL14, AL18 AL23, AL25, AL29, AL30 | A1, A7, A12, A14, A18, A20, A24, A29, A32, A33, B1, B6, B9, B15, B23, B27, B31, C2, E1, F32, G2, G33, J32, K1, L2, M33, P1, P33, R32, T1, V33, W2, Y1, Y33, AB1, AC32, AD33, AE2, AG1, AG32, AH2, AJ33, AL32, AM3, AM7, AM11, AM19, AM25, AM28, AM33, AN1, AN2, AN5, AN10, AN14, AN16, AN20, AN22, AN27, AN33 | | GND <sup>(1)</sup> | All | J9, J10,<br>J11, J12,<br>K9, K10,<br>K11, K12,<br>L9, L10,<br>L11, L12,<br>M9, M10,<br>M11, M12 | N/A | N/A | N/A | | No Connect | All | N/A | N/A | N/A | C31, AC2, AK4,<br>AL3 | ### Notes: 1. 16 extra balls (grounded) at package center. Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |------------------------------------------------------------------------------------------------------|------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CCINT</sub> | All | C3, C14, D4,<br>D13, E5,<br>E12, M5,<br>M12, N4,<br>N13, P3,<br>P14 | E5, E18, F6,<br>F17, G7, G8, G9,<br>G14, G15, G16,<br>H7, H16, J7,<br>J16, P7, P16,<br>R7, R16, T7, T8,<br>T9, T14, T15,<br>T16, U6, U17,<br>V5, V18 | G7, G20, H8, H19,<br>J9, J10, J11, J16,<br>J17, J18, K9, K18,<br>L9, L18, T9, T18,<br>U9, U18, V9, V10,<br>V11, V16, V17,<br>V18, W8, W19, Y7,<br>Y20 | AD5, AD35,<br>AE5, AE35, AL5,<br>AL35, AM5,<br>AM35, AR8,<br>AR9, AR15,<br>AR16, AR24,<br>AR25, AR31,<br>AR32, E8, E9,<br>E15, E16, E24,<br>E25, E31, E32,<br>H5, H35, J5,<br>J35, R5, R35,<br>T5, T35 | | V <sub>CCO</sub> , Bank 0 | All | E8, F8 | F7, F8, F9, F10<br>G10, G11 | H9, H10, H11,<br>H12, J12, J13 | E26, E27, E29,<br>E30, E33, E34 | | V <sub>CCO</sub> , Bank 1 | All | E9, F9 | F13, F14, F15,<br>F16, G12, G13 | H15, H16, H17,<br>H18, J14, J15 | E6, E7, E10,<br>E11, E13, E14 | | V <sub>CCO</sub> , Bank 2 | All | H11, H12 | G17, H17, J17,<br>K16, K17, L16 | J19, K19, L19,<br>M18, M19, N18 | F5, G5, K5, L5,<br>N5, P5 | | V <sub>CCO</sub> , Bank 3 | All | J11, J12 | M16, N16, N17,<br>P17, R17, T17 | P18, R18, R19,<br>T19, U19, V19 | AF5, AG5, AN5,<br>AK5, AJ5, AP5 | | V <sub>CCO</sub> , Bank 4 | All | L9. M9 | T12, T13, U13,<br>U14, U15, U16, | V14, V15, W15,<br>W16, W17, W18 | AR6, AR7,<br>AR10, AR11,<br>AR13, AR14 | | V <sub>CCO</sub> , Bank 5 | All | L8, M8 | T10, T11, U7,<br>U8, U9, U10 | V12, V13,<br>W9,W10, W11,<br>W12 | AR26, AR27,<br>AR29, AR30,<br>AR33, AR34 | | V <sub>CCO</sub> , Bank 6 | All | J5, J6 | M7, N6, N7, P6,<br>R6, T6 | P9, R8, R9, T8,<br>U8, V8 | AF35, AG35,<br>AJ35, AK35,<br>AN35, AP35 | | V <sub>CCO</sub> , Bank 7 | All | H5, H6 | G6, H6, J6, K6,<br>K7, L7 | J8, K8, L8, M8,<br>M9, N9 | F35, G35, K35,<br>L35, N35, P35 | | V <sub>REF</sub> Bank 0 | XCV50 | B4, B7 | N/A | N/A | N/A | | (VREF pins are listed | XCV100/150 | + C6 | A9, C6, E8 | N/A | N/A | | incrementally. Connect<br>all pins listed for both<br>the required device and<br>all smaller devices | XCV200/300 | + A3 | + B4 | N/A | N/A | | | XCV400 | N/A | N/A | A12, C11, D6, E8,<br>G10 | | | listed in the same package.) Within each bank, if | XCV600 | N/A | N/A | + B7 | A33, B28, B30,<br>C23, C24, D33 | | input reference voltage | XCV800 | N/A | N/A | + B10 | + A26 | | is not required, all V <sub>REF</sub> pins are general I/O. | XCV1000 | N/A | N/A | N/A | + D34 | ### **Pinout Diagrams** The following diagrams, CS144 Pin Function Diagram, page 17 through FG680 Pin Function Diagram, page 27, illustrate the locations of special-purpose pins on Virtex FPGAs. Table 5 lists the symbols used in these diagrams. The diagrams also show I/O-bank boundaries. Table 5: Pinout Diagram Symbols | Symbol | Pin Function | |------------|------------------------------------------------------------------| | * | General I/O | | * | Device-dependent general I/O, n/c on smaller devices | | V | V <sub>CCINT</sub> | | V | Device-dependent V <sub>CCINT</sub> , n/c on smaller devices | | 0 | V <sub>CCO</sub> | | R | V <sub>REF</sub> | | r | Device-dependent V <sub>REF</sub> remains I/O on smaller devices | | G | Ground | | Ø, 1, 2, 3 | Global Clocks | Table 5: Pinout Diagram Symbols (Continued) | Symbol | Pin Function | |----------------------------------------------|------------------------------------| | <b>0</b> , <b>0</b> , <b>2</b> | M0, M1, M2 | | (0), (1), (2),<br>(3), (4), (5), (6),<br>(7) | D0/DIN, D1, D2, D3, D4, D5, D6, D7 | | В | DOUT/BUSY | | D | DONE | | Р | PROGRAM | | I | INIT | | K | CCLK | | W | WRITE | | S | <u>CS</u> | | Т | Boundary-scan Test Access Port | | + | Temperature diode, anode | | _ | Temperature diode, cathode | | n | No connect | ### **CS144 Pin Function Diagram** Figure 1: CS144 Pin Function Diagram ### **BG560 Pin Function Diagram** DS003\_22\_100300 Figure 7: BG560 Pin Function Diagram ### **FG256 Pin Function Diagram** Figure 8: FG256 Pin Function Diagram