Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 864 | | Number of Logic Elements/Cells | 3888 | | Total RAM Bits | 49152 | | Number of I/O | 260 | | Number of Gates | 164674 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 456-BBGA | | Supplier Device Package | 456-FBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xcv150-5fg456c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Virtex Architecture** Virtex devices feature a flexible, regular architecture that comprises an array of configurable logic blocks (CLBs) surrounded by programmable input/output blocks (IOBs), all interconnected by a rich hierarchy of fast, versatile routing resources. The abundance of routing resources permits the Virtex family to accommodate even the largest and most complex designs. Virtex FPGAs are SRAM-based, and are customized by loading configuration data into internal memory cells. In some modes, the FPGA reads its own configuration data from an external PROM (master serial mode). Otherwise, the configuration data is written into the FPGA (Select-MAP<sup>TM</sup>, slave serial, and JTAG modes). The standard Xilinx Foundation™ and Alliance Series™ Development systems deliver complete design support for Virtex, covering every aspect from behavioral and schematic entry, through simulation, automatic design translation and implementation, to the creation, downloading, and readback of a configuration bit stream. # **Higher Performance** Virtex devices provide better performance than previous generations of FPGA. Designs can achieve synchronous system clock rates up to 200 MHz including I/O. Virtex inputs and outputs comply fully with PCI specifications, and interfaces can be implemented that operate at 33 MHz or 66 MHz. Additionally, Virtex supports the hot-swapping requirements of Compact PCI. Xilinx thoroughly benchmarked the Virtex family. While performance is design-dependent, many designs operated internally at speeds in excess of 100 MHz and can achieve 200 MHz. Table 2 shows performance data for representative circuits, using worst-case timing parameters. Table 2: Performance for Common Circuit Functions | Function | Bits | Virtex -6 | |-----------------------|---------|-----------| | Register-to-Register | | | | Adder | 16 | 5.0 ns | | Audei | 64 | 7.2 ns | | Pipelined Multiplier | 8 x 8 | 5.1 ns | | | 16 x 16 | 6.0 ns | | Address Decoder | 16 | 4.4 ns | | | 64 | 6.4 ns | | 16:1 Multiplexer | | 5.4 ns | | Parity Tree | 9 | 4.1 ns | | | 18 | 5.0 ns | | | 36 | 6.9 ns | | Chip-to-Chip | | | | HSTL Class IV | | 200 MHz | | LVTTL,16mA, fast slew | | 180 MHz | DS003-2 (v4.0) March 1, 2013 # Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays ### **Product Specification** The output buffer and all of the IOB control signals have independent polarity controls. vao\_b.eps Figure 1: Virtex Architecture Overview All pads are protected against damage from electrostatic discharge (ESD) and from over-voltage transients. Two forms of over-voltage protection are provided, one that permits 5 V compliance, and one that does not. For 5 V compliance, a Zener-like structure connected to ground turns on when the output rises to approximately 6.5 V. When PCI 3.3 V compliance is required, a conventional clamp diode is connected to the output supply voltage, $V_{\rm CCO}$ . Optional pull-up and pull-down resistors and an optional weak-keeper circuit are attached to each pad. Prior to configuration, all pins not involved in configuration are forced into their high-impedance state. The pull-down resistors and the weak-keeper circuits are inactive, but inputs can optionally be pulled up. The activation of pull-up resistors prior to configuration is controlled on a global basis by the configuration mode pins. If the pull-up resistors are not activated, all the pins will float. Consequently, external pull-up or pull-down resistors must be provided on pins required to be at a well-defined logic level prior to configuration. All Virtex IOBs support IEEE 1149.1-compatible boundary scan testing. # **Architectural Description** # **Virtex Array** The Virtex user-programmable gate array, shown in Figure 1, comprises two major configurable elements: configurable logic blocks (CLBs) and input/output blocks (IOBs). - CLBs provide the functional elements for constructing logic - IOBs provide the interface between the package pins and the CLBs CLBs interconnect through a general routing matrix (GRM). The GRM comprises an array of routing switches located at the intersections of horizontal and vertical routing channels. Each CLB nests into a VersaBlock™ that also provides local routing resources to connect the CLB to the GRM. The VersaRing<sup>™</sup> I/O interface provides additional routing resources around the periphery of the device. This routing improves I/O routability and facilitates pin locking. The Virtex architecture also includes the following circuits that connect to the GRM. - Dedicated block memories of 4096 bits each - Clock DLLs for clock-distribution delay compensation and clock domain control - 3-State buffers (BUFTs) associated with each CLB that drive dedicated segmentable horizontal routing resources Values stored in static memory cells control the configurable logic elements and interconnect resources. These values load into the memory cells on power-up, and can reload if necessary to change the function of the device. # Input/Output Block The Virtex IOB, Figure 2, features SelectIO™ inputs and outputs that support a wide variety of I/O signalling standards, see Table 1. The three IOB storage elements function either as edge-triggered D-type flip-flops or as level sensitive latches. Each IOB has a clock signal (CLK) shared by the three flip-flops and independent clock enable signals for each flip-flop. In addition to the CLK and CE control signals, the three flip-flops share a Set/Reset (SR). For each flip-flop, this signal can be independently configured as a synchronous Set, a synchronous Reset, an asynchronous Preset, or an asynchronous Clear. © 1999-2013 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice. more I/O pins convert to $V_{REF}$ pins. Since these are always a superset of the $V_{REF}$ pins used for smaller devices, it is possible to design a PCB that permits migration to a larger device if necessary. All the $V_{REF}$ pins for the largest device anticipated must be connected to the $V_{REF}$ voltage, and not used for I/O. In smaller devices, some $V_{CCO}$ pins used in larger devices do not connect within the package. These unconnected pins can be left unconnected externally, or can be connected to the $V_{CCO}$ voltage to permit migration to a larger device if necessary. In TQ144 and PQ/HQ240 packages, all $V_{CCO}$ pins are bonded together internally, and consequently the same $V_{CCO}$ voltage must be connected to all of them. In the CS144 package, bank pairs that share a side are interconnected internally, permitting four choices for $V_{CCO}$ . In both cases, the $V_{REF}$ pins remain internally connected as eight banks, and can be used as described previously. # **Configurable Logic Block** The basic building block of the Virtex CLB is the logic cell (LC). An LC includes a 4-input function generator, carry logic, and a storage element. The output from the function generator in each LC drives both the CLB output and the D input of the flip-flop. Each Virtex CLB contains four LCs, organized in two similar slices, as shown in Figure 4. Figure 5 shows a more detailed view of a single slice. In addition to the four basic LCs, the Virtex CLB contains logic that combines function generators to provide functions of five or six inputs. Consequently, when estimating the number of system gates provided by a given device, each CLB counts as 4.5 LCs. # Look-Up Tables Virtex function generators are implemented as 4-input look-up tables (LUTs). In addition to operating as a function generator, each LUT can provide a 16 x 1-bit synchronous RAM. Furthermore, the two LUTs within a slice can be combined to create a 16 x 2-bit or 32 x 1-bit synchronous RAM, or a 16x1-bit dual-port synchronous RAM. The Virtex LUT can also provide a 16-bit shift register that is ideal for capturing high-speed or burst-mode data. This mode can also be used to store data in applications such as Digital Signal Processing. # Storage Elements The storage elements in the Virtex slice can be configured either as edge-triggered D-type flip-flops or as level-sensitive latches. The D inputs can be driven either by the function generators within the slice or directly from slice inputs, bypassing the function generators. In addition to Clock and Clock Enable signals, each Slice has synchronous set and reset signals (SR and BY). SR forces a storage element into the initialization state specified for it in the configuration. BY forces it into the opposite state. Alternatively, these signals can be configured to operate asynchronously. All of the control signals are independently invertible, and are shared by the two flip-flops within the slice. Figure 4: 2-Slice Virtex CLB Figure 5: Detailed View of Virtex Slice ### Additional Logic The F5 multiplexer in each slice combines the function generator outputs. This combination provides either a function generator that can implement any 5-input function, a 4:1 multiplexer, or selected functions of up to nine inputs. Similarly, the F6 multiplexer combines the outputs of all four function generators in the CLB by selecting one of the F5-multiplexer outputs. This permits the implementation of any 6-input function, an 8:1 multiplexer, or selected functions of up to 19 inputs. Each CLB has four direct feedthrough paths, one per LC. These paths provide extra data input lines or additional local routing that does not consume logic resources. ### Arithmetic Logic Dedicated carry logic provides fast arithmetic carry capability for high-speed arithmetic functions. The Virtex CLB supports two separate carry chains, one per Slice. The height of the carry chains is two bits per CLB. The arithmetic logic includes an XOR gate that allows a 1-bit full adder to be implemented within an LC. In addition, a dedicated AND gate improves the efficiency of multiplier implementation. The dedicated carry path can also be used to cascade function generators for implementing wide logic functions. #### **BUFTs** Each Virtex CLB contains two 3-state drivers (BUFTs) that can drive on-chip busses. See **Dedicated Routing**, page 7. Each Virtex BUFT has an independent 3-state control pin and an independent input pin. ### **Block SelectRAM** Virtex FPGAs incorporate several large block SelectRAM memories. These complement the distributed LUT SelectRAMs that provide shallow RAM structures implemented in CLBs. Block SelectRAM memory blocks are organized in columns. All Virtex devices contain two such columns, one along each vertical edge. These columns extend the full height of the chip. Each memory block is four CLBs high, and consequently, a Virtex device 64 CLBs high contains 16 memory blocks per column, and a total of 32 blocks. Table 3 shows the amount of block SelectRAM memory that is available in each Virtex device. Table 3: Virtex Block SelectRAM Amounts | Device | # of Blocks | Total Block SelectRAM Bits | |---------|-------------|----------------------------| | XCV50 | 8 | 32,768 | | XCV100 | 10 | 40,960 | | XCV150 | 12 | 49,152 | | XCV200 | 14 | 57,344 | | XCV300 | 16 | 65,536 | | XCV400 | 20 | 81,920 | | XCV600 | 24 | 98,304 | | XCV800 | 28 | 114,688 | | XCV1000 | 32 | 131,072 | Figure 17: SelectMAP Flowchart for Write Operation ### **Abort** During a given assertion of $\overline{\text{CS}}$ , the user cannot switch from a write to a read, or vice-versa. This action causes the current packet command to be aborted. The device will remain BUSY until the aborted operation has completed. Following an abort, data is assumed to be unaligned to word boundar- ies, and the FPGA requires a new synchronization word prior to accepting any new packets. To initiate an abort during a write operation, de-assert WRITE. At the rising edge of CCLK, an abort is initiated, as shown in Figure 18. Figure 18: SelectMAP Write Abort Waveforms ### Boundary-Scan Mode In the boundary-scan mode, configuration is done through the IEEE 1149.1 Test Access Port. Note that the PROGRAM pin must be pulled High prior to reconfiguration. A Low on the PROGRAM pin resets the TAP controller and no JTAG operations can be performed. Configuration through the TAP uses the CFG\_IN instruction. This instruction allows data input on TDI to be converted into data packets for the internal configuration bus. The following steps are required to configure the FPGA through the boundary-scan port (when using TCK as a start-up clock). - Load the CFG\_IN instruction into the boundary-scan instruction register (IR) - 2. Enter the Shift-DR (SDR) state - 3. Shift a configuration bitstream into TDI - 4. Return to Run-Test-Idle (RTI) - Load the JSTART instruction into IR - 6. Enter the SDR state - 7. Clock TCK through the startup sequence - 8. Return to RTI Configuration and readback via the TAP is always available. The boundary-scan mode is selected by a <101> or 001> on the mode pins (M2, M1, M0). For details on TAP characteristics, refer to XAPP139. # **Configuration Sequence** The configuration of Virtex devices is a three-phase process. First, the configuration memory is cleared. Next, configuration data is loaded into the memory, and finally, the logic is activated by a start-up process. Configuration is automatically initiated on power-up unless it is delayed by the user, as described below. The configuration process can also be initiated by asserting $\overline{\mathsf{PROGRAM}}$ . The end of the memory-clearing phase is signalled by INIT going High, and the completion of the entire process is signalled by DONE going High. The power-up timing of configuration signals is shown in Figure 19. The corresponding timing characteristics are listed in Table 10. Figure 19: Power-Up Timing Configuration Signals Table 10: Power-up Timing Characteristics | Description | Symbol | Value | Units | |---------------------|----------------------|-------|---------| | Power-on Reset | T <sub>POR</sub> | 2.0 | ms, max | | Program Latency | T <sub>PL</sub> | 100.0 | μs, max | | CCLK (output) Delay | T <sub>ICCK</sub> | 0.5 | μs, min | | | | 4.0 | μs, max | | Program Pulse Width | T <sub>PROGRAM</sub> | 300 | ns, min | ### **Delaying Configuration** INIT can be held Low using an open-drain driver. An open-drain is required since INIT is a bidirectional open-drain pin that is held Low by the FPGA while the configuration memory is being cleared. Extending the time that the pin is Low causes the configuration sequencer to wait. Thus, configuration is delayed by preventing entry into the phase where data is loaded. ### Start-Up Sequence The default Start-up sequence is that one CCLK cycle after DONE goes High, the global 3-state signal (GTS) is released. This permits device outputs to turn on as necessary. One CCLK cycle later, the Global Set/Reset (GSR) and Global Write Enable (GWE) signals are released. This permits the internal storage elements to begin changing state in response to the logic and the user clock. The relative timing of these events can be changed. In addition, the GTS, GSR, and GWE events can be made dependent on the DONE pins of multiple devices all going High, forcing the devices to start in synchronism. The sequence can also be paused at any stage until lock has been achieved on any or all DLLs. # Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays DS003-3 (v4.0) March 1, 2013 **Production Product Specification** # Virtex Electrical Characteristics Definition of Terms Electrical and switching characteristics are specified on a per-speed-grade basis and can be designated as Advance, Preliminary, or Production. Each designation is defined as follows: **Advance**: These speed files are based on simulations only and are typically available soon after device design specifications are frozen. Although speed grades with this designation are considered relatively stable and conservative, some under-reporting might still occur. **Preliminary**: These speed files are based on complete ES (engineering sample) silicon characterization. Devices and speed grades with this designation are intended to give a better indication of the expected performance of production silicon. The probability of under-reporting delays is greatly reduced as compared to Advance data. **Production**: These speed files are released once enough production silicon of a particular device family member has been characterized to provide full correlation between speed files and devices over numerous production lots. There is no under-reporting of delays, and customers receive formal notification of any subsequent changes. Typically, the slowest speed grades transition to Production before faster speed grades. All specifications are representative of worst-case supply voltage and junction temperature conditions. The parameters included are common to popular designs and typical applications. Contact the factory for design considerations requiring more detailed information. Table 1 correlates the current status of each Virtex device with a corresponding speed file designation. Table 1: Virtex Device Speed Grade Designations | | Speed Grade Designations | | | | | |---------|--------------------------|-------------|------------|--|--| | Device | Advance | Preliminary | Production | | | | XCV50 | | | -6, -5, -4 | | | | XCV100 | | | -6, -5, -4 | | | | XCV150 | | | -6, -5, -4 | | | | XCV200 | | | -6, -5, -4 | | | | XCV300 | | | -6, -5, -4 | | | | XCV400 | | | -6, -5, -4 | | | | XCV600 | | | -6, -5, -4 | | | | XCV800 | | | -6, -5, -4 | | | | XCV1000 | | | -6, -5, -4 | | | All specifications are subject to change without notice. # **Virtex DC Characteristics** # **Absolute Maximum Ratings** | Symbol | Description <sup>(1)</sup> | | Units | | |--------------------|-------------------------------------------------|------------------------|-------------|----| | V <sub>CCINT</sub> | Supply voltage relative to GND <sup>(2)</sup> | | -0.5 to 3.0 | V | | V <sub>CCO</sub> | Supply voltage relative to GND <sup>(2)</sup> | | -0.5 to 4.0 | V | | V <sub>REF</sub> | Input Reference Voltage | -0.5 to 3.6 | V | | | V | Input voltage relative to GND <sup>(3)</sup> | Using V <sub>REF</sub> | -0.5 to 3.6 | V | | V <sub>IN</sub> | | Internal threshold | -0.5 to 5.5 | V | | V <sub>TS</sub> | Voltage applied to 3-state output | | -0.5 to 5.5 | V | | V <sub>CC</sub> | Longest Supply Voltage Rise Time from 1V-2.375V | 50 | ms | | | T <sub>STG</sub> | Storage temperature (ambient) | -65 to +150 | °C | | | TJ | Junction temperature <sup>(4)</sup> | Plastic Packages | +125 | °C | #### Notes: - Stresses beyond those listed under Absolute Maximum Ratings can cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time can affect device reliability. - 2. Power supplies can turn on in any order. - 3. For protracted periods (e.g., longer than a day), $V_{IN}$ should not exceed $V_{CCO}$ by more than 3.6 V. - 4. For soldering guidelines and thermal considerations, see the "Device Packaging" information on <a href="https://www.xilinx.com">www.xilinx.com</a>. # **Recommended Operating Conditions** | Symbol | Description | Min | Max | Units | | |----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------|----------|----------|----| | V <sub>CCINT</sub> <sup>(1)</sup> | Input Supply voltage relative to GND, T <sub>J</sub> = 0 °C to +85°C Commercial | | 2.5 – 5% | 2.5 + 5% | V | | Input Supply voltage relative to GND, $T_J = -40^{\circ}\text{C}$ to +100°C Industrial | | Industrial | 2.5 – 5% | 2.5 + 5% | V | | V <sub>CCO</sub> <sup>(4)</sup> | Supply voltage relative to GND, T <sub>J</sub> = 0 °C to +85°C | Commercial | 1.4 | 3.6 | V | | Supply voltage relative to GND, $T_J = -40^{\circ}\text{C}$ to +100°C Industrial | | Industrial | 1.4 | 3.6 | V | | T <sub>IN</sub> | Input signal transition time | | | 250 | ns | ### Notes: - Correct operation is guaranteed with a minimum V<sub>CCINT</sub> of 2.375 V (Nominal V<sub>CCINT</sub> -5%). Below the minimum value, all delay parameters increase by 3% for each 50-mV reduction in V<sub>CCINT</sub> below the specified range. - 2. At junction temperatures above those listed as Operating Conditions, delay parameters do increase. Please refer to the TRCE report. - 3. Input and output measurement threshold is $\sim$ 50% of $V_{CC}$ . - Min and Max values for V<sub>CCO</sub> are I/O Standard dependant. # **CLB Switching Characteristics** Delays originating at F/G inputs vary slightly according to the input used. The values listed below are worst-case. Precise values are provided by the timing analyzer. | | | Speed Grade | | | | | |----------------------------------------------------------------------|------------------------------------------|-------------|---------|---------|---------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Combinatorial Delays | | • | | | | | | 4-input function: F/G inputs to X/Y outputs | T <sub>ILO</sub> | 0.29 | 0.6 | 0.7 | 0.8 | ns, max | | 5-input function: F/G inputs to F5 output | T <sub>IF5</sub> | 0.32 | 0.7 | 0.8 | 0.9 | ns, max | | 5-input function: F/G inputs to X output | T <sub>IF5X</sub> | 0.36 | 0.8 | 0.8 | 1.0 | ns, max | | 6-input function: F/G inputs to Y output via F6 MUX | T <sub>IF6Y</sub> | 0.44 | 0.9 | 1.0 | 1.2 | ns, max | | 6-input function: F5IN input to Y output | T <sub>F5INY</sub> | 0.17 | 0.32 | 0.36 | 0.42 | ns, max | | Incremental delay routing through transparent latch to XQ/YQ outputs | T <sub>IFNCTL</sub> | 0.31 | 0.7 | 0.7 | 0.8 | ns, max | | BY input to YB output | T <sub>BYYB</sub> | 0.27 | 0.53 | 0.6 | 0.7 | ns, max | | Sequential Delays | | | | | | T. | | FF Clock CLK to XQ/YQ outputs | T <sub>CKO</sub> | 0.54 | 1.1 | 1.2 | 1.4 | ns, max | | Latch Clock CLK to XQ/YQ outputs | T <sub>CKLO</sub> | 0.6 | 1.2 | 1.4 | 1.6 | ns, max | | Setup and Hold Times before/after Clock CLK <sup>(1)</sup> | Setup Time / Hold Time | | | | | | | 4-input function: F/G Inputs | T <sub>ICK</sub> /T <sub>CKI</sub> | 0.6 / 0 | 1.2 / 0 | 1.4 / 0 | 1.5 / 0 | ns, min | | 5-input function: F/G inputs | T <sub>IF5CK</sub> /T <sub>CKIF5</sub> | 0.7 / 0 | 1.3 / 0 | 1.5 / 0 | 1.7 / 0 | ns, min | | 6-input function: F5IN input | T <sub>F5INCK</sub> /T <sub>CKF5IN</sub> | 0.46 / 0 | 1.0 / 0 | 1.1 / 0 | 1.2 / 0 | ns, min | | 6-input function: F/G inputs via F6 MUX | T <sub>IF6CK</sub> /T <sub>CKIF6</sub> | 0.8 / 0 | 1.5 / 0 | 1.7 / 0 | 1.9 / 0 | ns, min | | BX/BY inputs | $T_{DICK}/T_{CKDI}$ | 0.30 / 0 | 0.6 / 0 | 0.7 / 0 | 0.8 / 0 | ns, min | | CE input | $T_{CECK}/T_{CKCE}$ | 0.37 / 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, min | | SR/BY inputs (synchronous) | $T_{RCK}T_{CKR}$ | 0.33 / 0 | 0.7 / 0 | 0.8 / 0 | 0.9 / 0 | ns, min | | Clock CLK | | | | | | | | Minimum Pulse Width, High | T <sub>CH</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Minimum Pulse Width, Low | $T_CL$ | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Set/Reset | | | | | | | | Minimum Pulse Width, SR/BY inputs | T <sub>RPW</sub> | 1.3 | 2.5 | 2.8 | 3.3 | ns, min | | Delay from SR/BY inputs to XQ/YQ outputs (asynchronous) | T <sub>RQ</sub> | 0.54 | 1.1 | 1.3 | 1.4 | ns, max | | Delay from GSR to XQ/YQ outputs | T <sub>IOGSRQ</sub> | 4.9 | 9.7 | 10.9 | 12.5 | ns, max | | Toggle Frequency (MHz) (for export control) | F <sub>TOG</sub> (MHz) | 625 | 333 | 294 | 250 | MHz | ### Notes: <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. | Date | Version | Revision | | | | |----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 01/00 | 1.9 | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes. | | | | | 03/00 | 2.0 | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration. | | | | | 05/00 | 2.1 | Modified "Pins not listed" statement. Speed grade update to Final status. | | | | | 05/00 | 2.2 | Modified Table 18. | | | | | 09/00 | 2.3 | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> | | | | | 10/00 | 2.4 | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul> | | | | | 04/02/01 | 2.5 | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See the Virtex Data Sheet section.</li> </ul> | | | | | 04/19/01 | 2.6 | Clarified TIOCKP and TIOCKON IOB Output Switching Characteristics descriptors. | | | | | 07/19/01 | 2.7 | Under Absolute Maximum Ratings, changed (T <sub>SOL</sub> ) to 220 °C. | | | | | 07/26/01 | 2.8 | Removed T <sub>SOL</sub> parameter and added footnote to <b>Absolute Maximum Ratings</b> table. | | | | | 10/29/01 | 2.9 | <ul> <li>Updated the speed grade designations used in data sheets, and added Table 1, which<br/>shows the current speed grade designation for each device.</li> </ul> | | | | | 02/01/02 | 3.0 | Added footnote to DC Input and Output Levels table. | | | | | 07/19/02 | 3.1 | <ul> <li>Removed mention of MIL-M-38510/605 specification.</li> <li>Added link to xapp158 from the Power-On Power Supply Requirements section.</li> </ul> | | | | | 09/10/02 | 3.2 | Added Clock CLK to IOB Input Switching Characteristics and IOB Output Switching Characteristics. | | | | | 03/01/13 | 4.0 | The products listed in this data sheet are obsolete. See XCN10016 for further information. | | | | # **Virtex Data Sheet** The Virtex Data Sheet contains the following modules: - DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1) - DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2) - DS003-3, Virtex 2.5V FPGAs: DC and Switching Characteristics (Module 3) - DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4) # **Virtex Pinout Information** ### **Pinout Tables** See <a href="https://www.xilinx.com">www.xilinx.com</a> for updates or additional pinout information. For convenience, Table 2, Table 3 and Table 4 list the locations of special-purpose and power-supply pins. Pins not listed are either user I/Os or not connected, depending on the device/package combination. See the Pinout Diagrams starting on page 17 for any pins not listed for a particular part/package combination. Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |--------------------|--------|------------------------------------|------------------------------------|-------------------------------------------------------| | GCK0 | All | K7 | 90 | 92 | | GCK1 | All | M7 | 93 | 89 | | GCK2 | All | A7 | 19 | 210 | | GCK3 | All | A6 | 16 | 213 | | MO | All | M1 | 110 | 60 | | M1 | All | L2 | 112 | 58 | | M2 | All | N2 | 108 | 62 | | CCLK | All | B13 | 38 | 179 | | PROGRAM | All | L12 | 72 | 122 | | DONE | All | M12 | 74 | 120 | | INIT | All | L13 | 71 | 123 | | BUSY/DOUT | All | C11 | 39 | 178 | | D0/DIN | All | C12 | 40 | 177 | | D1 | All | E10 | 45 | 167 | | D2 | All | E12 | 47 | 163 | | D3 | All | F11 | 51 | 156 | | D4 | All | H12 | 59 | 145 | | D5 | All | J13 | 63 | 138 | | D6 | All | J11 | 65 | 134 | | D7 | All | K10 | 70 | 124 | | WRITE | All | C10 | 32 | 185 | | CS | All | D10 | 33 | 184 | | TDI | All | A11 | 34 | 183 | | TDO | All | A12 | 36 | 181 | | TMS | All | B1 | 143 | 2 | | TCK | All | C3 | 2 | 239 | | V <sub>CCINT</sub> | All | A9, B6, C5, G3,<br>G12, M5, M9, N6 | 10, 15, 25, 57, 84, 94,<br>99, 126 | 16, 32, 43, 77, 88, 104, 137, 148, 164, 198, 214, 225 | Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) (Continued) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |--------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | V <sub>cco</sub> | All | Banks 0 and 1:<br>A2, A13, D7<br>Banks 2 and 3:<br>B12, G11, M13<br>Banks 4 and 5:<br>N1, N7, N13<br>Banks 6 and 7:<br>B2, G2, M2 | No I/O Banks in this package: 1, 17, 37, 55, 73, 92, 109, 128 | No I/O Banks in this package: 15, 30, 44, 61, 76, 90, 105, 121, 136, 150, 165, 180, 197, 212, 226, 240 | | V <sub>RFF</sub> Bank 0 | XCV50 | C4, D6 | 5, 13 | 218, 232 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + B4 | + 7 | + 229 | | incrementally. Connect | XCV200/300 | N/A | N/A | + 236 | | all pins listed for both the required device | XCV400 | N/A | N/A | + 215 | | and all smaller devices | XCV600 | N/A | N/A | + 230 | | listed in the same package.) | XCV800 | N/A | N/A | + 222 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | V <sub>REF</sub> , Bank 1 | XCV50 | A10, B8 | 22, 30 | 191, 205 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + D9 | + 28 | + 194 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 187 | | the required device | XCV400 | N/A | N/A | + 208 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 193 | | package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV800 | N/A | N/A | + 201 | | V <sub>REF</sub> , Bank 2 | XCV50 | D11, F10 | 42, 50 | 157, 171 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + D13 | + 44 | + 168 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 175 | | the required device | XCV400 | N/A | N/A | + 154 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 169 | | package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV800 | N/A | N/A | + 161 | Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) (Continued) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |----------------------------------------------------------------------------------------------------------|------------|----------|---------|----------| | V <sub>REF</sub> , Bank 3 | XCV50 | H11, K12 | 60, 68 | 130, 144 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + J10 | + 66 | + 133 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 126 | | the required device | XCV400 | N/A | N/A | + 147 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 132 | | package.) | XCV800 | N/A | N/A | + 140 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | V <sub>REF</sub> , Bank 4 | XCV50 | L8, L10 | 79, 87 | 97, 111 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + N10 | + 81 | + 108 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 115 | | the required device and all smaller devices | XCV400 | N/A | N/A | + 94 | | listed in the same | XCV600 | N/A | N/A | + 109 | | package.) | XCV800 | N/A | N/A | + 101 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | V <sub>REF</sub> , Bank 5 | XCV50 | L4, L6 | 96, 104 | 70, 84 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + N4 | + 102 | + 73 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 66 | | the required device | XCV400 | N/A | N/A | + 87 | | and all smaller devices listed in the same package.) | XCV600 | N/A | N/A | + 72 | | | XCV800 | N/A | N/A | + 80 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | Table 3: Virtex Pinout Tables (BGA) (Continued) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <ul> <li>VCCINT</li> <li>Notes:</li> <li>Superset includes all pins, including the ones in bold type. Subset excludes pins in bold type.</li> <li>In BG352, for XCV300 all the V<sub>CCINT</sub> pins in the superset must be connected. For XCV150/200, V<sub>CCINT</sub> pins in the subset must be connected, and pins in bold type can be left unconnected (these unconnected pins cannot be used as user I/O.)</li> <li>In BG432, for XCV400/600/800 all V<sub>CCINT</sub> pins in the superset must be connected. For XCV300, V<sub>CCINT</sub> pins in the subset must be connected, and pins in bold type can be left unconnected (these unconnected pins cannot be used as user I/O.)</li> <li>In BG560, for XCV800/1000 all V<sub>CCINT</sub> pins in the superset must be connected. For XCV400/600, V<sub>CCINT</sub> pins in the superset must be connected. For XCV400/600, V<sub>CCINT</sub> pins in the subset must be connected, and pins in bold type can be left unconnected (these unconnected pins cannot be used as user I/O.)</li> </ul> | XCV50/100 | C10, D6,<br>D15, F4,<br>F17, L3,<br>L18, R4,<br>R17, U6,<br>U15, V10 | N/A | N/A | N/A | | | XCV150/200/300 | Same as<br>above | A20, C14,<br>D10, J24,<br>K4, P2, P25,<br>V24, W2,<br>AC10, AE14,<br>AE19,<br>B16, D12,<br>L1, L25,<br>R23, T1,<br>AF11, AF16 | A10, A17, B23,<br>C14, C19, K3,<br>K29, N2, N29,<br>T1, T29, W2,<br>W31, AB2,<br>AB30, AJ10,<br>AJ16, AK13,<br>AK19, AK22,<br>B26, C7, F1,<br>F30, AE29, AF1,<br>AH8, AH24 | N/A | | | XCV400/600/800/1000 | N/A | N/A | Same as above | A21, B14, B18,<br>B28, C24, E9,<br>E12, F2, H30,<br>J1, K32, N1,<br>N33, U5, U30,<br>Y2, Y31, AD2,<br>AD32, AG3,<br>AG31, AK8,<br>AK11, AK17,<br>AK20, AL14,<br>AL27, AN25,<br>B12, C22, M3,<br>N29, AB2,<br>AB32, AJ13,<br>AL22 | | V <sub>CCO</sub> , Bank 0 | All | D7, D8 | A17, B25,<br>D19 | A21, C29, D21 | A22, A26, A30,<br>B19, B32 | | V <sub>CCO</sub> , Bank 1 | All | D13, D14 | A10, D7,<br>D13 | A1, A11, D11 | A10, A16, B13,<br>C3, E5 | | V <sub>CCO</sub> , Bank 2 | All | G17, H17 | B2, H4, K1 | C3, L1, L4 | B2, D1, H1, M1,<br>R2 | | V <sub>CCO</sub> , Bank 3 | All | N17, P17 | P4, U1, Y4 | AA1, AA4, AJ3 | V1, AA2, AD1,<br>AK1, AL2 | | V <sub>CCO</sub> , Bank 4 | All | U13, U14 | AC8, AE2,<br>AF10 | AH11, AL1,<br>AL11 | AM2, AM15,<br>AN4, AN8, AN12 | | V <sub>CCO</sub> , Bank 5 | All | U7, U8 | AC14, AC20,<br>AF17 | AH21, AJ29,<br>AL21 | AL31, AM21,<br>AN18, AN24,<br>AN30 | | V <sub>CCO</sub> , Bank 6 | All | N4, P4 | U26, W23,<br>AE25 | AA28, AA31,<br>AL31 | W32, AB33,<br>AF33, AK33,<br>AM32 | Table 4: Virtex Pinout Tables (Fine-Pitch BGA) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |-----------|--------|-------|-------|-------|-------| | GCK0 | All | N8 | W12 | AA14 | AW19 | | GCK1 | All | R8 | Y11 | AB13 | AU22 | | GCK2 | All | C9 | A11 | C13 | D21 | | GCK3 | All | B8 | C11 | E13 | A20 | | M0 | All | N3 | AB2 | AD4 | AT37 | | M1 | All | P2 | U5 | W7 | AU38 | | M2 | All | R3 | Y4 | AB6 | AT35 | | CCLK | All | D15 | B22 | D24 | E4 | | PROGRAM | All | P15 | W20 | AA22 | AT5 | | DONE | All | R14 | Y19 | AB21 | AU5 | | INIT | All | N15 | V19 | Y21 | AU2 | | BUSY/DOUT | All | C15 | C21 | E23 | E3 | | D0/DIN | All | D14 | D20 | F22 | C2 | | D1 | All | E16 | H22 | K24 | P4 | | D2 | All | F15 | H20 | K22 | P3 | | D3 | All | G16 | K20 | M22 | R1 | | D4 | All | J16 | N22 | R24 | AD3 | | D5 | All | M16 | R21 | U23 | AG2 | | D6 | All | N16 | T22 | V24 | AH1 | | D7 | All | N14 | Y21 | AB23 | AR4 | | WRITE | All | C13 | A20 | C22 | B4 | | CS | All | B13 | C19 | E21 | D5 | | TDI | All | A15 | B20 | D22 | В3 | | TDO | All | B14 | A21 | C23 | C4 | | TMS | All | D3 | D3 | F5 | E36 | | TCK | All | C4 | C4 | E6 | C36 | | DXN | All | R4 | Y5 | AB7 | AV37 | | DXP | All | P4 | V6 | Y8 | AU35 | Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CCINT</sub> | All | C3, C14, D4,<br>D13, E5,<br>E12, M5,<br>M12, N4,<br>N13, P3,<br>P14 | E5, E18, F6,<br>F17, G7, G8, G9,<br>G14, G15, G16,<br>H7, H16, J7,<br>J16, P7, P16,<br>R7, R16, T7, T8,<br>T9, T14, T15,<br>T16, U6, U17,<br>V5, V18 | G7, G20, H8, H19,<br>J9, J10, J11, J16,<br>J17, J18, K9, K18,<br>L9, L18, T9, T18,<br>U9, U18, V9, V10,<br>V11, V16, V17,<br>V18, W8, W19, Y7,<br>Y20 | AD5, AD35,<br>AE5, AE35, AL5,<br>AL35, AM5,<br>AM35, AR8,<br>AR9, AR15,<br>AR16, AR24,<br>AR25, AR31,<br>AR32, E8, E9,<br>E15, E16, E24,<br>E25, E31, E32,<br>H5, H35, J5,<br>J35, R5, R35,<br>T5, T35 | | V <sub>CCO</sub> , Bank 0 | All | E8, F8 | F7, F8, F9, F10<br>G10, G11 | H9, H10, H11,<br>H12, J12, J13 | E26, E27, E29,<br>E30, E33, E34 | | V <sub>CCO</sub> , Bank 1 | All | E9, F9 | F13, F14, F15,<br>F16, G12, G13 | H15, H16, H17,<br>H18, J14, J15 | E6, E7, E10,<br>E11, E13, E14 | | V <sub>CCO</sub> , Bank 2 | All | H11, H12 | G17, H17, J17,<br>K16, K17, L16 | J19, K19, L19,<br>M18, M19, N18 | F5, G5, K5, L5,<br>N5, P5 | | V <sub>CCO</sub> , Bank 3 | All | J11, J12 | M16, N16, N17,<br>P17, R17, T17 | P18, R18, R19,<br>T19, U19, V19 | AF5, AG5, AN5,<br>AK5, AJ5, AP5 | | V <sub>CCO</sub> , Bank 4 | All | L9. M9 | T12, T13, U13,<br>U14, U15, U16, | V14, V15, W15,<br>W16, W17, W18 | AR6, AR7,<br>AR10, AR11,<br>AR13, AR14 | | V <sub>CCO</sub> , Bank 5 | All | L8, M8 | T10, T11, U7,<br>U8, U9, U10 | V12, V13,<br>W9,W10, W11,<br>W12 | AR26, AR27,<br>AR29, AR30,<br>AR33, AR34 | | V <sub>CCO</sub> , Bank 6 | All | J5, J6 | M7, N6, N7, P6,<br>R6, T6 | P9, R8, R9, T8,<br>U8, V8 | AF35, AG35,<br>AJ35, AK35,<br>AN35, AP35 | | V <sub>CCO</sub> , Bank 7 | All | H5, H6 | G6, H6, J6, K6,<br>K7, L7 | J8, K8, L8, M8,<br>M9, N9 | F35, G35, K35,<br>L35, N35, P35 | | V <sub>REF</sub> Bank 0 | XCV50 | B4, B7 | N/A | N/A | N/A | | (VREF pins are listed | XCV100/150 | + C6 | A9, C6, E8 | N/A | N/A | | incrementally. Connect all pins listed for both the required device and all smaller devices listed in the same package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV200/300 | + A3 | + B4 | N/A | N/A | | | XCV400 | N/A | N/A | A12, C11, D6, E8,<br>G10 | | | | XCV600 | N/A | N/A | + B7 | A33, B28, B30,<br>C23, C24, D33 | | | XCV800 | N/A | N/A | + B10 | + A26 | | | XCV1000 | N/A | N/A | N/A | + D34 | # **TQ144 Pin Function Diagram** Figure 2: TQ144 Pin Function Diagram # **BG256 Pin Function Diagram** Figure 4: BG256 Pin Function Diagram # **FG456 Pin Function Diagram** (Top view) Figure 9: FG456 Pin Function Diagram #### Notes: Packages FG456 and FG676 are layout compatible. # **FG676 Pin Function Diagram** Figure 10: FG676 Pin Function Diagram #### Notes: Packages FG456 and FG676 are layout compatible.