



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 1176                                                       |
| Number of Logic Elements/Cells | 5292                                                       |
| Total RAM Bits                 | 57344                                                      |
| Number of I/O                  | 166                                                        |
| Number of Gates                | 236666                                                     |
| Voltage - Supply               | 2.375V ~ 2.625V                                            |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                         |
| Package / Case                 | 240-BFQFP                                                  |
| Supplier Device Package        | 240-PQFP (32x32)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xcv200-4pq240i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Virtex Device/Package Combinations and Maximum I/O

Table 3: Virtex Family Maximum User I/O by Device/Package (Excluding Dedicated Clock Pins)

| Package | XCV50 | XCV100 | XCV150 | XCV200 | XCV300 | XCV400 | XCV600 | XCV800 | XCV1000 |
|---------|-------|--------|--------|--------|--------|--------|--------|--------|---------|
| CS144   | 94    | 94     |        |        |        |        |        |        |         |
| TQ144   | 98    | 98     |        |        |        |        |        |        |         |
| PQ240   | 166   | 166    | 166    | 166    | 166    |        |        |        |         |
| HQ240   |       |        |        |        |        | 166    | 166    | 166    |         |
| BG256   | 180   | 180    | 180    | 180    |        |        |        |        |         |
| BG352   |       |        | 260    | 260    | 260    |        |        |        |         |
| BG432   |       |        |        |        | 316    | 316    | 316    | 316    |         |
| BG560   |       |        |        |        |        | 404    | 404    | 404    | 404     |
| FG256   | 176   | 176    | 176    | 176    |        |        |        |        |         |
| FG456   |       |        | 260    | 284    | 312    |        |        |        |         |
| FG676   |       |        |        |        |        | 404    | 444    | 444    |         |
| FG680   |       |        |        |        |        |        | 512    | 512    | 512     |

## **Virtex Ordering Information**



Figure 1: Virtex Ordering Information



DS003-2 (v4.0) March 1, 2013

## Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays

#### **Product Specification**

The output buffer and all of the IOB control signals have independent polarity controls.



vao\_b.eps

Figure 1: Virtex Architecture Overview

All pads are protected against damage from electrostatic discharge (ESD) and from over-voltage transients. Two forms of over-voltage protection are provided, one that permits 5 V compliance, and one that does not. For 5 V compliance, a Zener-like structure connected to ground turns on when the output rises to approximately 6.5 V. When PCI 3.3 V compliance is required, a conventional clamp diode is connected to the output supply voltage,  $V_{\rm CCO}$ .

Optional pull-up and pull-down resistors and an optional weak-keeper circuit are attached to each pad. Prior to configuration, all pins not involved in configuration are forced into their high-impedance state. The pull-down resistors and the weak-keeper circuits are inactive, but inputs can optionally be pulled up.

The activation of pull-up resistors prior to configuration is controlled on a global basis by the configuration mode pins. If the pull-up resistors are not activated, all the pins will float. Consequently, external pull-up or pull-down resistors must be provided on pins required to be at a well-defined logic level prior to configuration.

All Virtex IOBs support IEEE 1149.1-compatible boundary scan testing.

# **Architectural Description**

## **Virtex Array**

The Virtex user-programmable gate array, shown in Figure 1, comprises two major configurable elements: configurable logic blocks (CLBs) and input/output blocks (IOBs).

- CLBs provide the functional elements for constructing logic
- IOBs provide the interface between the package pins and the CLBs

CLBs interconnect through a general routing matrix (GRM). The GRM comprises an array of routing switches located at the intersections of horizontal and vertical routing channels. Each CLB nests into a VersaBlock™ that also provides local routing resources to connect the CLB to the GRM.

The VersaRing<sup>™</sup> I/O interface provides additional routing resources around the periphery of the device. This routing improves I/O routability and facilitates pin locking.

The Virtex architecture also includes the following circuits that connect to the GRM.

- Dedicated block memories of 4096 bits each
- Clock DLLs for clock-distribution delay compensation and clock domain control
- 3-State buffers (BUFTs) associated with each CLB that drive dedicated segmentable horizontal routing resources

Values stored in static memory cells control the configurable logic elements and interconnect resources. These values load into the memory cells on power-up, and can reload if necessary to change the function of the device.

### Input/Output Block

The Virtex IOB, Figure 2, features SelectIO™ inputs and outputs that support a wide variety of I/O signalling standards, see Table 1.

The three IOB storage elements function either as edge-triggered D-type flip-flops or as level sensitive latches. Each IOB has a clock signal (CLK) shared by the three flip-flops and independent clock enable signals for each flip-flop.

In addition to the CLK and CE control signals, the three flip-flops share a Set/Reset (SR). For each flip-flop, this signal can be independently configured as a synchronous Set, a synchronous Reset, an asynchronous Preset, or an asynchronous Clear.

© 1999-2013 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.



#### Input Path

A buffer In the Virtex IOB input path routes the input signal either directly to internal logic or through an optional input flip-flop.

An optional delay element at the D-input of this flip-flop eliminates pad-to-pad hold time. The delay is matched to the internal clock-distribution delay of the FPGA, and when used, assures that the pad-to-pad hold time is zero.

Each input buffer can be configured to conform to any of the low-voltage signalling standards supported. In some of these standards the input buffer utilizes a user-supplied threshold voltage, V<sub>REF</sub>. The need to supply V<sub>REF</sub> imposes constraints on which standards can used in close proximity to each other. See I/O Banking, page 3.

There are optional pull-up and pull-down resistors at each user I/O input for use after configuration. Their value is in the range 50 k $\Omega$  – 100 k $\Omega$ .

#### **Output Path**

The output path includes a 3-state output buffer that drives the output signal onto the pad. The output signal can be routed to the buffer directly from the internal logic or through an optional IOB output flip-flop.

The 3-state control of the output can also be routed directly from the internal logic or through a flip-flip that provides synchronous enable and disable.

Each output driver can be individually programmed for a wide range of low-voltage signalling standards. Each output buffer can source up to 24 mA and sink up to 48mA. Drive strength and slew rate controls minimize bus transients.

In most signalling standards, the output High voltage depends on an externally supplied  $V_{CCO}$  voltage. The need to supply  $V_{CCO}$  imposes constraints on which standards can be used in close proximity to each other. See **I/O Banking**, page 3.

An optional weak-keeper circuit is connected to each output. When selected, the circuit monitors the voltage on the pad and weakly drives the pin High or Low to match the input signal. If the pin is connected to a multiple-source signal, the weak keeper holds the signal in its last state if all drivers are disabled. Maintaining a valid logic level in this way eliminates bus chatter.

Because the weak-keeper circuit uses the IOB input buffer to monitor the input level, an appropriate  $V_{\text{REF}}$  voltage must be provided if the signalling standard requires one. The provision of this voltage must comply with the I/O banking rules.

#### I/O Banking

Some of the I/O standards described above require  $V_{CCO}$  and/or  $V_{REF}$  voltages. These voltages externally and connected to device pins that serve groups of IOBs, called banks. Consequently, restrictions exist about which I/O standards can be combined within a given bank.

Eight I/O banks result from separating each edge of the FPGA into two banks, as shown in Figure 3. Each bank has multiple  $V_{\rm CCO}$  pins, all of which must be connected to the same voltage. This voltage is determined by the output standards in use.



X8778\_b

Figure 3: Virtex I/O Banks

Within a bank, output standards can be mixed only if they use the same  $V_{CCO}$ . Compatible standards are shown in Table 2. GTL and GTL+ appear under all voltages because their open-drain outputs do not depend on  $V_{CCO}$ .

Table 2: Compatible Output Standards

| V <sub>CCO</sub> | Compatible Standards                               |
|------------------|----------------------------------------------------|
| 3.3 V            | PCI, LVTTL, SSTL3 I, SSTL3 II, CTT, AGP, GTL, GTL+ |
| 2.5 V            | SSTL2 I, SSTL2 II, LVCMOS2, GTL, GTL+              |
| 1.5 V            | HSTL I, HSTL III, HSTL IV, GTL, GTL+               |

Some input standards require a user-supplied threshold voltage,  $V_{REF}$  In this case, certain user-I/O pins are automatically configured as inputs for the  $V_{REF}$  voltage. Approximately one in six of the I/O pins in the bank assume this role

The  $V_{REF}$  pins within a bank are interconnected internally and consequently only one  $V_{REF}$  voltage can be used within each bank. All  $V_{REF}$  pins in the bank, however, must be connected to the external voltage source for correct operation.

Within a bank, inputs that require  $V_{REF}$  can be mixed with those that do not. However, only one  $V_{REF}$  voltage can be used within a bank. Input buffers that use  $V_{REF}$  are not 5 V tolerant. LVTTL, LVCMOS2, and PCI 33 MHz 5 V, are 5 V tolerant.

The  $V_{CCO}$  and  $V_{REF}$  pins for each bank appear in the device Pinout tables and diagrams. The diagrams also show the bank affiliation of each I/O.

Within a given package, the number of  $V_{REF}$  and  $V_{CCO}$  pins can vary depending on the size of device. In larger devices,



more I/O pins convert to  $V_{REF}$  pins. Since these are always a superset of the  $V_{REF}$  pins used for smaller devices, it is possible to design a PCB that permits migration to a larger device if necessary. All the  $V_{REF}$  pins for the largest device anticipated must be connected to the  $V_{REF}$  voltage, and not used for I/O.

In smaller devices, some  $V_{CCO}$  pins used in larger devices do not connect within the package. These unconnected pins can be left unconnected externally, or can be connected to the  $V_{CCO}$  voltage to permit migration to a larger device if necessary.

In TQ144 and PQ/HQ240 packages, all  $V_{CCO}$  pins are bonded together internally, and consequently the same  $V_{CCO}$  voltage must be connected to all of them. In the CS144 package, bank pairs that share a side are interconnected internally, permitting four choices for  $V_{CCO}$ . In both cases, the  $V_{REF}$  pins remain internally connected as eight banks, and can be used as described previously.

#### **Configurable Logic Block**

The basic building block of the Virtex CLB is the logic cell (LC). An LC includes a 4-input function generator, carry logic, and a storage element. The output from the function generator in each LC drives both the CLB output and the D input of the flip-flop. Each Virtex CLB contains four LCs, organized in two similar slices, as shown in Figure 4.

Figure 5 shows a more detailed view of a single slice.

In addition to the four basic LCs, the Virtex CLB contains logic that combines function generators to provide functions

of five or six inputs. Consequently, when estimating the number of system gates provided by a given device, each CLB counts as 4.5 LCs.

#### Look-Up Tables

Virtex function generators are implemented as 4-input look-up tables (LUTs). In addition to operating as a function generator, each LUT can provide a 16 x 1-bit synchronous RAM. Furthermore, the two LUTs within a slice can be combined to create a 16 x 2-bit or 32 x 1-bit synchronous RAM, or a 16x1-bit dual-port synchronous RAM.

The Virtex LUT can also provide a 16-bit shift register that is ideal for capturing high-speed or burst-mode data. This mode can also be used to store data in applications such as Digital Signal Processing.

#### Storage Elements

The storage elements in the Virtex slice can be configured either as edge-triggered D-type flip-flops or as level-sensitive latches. The D inputs can be driven either by the function generators within the slice or directly from slice inputs, bypassing the function generators.

In addition to Clock and Clock Enable signals, each Slice has synchronous set and reset signals (SR and BY). SR forces a storage element into the initialization state specified for it in the configuration. BY forces it into the opposite state. Alternatively, these signals can be configured to operate asynchronously. All of the control signals are independently invertible, and are shared by the two flip-flops within the slice.



Figure 4: 2-Slice Virtex CLB



ers with a common user interface regardless of their choice of entry and verification tools. The XDM software simplifies the selection of implementation options with pull-down menus and on-line help.

Application programs ranging from schematic capture to Placement and Routing (PAR) can be accessed through the XDM software. The program command sequence is generated prior to execution, and stored for documentation.

Several advanced software features facilitate Virtex design. RPMs, for example, are schematic-based macros with relative location constraints to guide their placement. They help ensure optimal implementation of common functions.

For HDL design entry, the Xilinx FPGA Foundation development system provides interfaces to the following synthesis design environments.

- Synopsys (FPGA Compiler, FPGA Express)
- Exemplar (Spectrum)
- Synplicity (Synplify)

For schematic design entry, the Xilinx FPGA Foundation and alliance development system provides interfaces to the following schematic-capture design environments.

- Mentor Graphics V8 (Design Architect, QuickSim II)
- Viewlogic Systems (Viewdraw)

Third-party vendors support many other environments.

A standard interface-file specification, Electronic Design Interchange Format (EDIF), simplifies file transfers into and out of the development system.

Virtex FPGAs supported by a unified library of standard functions. This library contains over 400 primitives and macros, ranging from 2-input AND gates to 16-bit accumulators, and includes arithmetic functions, comparators, counters, data registers, decoders, encoders, I/O functions, latches, Boolean functions, multiplexers, shift registers, and barrel shifters.

The "soft macro" portion of the library contains detailed descriptions of common logic functions, but does not contain any partitioning or placement information. The performance of these macros depends, therefore, on the partitioning and placement obtained during implementation.

RPMs, on the other hand, do contain predetermined partitioning and placement information that permits optimal implementation of these functions. Users can create their own library of soft macros or RPMs based on the macros and primitives in the standard library.

The design environment supports hierarchical design entry, with high-level schematics that comprise major functional blocks, while lower-level schematics define the logic in these blocks. These hierarchical design elements are automatically combined by the implementation tools. Different design entry tools can be combined within a hierarchical

design, thus allowing the most convenient entry method to be used for each portion of the design.

### **Design Implementation**

The place-and-route tools (PAR) automatically provide the implementation flow described in this section. The partitioner takes the EDIF net list for the design and maps the logic into the architectural resources of the FPGA (CLBs and IOBs, for example). The placer then determines the best locations for these blocks based on their interconnections and the desired performance. Finally, the router interconnects the blocks.

The PAR algorithms support fully automatic implementation of most designs. For demanding applications, however, the user can exercise various degrees of control over the process. User partitioning, placement, and routing information is optionally specified during the design-entry process. The implementation of highly structured designs can benefit greatly from basic floor planning.

The implementation software incorporates Timing Wizard® timing-driven placement and routing. Designers specify timing requirements along entire paths during design entry. The timing path analysis routines in PAR then recognize these user-specified requirements and accommodate them.

Timing requirements are entered on a schematic in a form directly relating to the system requirements, such as the targeted clock frequency, or the maximum allowable delay between two registers. In this way, the overall performance of the system along entire signal paths is automatically tailored to user-generated specifications. Specific timing information for individual nets is unnecessary.

#### **Design Verification**

In addition to conventional software simulation, FPGA users can use in-circuit debugging techniques. Because Xilinx devices are infinitely reprogrammable, designs can be verified in real time without the need for extensive sets of software simulation vectors.

The development system supports both software simulation and in-circuit debugging techniques. For simulation, the system extracts the post-layout timing information from the design database, and back-annotates this information into the net list for use by the simulator. Alternatively, the user can verify timing-critical portions of the design using the TRACE® static timing analyzer.

For in-circuit debugging, the development system includes a download and readback cable. This cable connects the FPGA in the target system to a PC or workstation. After downloading the design into the FPGA, the designer can single-step the logic, readback the contents of the flip-flops, and so observe the internal logic state. Simple modifications can be downloaded into the system in a matter of minutes.



Figure 18: SelectMAP Write Abort Waveforms

#### Boundary-Scan Mode

In the boundary-scan mode, configuration is done through the IEEE 1149.1 Test Access Port. Note that the PROGRAM pin must be pulled High prior to reconfiguration. A Low on the PROGRAM pin resets the TAP controller and no JTAG operations can be performed.

Configuration through the TAP uses the CFG\_IN instruction. This instruction allows data input on TDI to be converted into data packets for the internal configuration bus.

The following steps are required to configure the FPGA through the boundary-scan port (when using TCK as a start-up clock).

- Load the CFG\_IN instruction into the boundary-scan instruction register (IR)
- 2. Enter the Shift-DR (SDR) state
- 3. Shift a configuration bitstream into TDI
- 4. Return to Run-Test-Idle (RTI)
- 5. Load the JSTART instruction into IR
- 6. Enter the SDR state
- 7. Clock TCK through the startup sequence
- 8. Return to RTI

Configuration and readback via the TAP is always available. The boundary-scan mode is selected by a <101> or 001> on the mode pins (M2, M1, M0). For details on TAP characteristics, refer to XAPP139.

### **Configuration Sequence**

The configuration of Virtex devices is a three-phase process. First, the configuration memory is cleared. Next, configuration data is loaded into the memory, and finally, the logic is activated by a start-up process.

Configuration is automatically initiated on power-up unless it is delayed by the user, as described below. The configuration process can also be initiated by asserting  $\overline{\mathsf{PROGRAM}}$ .

The end of the memory-clearing phase is signalled by INIT going High, and the completion of the entire process is signalled by DONE going High.

The power-up timing of configuration signals is shown in Figure 19. The corresponding timing characteristics are listed in Table 10.



Figure 19: Power-Up Timing Configuration Signals

Table 10: Power-up Timing Characteristics

| Description         | Symbol               | Value | Units   |
|---------------------|----------------------|-------|---------|
| Power-on Reset      | T <sub>POR</sub>     | 2.0   | ms, max |
| Program Latency     | T <sub>PL</sub>      | 100.0 | μs, max |
| CCLK (output) Delay | T <sub>ICCK</sub>    | 0.5   | μs, min |
|                     |                      | 4.0   | μs, max |
| Program Pulse Width | T <sub>PROGRAM</sub> | 300   | ns, min |

#### **Delaying Configuration**

INIT can be held Low using an open-drain driver. An open-drain is required since INIT is a bidirectional open-drain pin that is held Low by the FPGA while the configuration memory is being cleared. Extending the time that the pin is Low causes the configuration sequencer to wait. Thus, configuration is delayed by preventing entry into the phase where data is loaded.

#### Start-Up Sequence

The default Start-up sequence is that one CCLK cycle after DONE goes High, the global 3-state signal (GTS) is released. This permits device outputs to turn on as necessary.

One CCLK cycle later, the Global Set/Reset (GSR) and Global Write Enable (GWE) signals are released. This permits the internal storage elements to begin changing state in response to the logic and the user clock.

The relative timing of these events can be changed. In addition, the GTS, GSR, and GWE events can be made dependent on the DONE pins of multiple devices all going High, forcing the devices to start in synchronism. The sequence can also be paused at any stage until lock has been achieved on any or all DLLs.



### **Clock Distribution Guidelines**

|                                          |         |                       | Sp   | eed Gra | de   |         |
|------------------------------------------|---------|-----------------------|------|---------|------|---------|
| Description                              | Device  | Symbol                | -6   | -5      | -4   | Units   |
| Global Clock Skew <sup>(1)</sup>         |         |                       |      |         |      |         |
| Global Clock Skew between IOB Flip-flops | XCV50   | T <sub>GSKEWIOB</sub> | 0.10 | 0.12    | 0.14 | ns, max |
|                                          | XCV100  |                       | 0.12 | 0.13    | 0.15 | ns, max |
|                                          | XCV150  |                       | 0.12 | 0.13    | 0.15 | ns, max |
|                                          | XCV200  |                       | 0.13 | 0.14    | 0.16 | ns, max |
|                                          | XCV300  |                       | 0.14 | 0.16    | 0.18 | ns, max |
|                                          | XCV400  |                       | 0.13 | 0.13    | 0.14 | ns, max |
|                                          | XCV600  |                       | 0.14 | 0.15    | 0.17 | ns, max |
|                                          | XCV800  |                       | 0.16 | 0.17    | 0.20 | ns, max |
|                                          | XCV1000 |                       | 0.20 | 0.23    | 0.25 | ns, max |

#### Notes:

### **Clock Distribution Switching Characteristics**

|                                         |                   | Speed Grade |     |            |     |         |
|-----------------------------------------|-------------------|-------------|-----|------------|-----|---------|
| Description                             | Symbol            | Min         | -6  | <b>-</b> 5 | -4  | Units   |
| GCLK IOB and Buffer                     |                   |             |     |            |     |         |
| Global Clock PAD to output.             | T <sub>GPIO</sub> | 0.33        | 0.7 | 0.8        | 0.9 | ns, max |
| Global Clock Buffer I input to O output | T <sub>GIO</sub>  | 0.34        | 0.7 | 0.8        | 0.9 | ns, max |

<sup>1.</sup> These clock-skew delays are provided for guidance only. They reflect the delays encountered in a typical design under worst-case conditions. Precise values for a particular design are provided by the timing analyzer.



### **Virtex Pin-to-Pin Input Parameter Guidelines**

All devices are 100% functionally tested. Listed below are representative values for typical pin locations and normal clock loading. Values are expressed in nanoseconds unless otherwise noted

### Global Clock Set-Up and Hold for LVTTL Standard, with DLL

|                                            |                                                                                                                                                                                                          |         |             | Speed     | Grade     |           |            |  |  |  |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------|-----------|-----------|-----------|------------|--|--|--|
| Description                                | Symbol                                                                                                                                                                                                   | Device  | Min         | -6        | -5        | -4        | Units      |  |  |  |
|                                            | Input Setup and Hold Time Relative to Global Clock Input Signal for LVTTL Standard. For data input with different standards, adjust the setup time delay by the values shown in Input Delay Adjustments. |         |             |           |           |           |            |  |  |  |
| No Delay<br>Global Clock and IFF, with DLL | T <sub>PSDLL</sub> /T <sub>PHDLL</sub>                                                                                                                                                                   | XCV50   | 0.40 / -0.4 | 1.7 /-0.4 | 1.8 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |
|                                            |                                                                                                                                                                                                          | XCV100  | 0.40 /0.4   | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |
|                                            |                                                                                                                                                                                                          | XCV150  | 0.40 /0.4   | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |
|                                            |                                                                                                                                                                                                          | XCV200  | 0.40 /0.4   | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |
|                                            |                                                                                                                                                                                                          | XCV300  | 0.40 /0.4   | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |
|                                            |                                                                                                                                                                                                          | XCV400  | 0.40 /0.4   | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |
|                                            |                                                                                                                                                                                                          | XCV600  | 0.40 /0.4   | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |
|                                            |                                                                                                                                                                                                          | XCV800  | 0.40 /-0.4  | 1.7 /-0.4 | 1.9 /-0.4 | 2.1 /-0.4 | ns,<br>min |  |  |  |
|                                            |                                                                                                                                                                                                          | XCV1000 | 0.40 /-0.4  | 1.7 /-0.4 | 1.9 /0.4  | 2.1 /-0.4 | ns,<br>min |  |  |  |

IFF = Input Flip-Flop or Latch

#### Notes:

- 2. DLL output jitter is already included in the timing calculation.
- 3. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time.

<sup>1.</sup> Set-up time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load.



### Global Clock Set-Up and Hold for LVTTL Standard, without DLL

|                                          |                                                                                                                                                                                                              |         |         | Speed   | Grade   |         |            |  |  |  |  |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|---------|---------|------------|--|--|--|--|
| Description                              | Symbol                                                                                                                                                                                                       | Device  | Min     | -6      | -5      | -4      | Units      |  |  |  |  |
|                                          | Input Setup and Hold Time Relative to Global Clock Input Signal for LVTTL Standard. (2) For data input with different standards, adjust the setup time delay by the values shown in Input Delay Adjustments. |         |         |         |         |         |            |  |  |  |  |
| Full Delay Global Clock and IFF, without | T <sub>PSFD</sub> /T <sub>PHFD</sub>                                                                                                                                                                         | XCV50   | 0.6 / 0 | 2.3 / 0 | 2.6 / 0 | 2.9 / 0 | ns,<br>min |  |  |  |  |
| DLL                                      |                                                                                                                                                                                                              | XCV100  | 0.6 / 0 | 2.3 / 0 | 2.6 / 0 | 3.0 / 0 | ns,<br>min |  |  |  |  |
|                                          |                                                                                                                                                                                                              | XCV150  | 0.6 / 0 | 2.4 / 0 | 2.7 / 0 | 3.1 / 0 | ns,<br>min |  |  |  |  |
|                                          |                                                                                                                                                                                                              | XCV200  | 0.7 / 0 | 2.5 / 0 | 2.8 / 0 | 3.2 / 0 | ns,<br>min |  |  |  |  |
|                                          |                                                                                                                                                                                                              | XCV300  | 0.7 / 0 | 2.5 / 0 | 2.8 / 0 | 3.2 / 0 | ns,<br>min |  |  |  |  |
|                                          |                                                                                                                                                                                                              | XCV400  | 0.7 / 0 | 2.6 / 0 | 2.9 / 0 | 3.3 / 0 | ns,<br>min |  |  |  |  |
|                                          |                                                                                                                                                                                                              | XCV600  | 0.7 / 0 | 2.6 / 0 | 2.9 / 0 | 3.3 / 0 | ns,<br>min |  |  |  |  |
|                                          |                                                                                                                                                                                                              | XCV800  | 0.7 / 0 | 2.7 / 0 | 3.1 / 0 | 3.5 / 0 | ns,<br>min |  |  |  |  |
|                                          |                                                                                                                                                                                                              | XCV1000 | 0.7 / 0 | 2.8 / 0 | 3.1 / 0 | 3.6 / 0 | ns,<br>min |  |  |  |  |

IFF = Input Flip-Flop or Latch

#### Notes: Notes:

- 1. Set-up time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load.
- 2. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time.



#### **DLL Timing Parameters**

All devices are 100 percent functionally tested. Because of the difficulty in directly measuring many internal timing parameters, those parameters are derived from benchmark timing patterns. The following guidelines reflect worst-case values across the recommended operating conditions.

|                                    | Speed Grade          |     |     |     |     |       |     |       |   |  |
|------------------------------------|----------------------|-----|-----|-----|-----|-------|-----|-------|---|--|
|                                    |                      | -6  |     | -6  |     | -6 -5 |     | -     | 4 |  |
| Description                        | Symbol               | Min | Max | Min | Max | Min   | Max | Units |   |  |
| Input Clock Frequency (CLKDLLHF)   | FCLKINHF             | 60  | 200 | 60  | 180 | 60    | 180 | MHz   |   |  |
| Input Clock Frequency (CLKDLL)     | FCLKINLF             | 25  | 100 | 25  | 90  | 25    | 90  | MHz   |   |  |
| Input Clock Pulse Width (CLKDLLHF) | T <sub>DLLPWHF</sub> | 2.0 | -   | 2.4 | -   | 2.4   | -   | ns    |   |  |
| Input Clock Pulse Width (CLKDLL)   | T <sub>DLLPWLF</sub> | 2.5 | -   | 3.0 |     | 3.0   | -   | ns    |   |  |

#### Notes:

#### **DLL Clock Tolerance, Jitter, and Phase Information**

All DLL output jitter and phase specifications determined through statistical measurement at the package pins using a clock mirror configuration and matched drivers.

|                                                                |                     |                    | CLKDLLHF |       | CLI | <b>KDLL</b> |       |
|----------------------------------------------------------------|---------------------|--------------------|----------|-------|-----|-------------|-------|
| Description                                                    | Symbol              | F <sub>CLKIN</sub> | Min      | Max   | Min | Max         | Units |
| Input Clock Period Tolerance                                   | T <sub>IPTOL</sub>  |                    | -        | 1.0   | -   | 1.0         | ns    |
| Input Clock Jitter Tolerance (Cycle to Cycle)                  | T <sub>IJITCC</sub> |                    | -        | ± 150 | -   | ± 300       | ps    |
| Time Required for DLL to Acquire Lock                          | T <sub>LOCK</sub>   | > 60 MHz           | -        | 20    | -   | 20          | μs    |
|                                                                |                     | 50 - 60 MHz        | -        | -     | -   | 25          | μs    |
|                                                                |                     | 40 - 50 MHz        | -        | -     | -   | 50          | μs    |
|                                                                |                     | 30 - 40 MHz        | -        | -     | -   | 90          | μs    |
|                                                                |                     | 25 - 30 MHz        | -        | -     | -   | 120         | μs    |
| Output Jitter (cycle-to-cycle) for any DLL Clock Output (1)    | T <sub>OJITCC</sub> |                    |          | ± 60  |     | ± 60        | ps    |
| Phase Offset between CLKIN and CLKO <sup>(2)</sup>             | T <sub>PHIO</sub>   |                    |          | ± 100 |     | ± 100       | ps    |
| Phase Offset between Clock Outputs on the DLL <sup>(3)</sup>   | T <sub>PHOO</sub>   |                    |          | ± 140 |     | ± 140       | ps    |
| Maximum Phase Difference between CLKIN and CLKO <sup>(4)</sup> | T <sub>PHIOM</sub>  |                    |          | ± 160 |     | ± 160       | ps    |
| Maximum Phase Difference between Clock Outputs on the DLL (5)  | T <sub>PHOOM</sub>  |                    |          | ± 200 |     | ± 200       | ps    |

#### Notes:

- 1. Output Jitter is cycle-to-cycle jitter measured on the DLL output clock, excluding input clock jitter.
- 2. Phase Offset between CLKIN and CLKO is the worst-case fixed time difference between rising edges of CLKIN and CLKO, excluding Output Jitter and input clock jitter.
- Phase Offset between Clock Outputs on the DLL is the worst-case fixed time difference between rising edges of any two DLL outputs, excluding Output Jitter and input clock jitter.
- 4. Maximum Phase Difference between CLKIN an CLKO is the sum of Output Jitter and Phase Offset between CLKIN and CLKO, or the greatest difference between CLKIN and CLKO rising edges due to DLL alone (excluding input clock jitter).
- Maximum Phase Difference between Clock Outputs on the DLL is the sum of Output Jitter and Phase Offset between any DLL
  clock outputs, or the greatest difference between any two DLL output rising edges sue to DLL alone (excluding input clock jitter).
- 6. All specifications correspond to Commercial Operating Temperatures (0°C to +85°C).

<sup>1.</sup> All specifications correspond to Commercial Operating Temperatures (0°C to + 85°C).

## **Product Obsolete/Under Obsolescence**







### **Virtex Pinout Information**

#### **Pinout Tables**

See <a href="https://www.xilinx.com">www.xilinx.com</a> for updates or additional pinout information. For convenience, Table 2, Table 3 and Table 4 list the locations of special-purpose and power-supply pins. Pins not listed are either user I/Os or not connected, depending on the device/package combination. See the Pinout Diagrams starting on page 17 for any pins not listed for a particular part/package combination.

Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages)

| Pin Name           | Device | CS144                              | TQ144                              | PQ/HQ240                                              |
|--------------------|--------|------------------------------------|------------------------------------|-------------------------------------------------------|
| GCK0               | All    | K7                                 | 90                                 | 92                                                    |
| GCK1               | All    | M7                                 | 93                                 | 89                                                    |
| GCK2               | All    | A7                                 | 19                                 | 210                                                   |
| GCK3               | All    | A6                                 | 16                                 | 213                                                   |
| MO                 | All    | M1                                 | 110                                | 60                                                    |
| M1                 | All    | L2                                 | 112                                | 58                                                    |
| M2                 | All    | N2                                 | 108                                | 62                                                    |
| CCLK               | All    | B13                                | 38                                 | 179                                                   |
| PROGRAM            | All    | L12                                | 72                                 | 122                                                   |
| DONE               | All    | M12                                | 74                                 | 120                                                   |
| INIT               | All    | L13                                | 71                                 | 123                                                   |
| BUSY/DOUT          | All    | C11                                | 39                                 | 178                                                   |
| D0/DIN             | All    | C12                                | 40                                 | 177                                                   |
| D1                 | All    | E10                                | 45                                 | 167                                                   |
| D2                 | All    | E12                                | 47                                 | 163                                                   |
| D3                 | All    | F11                                | 51                                 | 156                                                   |
| D4                 | All    | H12                                | 59                                 | 145                                                   |
| D5                 | All    | J13                                | 63                                 | 138                                                   |
| D6                 | All    | J11                                | 65                                 | 134                                                   |
| D7                 | All    | K10                                | 70                                 | 124                                                   |
| WRITE              | All    | C10                                | 32                                 | 185                                                   |
| CS                 | All    | D10                                | 33                                 | 184                                                   |
| TDI                | All    | A11                                | 34                                 | 183                                                   |
| TDO                | All    | A12                                | 36                                 | 181                                                   |
| TMS                | All    | B1                                 | 143                                | 2                                                     |
| TCK                | All    | C3                                 | 2                                  | 239                                                   |
| V <sub>CCINT</sub> | All    | A9, B6, C5, G3,<br>G12, M5, M9, N6 | 10, 15, 25, 57, 84, 94,<br>99, 126 | 16, 32, 43, 77, 88, 104, 137, 148, 164, 198, 214, 225 |



Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) (Continued)

| Pin Name                                                                                                 | Device     | CS144                                                                        | TQ144                                                                      | PQ/HQ240                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>REF</sub> , Bank 6                                                                                | XCV50      | H2, K1                                                                       | 116, 123                                                                   | 36, 50                                                                                                                                         |
| (V <sub>REF</sub> pins are listed                                                                        | XCV100/150 | + J3                                                                         | + 118                                                                      | + 47                                                                                                                                           |
| incrementally. Connect all pins listed for both                                                          | XCV200/300 | N/A                                                                          | N/A                                                                        | + 54                                                                                                                                           |
| the required device                                                                                      | XCV400     | N/A                                                                          | N/A                                                                        | + 33                                                                                                                                           |
| and all smaller devices listed in the same                                                               | XCV600     | N/A                                                                          | N/A                                                                        | + 48                                                                                                                                           |
| package.)                                                                                                | XCV800     | N/A                                                                          | N/A                                                                        | + 40                                                                                                                                           |
| Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. |            |                                                                              |                                                                            |                                                                                                                                                |
| V <sub>REF</sub> , Bank 7                                                                                | XCV50      | D4, E1                                                                       | 133, 140                                                                   | 9, 23                                                                                                                                          |
| (V <sub>REF</sub> pins are listed                                                                        | XCV100/150 | + D2                                                                         | + 138                                                                      | + 12                                                                                                                                           |
| incrementally. Connect all pins listed for both                                                          | XCV200/300 | N/A                                                                          | N/A                                                                        | + 5                                                                                                                                            |
| the required device                                                                                      | XCV400     | N/A                                                                          | N/A                                                                        | + 26                                                                                                                                           |
| and all smaller devices listed in the same                                                               | XCV600     | N/A                                                                          | N/A                                                                        | + 11                                                                                                                                           |
| package.)                                                                                                | XCV800     | N/A                                                                          | N/A                                                                        | + 19                                                                                                                                           |
| Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. |            |                                                                              |                                                                            |                                                                                                                                                |
| GND                                                                                                      | All        | A1, B9, B11, C7,<br>D5, E4, E11, F1,<br>G10, J1, J12, L3,<br>L5, L7, L9, N12 | 9, 18, 26, 35, 46, 54, 64,<br>75, 83, 91, 100, 111, 120,<br>129, 136, 144, | 1, 8, 14, 22, 29, 37, 45, 51, 59, 69, 75, 83, 91, 98, 106, 112, 119, 129, 135, 143, 151, 158, 166, 172, 182, 190, 196, 204, 211, 219, 227, 233 |



Table 3: Virtex Pinout Tables (BGA)

| Pin Name  | Device | BG256 | BG352 | BG432 | BG560 |
|-----------|--------|-------|-------|-------|-------|
| GCK0      | All    | Y11   | AE13  | AL16  | AL17  |
| GCK1      | All    | Y10   | AF14  | AK16  | AJ17  |
| GCK2      | All    | A10   | B14   | A16   | D17   |
| GCK3      | All    | B10   | D14   | D17   | A17   |
| MO        | All    | Y1    | AD24  | AH28  | AJ29  |
| M1        | All    | U3    | AB23  | AH29  | AK30  |
| M2        | All    | W2    | AC23  | AJ28  | AN32  |
| CCLK      | All    | B19   | C3    | D4    | C4    |
| PROGRAM   | All    | Y20   | AC4   | АН3   | AM1   |
| DONE      | All    | W19   | AD3   | AH4   | AJ5   |
| INIT      | All    | U18   | AD2   | AJ2   | AH5   |
| BUSY/DOUT | All    | D18   | E4    | D3    | D4    |
| D0/DIN    | All    | C19   | D3    | C2    | E4    |
| D1        | All    | E20   | G1    | K4    | K3    |
| D2        | All    | G19   | J3    | K2    | L4    |
| D3        | All    | J19   | M3    | P4    | P3    |
| D4        | All    | M19   | R3    | V4    | W4    |
| D5        | All    | P19   | U4    | AB1   | AB5   |
| D6        | All    | T20   | V3    | AB3   | AC4   |
| D7        | All    | V19   | AC3   | AG4   | AJ4   |
| WRITE     | All    | A19   | D5    | B4    | D6    |
| CS        | All    | B18   | C4    | D5    | A2    |
| TDI       | All    | C17   | В3    | В3    | D5    |
| TDO       | All    | A20   | D4    | C4    | E6    |
| TMS       | All    | D3    | D23   | D29   | B33   |
| TCK       | All    | A1    | C24   | D28   | E29   |
| DXN       | All    | W3    | AD23  | AH27  | AK29  |
| DXP       | All    | V4    | AE24  | AK29  | AJ28  |



Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued)

| Pin Name                                                                                                                                                                                                                                                 | Device     | FG256                                                               | FG456                                                                                                                                                | FG676                                                                                                                                                 | FG680                                                                                                                                                                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CCINT</sub>                                                                                                                                                                                                                                       | All        | C3, C14, D4,<br>D13, E5,<br>E12, M5,<br>M12, N4,<br>N13, P3,<br>P14 | E5, E18, F6,<br>F17, G7, G8, G9,<br>G14, G15, G16,<br>H7, H16, J7,<br>J16, P7, P16,<br>R7, R16, T7, T8,<br>T9, T14, T15,<br>T16, U6, U17,<br>V5, V18 | G7, G20, H8, H19,<br>J9, J10, J11, J16,<br>J17, J18, K9, K18,<br>L9, L18, T9, T18,<br>U9, U18, V9, V10,<br>V11, V16, V17,<br>V18, W8, W19, Y7,<br>Y20 | AD5, AD35,<br>AE5, AE35, AL5,<br>AL35, AM5,<br>AM35, AR8,<br>AR9, AR15,<br>AR16, AR24,<br>AR25, AR31,<br>AR32, E8, E9,<br>E15, E16, E24,<br>E25, E31, E32,<br>H5, H35, J5,<br>J35, R5, R35,<br>T5, T35 |
| V <sub>CCO</sub> , Bank 0                                                                                                                                                                                                                                | All        | E8, F8                                                              | F7, F8, F9, F10<br>G10, G11                                                                                                                          | H9, H10, H11,<br>H12, J12, J13                                                                                                                        | E26, E27, E29,<br>E30, E33, E34                                                                                                                                                                        |
| V <sub>CCO</sub> , Bank 1                                                                                                                                                                                                                                | All        | E9, F9                                                              | F13, F14, F15,<br>F16, G12, G13                                                                                                                      | H15, H16, H17,<br>H18, J14, J15                                                                                                                       | E6, E7, E10,<br>E11, E13, E14                                                                                                                                                                          |
| V <sub>CCO</sub> , Bank 2                                                                                                                                                                                                                                | All        | H11, H12                                                            | G17, H17, J17,<br>K16, K17, L16                                                                                                                      | J19, K19, L19,<br>M18, M19, N18                                                                                                                       | F5, G5, K5, L5,<br>N5, P5                                                                                                                                                                              |
| V <sub>CCO</sub> , Bank 3                                                                                                                                                                                                                                | All        | J11, J12                                                            | M16, N16, N17,<br>P17, R17, T17                                                                                                                      | P18, R18, R19,<br>T19, U19, V19                                                                                                                       | AF5, AG5, AN5,<br>AK5, AJ5, AP5                                                                                                                                                                        |
| V <sub>CCO</sub> , Bank 4                                                                                                                                                                                                                                | All        | L9. M9                                                              | T12, T13, U13,<br>U14, U15, U16,                                                                                                                     | V14, V15, W15,<br>W16, W17, W18                                                                                                                       | AR6, AR7,<br>AR10, AR11,<br>AR13, AR14                                                                                                                                                                 |
| V <sub>CCO</sub> , Bank 5                                                                                                                                                                                                                                | All        | L8, M8                                                              | T10, T11, U7,<br>U8, U9, U10                                                                                                                         | V12, V13,<br>W9,W10, W11,<br>W12                                                                                                                      | AR26, AR27,<br>AR29, AR30,<br>AR33, AR34                                                                                                                                                               |
| V <sub>CCO</sub> , Bank 6                                                                                                                                                                                                                                | All        | J5, J6                                                              | M7, N6, N7, P6,<br>R6, T6                                                                                                                            | P9, R8, R9, T8,<br>U8, V8                                                                                                                             | AF35, AG35,<br>AJ35, AK35,<br>AN35, AP35                                                                                                                                                               |
| V <sub>CCO</sub> , Bank 7                                                                                                                                                                                                                                | All        | H5, H6                                                              | G6, H6, J6, K6,<br>K7, L7                                                                                                                            | J8, K8, L8, M8,<br>M9, N9                                                                                                                             | F35, G35, K35,<br>L35, N35, P35                                                                                                                                                                        |
| V <sub>REF</sub> Bank 0                                                                                                                                                                                                                                  | XCV50      | B4, B7                                                              | N/A                                                                                                                                                  | N/A                                                                                                                                                   | N/A                                                                                                                                                                                                    |
| (VREF pins are listed incrementally. Connect all pins listed for both the required device and all smaller devices listed in the same package.)  Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV100/150 | + C6                                                                | A9, C6, E8                                                                                                                                           | N/A                                                                                                                                                   | N/A                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                          | XCV200/300 | + A3                                                                | + B4                                                                                                                                                 | N/A                                                                                                                                                   | N/A                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                          | XCV400     | N/A                                                                 | N/A                                                                                                                                                  | A12, C11, D6, E8,<br>G10                                                                                                                              |                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                          | XCV600     | N/A                                                                 | N/A                                                                                                                                                  | + B7                                                                                                                                                  | A33, B28, B30,<br>C23, C24, D33                                                                                                                                                                        |
|                                                                                                                                                                                                                                                          | XCV800     | N/A                                                                 | N/A                                                                                                                                                  | + B10                                                                                                                                                 | + A26                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                          | XCV1000    | N/A                                                                 | N/A                                                                                                                                                  | N/A                                                                                                                                                   | + D34                                                                                                                                                                                                  |



### **TQ144 Pin Function Diagram**



Figure 2: TQ144 Pin Function Diagram



### **BG352 Pin Function Diagram**



DS003\_19\_100600

Figure 5: BG352 Pin Function Diagram



### **FG456 Pin Function Diagram**



(Top view)

Figure 9: FG456 Pin Function Diagram

#### Notes:

Packages FG456 and FG676 are layout compatible.



#### **FG676 Pin Function Diagram**



Figure 10: FG676 Pin Function Diagram

#### Notes:

Packages FG456 and FG676 are layout compatible.



### FG680 Pin Function Diagram



Figure 11: FG680 Pin Function Diagram