Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 2400 | | Number of Logic Elements/Cells | 10800 | | Total RAM Bits | 81920 | | Number of I/O | 166 | | Number of Gates | 468252 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 240-BFQFP Exposed Pad | | Supplier Device Package | 240-PQFP (32x32) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xcv400-4hq240i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Four dedicated clock pads are provided, one adjacent to each of the global buffers. The input to the global buffer is selected either from these pads or from signals in the general purpose routing. Figure 9: Global Clock Distribution Network ### Delay-Locked Loop (DLL) Associated with each global clock input buffer is a fully digital Delay-Locked Loop (DLL) that can eliminate skew between the clock input pad and internal clock-input pins throughout the device. Each DLL can drive two global clock networks. The DLL monitors the input clock and the distributed clock, and automatically adjusts a clock delay element. Clock edges reach internal flip-flops one to four clock periods after they arrive at the input. This closed-loop system effectively eliminates clock-distribution delay by ensuring that clock edges arrive at internal flip-flops in synchronism with clock edges arriving at the input. In addition to eliminating clock-distribution delay, the DLL provides advanced control of multiple clock domains. The DLL provides four quadrature phases of the source clock, can double the clock, or divide the clock by 1.5, 2, 2.5, 3, 4, 5, 8, or 16. The DLL also operates as a clock mirror. By driving the output from a DLL off-chip and then back on again, the DLL can be used to de-skew a board level clock among multiple Virtex devices. In order to guarantee that the system clock is operating correctly prior to the FPGA starting up after configuration, the DLL can delay the completion of the configuration process until after it has achieved lock. See **DLL Timing Parameters**, page 21 of Module 3, for frequency range information. # **Boundary Scan** Virtex devices support all the mandatory boundary-scan instructions specified in the IEEE standard 1149.1. A Test Access Port (TAP) and registers are provided that implement the EXTEST, INTEST, SAMPLE/PRELOAD, BYPASS, IDCODE, USERCODE, and HIGHZ instructions. The TAP also supports two internal scan chains and configuration/readback of the device.The TAP uses dedicated package pins that always operate using LVTTL. For TDO to operate using LVTTL, the $\rm V_{CCO}$ for Bank 2 should be 3.3 V. Otherwise, TDO switches rail-to-rail between ground and $\rm V_{CCO}$ . Boundary-scan operation is independent of individual IOB configurations, and unaffected by package type. All IOBs, including un-bonded ones, are treated as independent 3-state bidirectional pins in a single scan chain. Retention of the bidirectional test capability after configuration facilitates the testing of external interconnections, provided the user design or application is turned off. Table 5 lists the boundary-scan instructions supported in Virtex FPGAs. Internal signals can be captured during EXTEST by connecting them to un-bonded or unused IOBs. They can also be connected to the unused outputs of IOBs defined as unidirectional input pins. Before the device is configured, all instructions except USER1 and USER2 are available. After configuration, all instructions are available. During configuration, it is recommended that those operations using the boundary-scan register (SAMPLE/PRELOAD, INTEST, EXTEST) not be performed. Figure 15: Serial Configuration Flowchart After configuration, the pins of the SelectMAP port can be used as additional user I/O. Alternatively, the port can be retained to permit high-speed 8-bit readback. Retention of the SelectMAP port is selectable on a design-by-design basis when the bitstream is generated. If retention is selected, PROHIBIT constraints are required to prevent the SelectMAP-port pins from being used as user I/O. Multiple Virtex FPGAs can be configured using the Select-MAP mode, and be made to start-up simultaneously. To configure multiple devices in this way, wire the individual CCLK, Data, $\overline{\text{WRITE}}$ , and BUSY pins of all the devices in parallel. The individual devices are loaded separately by asserting the $\overline{\text{CS}}$ pin of each device in turn and writing the appropriate data. see Table 9 for SelectMAP Write Timing Characteristics. Table 9: SelectMAP Write Timing Characteristics | | Description | | Symbol | | Units | |------|-------------------------------------|-----|------------------------------------------|-----------|----------| | | D <sub>0-7</sub> Setup/Hold | 1/2 | T <sub>SMDCC</sub> /T <sub>SMCCD</sub> | 5.0 / 1.7 | ns, min | | | CS Setup/Hold | 3/4 | T <sub>SMCSCC</sub> /T <sub>SMCCCS</sub> | 7.0 / 1.7 | ns, min | | CCLK | WRITE Setup/Hold | 5/6 | T <sub>SMCCW</sub> /T <sub>SMWCC</sub> | 7.0 / 1.7 | ns, min | | COLK | BUSY Propagation Delay | 7 | T <sub>SMCKBY</sub> | 12.0 | ns, max | | | Maximum Frequency | | F <sub>CC</sub> | 66 | MHz, max | | | Maximum Frequency with no handshake | | F <sub>CCNH</sub> | 50 | MHz, max | ### Write Write operations send packets of configuration data into the FPGA. The sequence of operations for a multi-cycle write operation is shown below. Note that a configuration packet can be split into many such sequences. The packet does not have to complete within one assertion of $\overline{CS}$ , illustrated in Figure 16. - 1. Assert WRITE and CS Low. Note that when CS is asserted on successive CCLKs, WRITE must remain either asserted or de-asserted. Otherwise an abort will be initiated, as described below. - 2. Drive data onto D[7:0]. Note that to avoid contention, the data source should not be enabled while $\overline{CS}$ is Low and $\overline{WRITE}$ is High. Similarly, while $\overline{WRITE}$ is High, no more that one $\overline{CS}$ should be asserted. Figure 18: SelectMAP Write Abort Waveforms # Boundary-Scan Mode In the boundary-scan mode, configuration is done through the IEEE 1149.1 Test Access Port. Note that the PROGRAM pin must be pulled High prior to reconfiguration. A Low on the PROGRAM pin resets the TAP controller and no JTAG operations can be performed. Configuration through the TAP uses the CFG\_IN instruction. This instruction allows data input on TDI to be converted into data packets for the internal configuration bus. The following steps are required to configure the FPGA through the boundary-scan port (when using TCK as a start-up clock). - Load the CFG\_IN instruction into the boundary-scan instruction register (IR) - 2. Enter the Shift-DR (SDR) state - 3. Shift a configuration bitstream into TDI - 4. Return to Run-Test-Idle (RTI) - 5. Load the JSTART instruction into IR - 6. Enter the SDR state - 7. Clock TCK through the startup sequence - 8. Return to RTI Configuration and readback via the TAP is always available. The boundary-scan mode is selected by a <101> or 001> on the mode pins (M2, M1, M0). For details on TAP characteristics, refer to XAPP139. # **Configuration Sequence** The configuration of Virtex devices is a three-phase process. First, the configuration memory is cleared. Next, configuration data is loaded into the memory, and finally, the logic is activated by a start-up process. Configuration is automatically initiated on power-up unless it is delayed by the user, as described below. The configuration process can also be initiated by asserting $\overline{\mathsf{PROGRAM}}$ . The end of the memory-clearing phase is signalled by INIT going High, and the completion of the entire process is signalled by DONE going High. The power-up timing of configuration signals is shown in Figure 19. The corresponding timing characteristics are listed in Table 10. Figure 19: Power-Up Timing Configuration Signals Table 10: Power-up Timing Characteristics | Description | Symbol | Value | Units | |---------------------|----------------------|-------|---------| | Power-on Reset | T <sub>POR</sub> | 2.0 | ms, max | | Program Latency | T <sub>PL</sub> | 100.0 | μs, max | | CCLK (output) Delay | T <sub>ICCK</sub> | 0.5 | μs, min | | | | 4.0 | μs, max | | Program Pulse Width | T <sub>PROGRAM</sub> | 300 | ns, min | ## **Delaying Configuration** INIT can be held Low using an open-drain driver. An open-drain is required since INIT is a bidirectional open-drain pin that is held Low by the FPGA while the configuration memory is being cleared. Extending the time that the pin is Low causes the configuration sequencer to wait. Thus, configuration is delayed by preventing entry into the phase where data is loaded. ### Start-Up Sequence The default Start-up sequence is that one CCLK cycle after DONE goes High, the global 3-state signal (GTS) is released. This permits device outputs to turn on as necessary. One CCLK cycle later, the Global Set/Reset (GSR) and Global Write Enable (GWE) signals are released. This permits the internal storage elements to begin changing state in response to the logic and the user clock. The relative timing of these events can be changed. In addition, the GTS, GSR, and GWE events can be made dependent on the DONE pins of multiple devices all going High, forcing the devices to start in synchronism. The sequence can also be paused at any stage until lock has been achieved on any or all DLLs. ### **Data Stream Format** Virtex devices are configured by sequentially loading frames of data. Table 11 lists the total number of bits required to configure each device. For more detailed information, see application note XAPP151 "Virtex Configuration Architecture Advanced Users Guide". Table 11: Virtex Bit-Stream Lengths | Device | # of Configuration Bits | |---------|-------------------------| | XCV50 | 559,200 | | XCV100 | 781,216 | | XCV150 | 1,040,096 | | XCV200 | 1,335,840 | | XCV300 | 1,751,808 | | XCV400 | 2,546,048 | | XCV600 | 3,607,968 | | XCV800 | 4,715,616 | | XCV1000 | 6,127,744 | # Readback The configuration data stored in the Virtex configuration memory can be readback for verification. Along with the configuration data it is possible to readback the contents all flip-flops/latches, LUTRAMs, and block RAMs. This capability is used for real-time debugging. For more detailed information, see Application Note XAPP138: *Virtex FPGA Series Configuration and Readback*, available online at <a href="https://www.xilinx.com">www.xilinx.com</a>. # **Revision History** | Date | Version | Revision | |-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/98 | 1.0 | Initial Xilinx release. | | 01/99 | 1.2 | Updated package drawings and specs. | | 02/99 | 1.3 | Update of package drawings, updated specifications. | | 05/99 | 1.4 | Addition of package drawings and specifications. | | 05/99 | 1.5 | Replaced FG 676 & FG680 package drawings. | | 07/99 | 1.6 | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. | | 09/99 | 1.7 | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> . | | 01/00 | 1.8 | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43. | # **Virtex Switching Characteristics** All devices are 100% functionally tested. Internal timing parameters are derived from measuring internal test patterns. Listed below are representative values. For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer (TRCE in the Xilinx Development System) and back-annotated to the simulation net list. All timing parameters assume worst-case operating conditions (supply voltage and junction temperature). Values apply to all Virtex devices unless otherwise noted. # **IOB Input Switching Characteristics** Input delays associated with the pad are specified for LVTTL levels. For other standards, adjust the delays with the values shown in , page 6. | | | | | Speed | Grade | | | |--------------------------------------------------|---------|---------------------|------|-------|-------|-----|---------| | Description | Device | Symbol | Min | -6 | -5 | -4 | Units | | Propagation Delays | | | | | | | | | Pad to I output, no delay | All | T <sub>IOPI</sub> | 0.39 | 0.8 | 0.9 | 1.0 | ns, max | | Pad to I output, with delay | XCV50 | T <sub>IOPID</sub> | 0.8 | 1.5 | 1.7 | 1.9 | ns, max | | | XCV100 | | 0.8 | 1.5 | 1.7 | 1.9 | ns, max | | | XCV150 | | 0.8 | 1.5 | 1.7 | 1.9 | ns, max | | | XCV200 | | 0.8 | 1.5 | 1.7 | 1.9 | ns, max | | | XCV300 | | 0.8 | 1.5 | 1.7 | 1.9 | ns, max | | | XCV400 | | 0.9 | 1.8 | 2.0 | 2.3 | ns, max | | | XCV600 | | 0.9 | 1.8 | 2.0 | 2.3 | ns, max | | | XCV800 | | 1.1 | 2.1 | 2.4 | 2.7 | ns, max | | | XCV1000 | | 1.1 | 2.1 | 2.4 | 2.7 | ns, max | | Pad to output IQ via transparent latch, no delay | All | T <sub>IOPLI</sub> | 0.8 | 1.6 | 1.8 | 2.0 | ns, max | | Pad to output IQ via transparent | XCV50 | T <sub>IOPLID</sub> | 1.9 | 3.7 | 4.2 | 4.8 | ns, max | | latch, with delay | XCV100 | | 1.9 | 3.7 | 4.2 | 4.8 | ns, max | | | XCV150 | | 2.0 | 3.9 | 4.3 | 4.9 | ns, max | | | XCV200 | | 2.0 | 4.0 | 4.4 | 5.1 | ns, max | | | XCV300 | | 2.0 | 4.0 | 4.4 | 5.1 | ns, max | | | XCV400 | | 2.1 | 4.1 | 4.6 | 5.3 | ns, max | | | XCV600 | | 2.1 | 4.2 | 4.7 | 5.4 | ns, max | | | XCV800 | | 2.2 | 4.4 | 4.9 | 5.6 | ns, max | | | XCV1000 | | 2.3 | 4.5 | 5.1 | 5.8 | ns, max | | Sequential Delays | | | · | | | | | | Clock CLK | All | | | | | | | | Minimum Pulse Width, High | | T <sub>CH</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Minimum Pulse Width, Low | | T <sub>CL</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Clock CLK to output IQ | | T <sub>IOCKIQ</sub> | 0.2 | 0.7 | 0.7 | 8.0 | ns, max | | | | | Speed | Speed Grade | | | | |-------------------------------------------------------------------|--------------------------------------------|----------|-------------|-------------|---------|---------|--| | Description | Symbol | Min | -6 | -5 | -4 | Units | | | Clock CLK to Pad delay with OBUFT enabled (non-3-state) | T <sub>IOCKP</sub> | 1.0 | 2.9 | 3.2 | 3.5 | ns, max | | | Clock CLK to Pad high-impedance (synchronous) <sup>(1)</sup> | T <sub>IOCKHZ</sub> | 1.1 | 2.3 | 2.5 | 2.9 | ns, max | | | Clock CLK to valid data on Pad delay, plus enable delay for OBUFT | T <sub>IOCKON</sub> | 1.5 | 3.4 | 3.7 | 4.1 | ns, max | | | Setup and Hold Times before/after Clock | | Setup | Time / Hold | Time | 1 | | | | O input | T <sub>IOOCK</sub> /T <sub>IOCKO</sub> | 0.51 / 0 | 1.1 / 0 | 1.2 / 0 | 1.3 / 0 | ns, min | | | OCE input | T <sub>IOOCECK</sub> /T <sub>IOCKOCE</sub> | 0.37 / 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, min | | | SR input (OFF) | T <sub>IOSRCKO</sub> /T <sub>IOCKOSR</sub> | 0.52 / 0 | 1.1 / 0 | 1.2 / 0 | 1.4 / 0 | ns, min | | | 3-State Setup Times, T input | T <sub>IOTCK</sub> /T <sub>IOCKT</sub> | 0.34 / 0 | 0.7 / 0 | 0.8 / 0 | 0.9 / 0 | ns, min | | | 3-State Setup Times, TCE input | T <sub>IOTCECK</sub> /T <sub>IOCKTCE</sub> | 0.41 / 0 | 0.9 / 0 | 0.9 / 0 | 1.1 / 0 | ns, min | | | 3-State Setup Times, SR input (TFF) | T <sub>IOSRCKT</sub> /T <sub>IOCKTSR</sub> | 0.49 / 0 | 1.0 / 0 | 1.1 / 0 | 1.3 / 0 | ns, min | | | Set/Reset Delays | | | | | | | | | SR input to Pad (asynchronous) | T <sub>IOSRP</sub> | 1.6 | 3.8 | 4.1 | 4.6 | ns, max | | | SR input to Pad high-impedance (asynchronous) <sup>(1)</sup> | T <sub>IOSRHZ</sub> | 1.6 | 3.1 | 3.4 | 3.9 | ns, max | | | SR input to valid data on Pad (asynchronous) | T <sub>IOSRON</sub> | 2.0 | 4.2 | 4.6 | 5.1 | ns, max | | | GSR to Pad | T <sub>IOGSRQ</sub> | 4.9 | 9.7 | 10.9 | 12.5 | ns, max | | - 1. 3-state turn-off delays should not be adjusted. - 2. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. # **Virtex Pin-to-Pin Output Parameter Guidelines** All devices are 100% functionally tested. Listed below are representative values for typical pin locations and normal clock loading. Values are expressed in nanoseconds unless otherwise noted. # Global Clock Input to Output Delay for LVTTL, 12 mA, Fast Slew Rate, with DLL | | | | | Speed | Grade | | | |-----------------------------------------------------------------------------------------------------|-----------------------|---------|-----|-------|-------|-----|---------| | Description | Symbol | Device | Min | -6 | -5 | -4 | Units | | LVTTL Global Clock Input to Output Delay using | T <sub>ICKOFDLL</sub> | XCV50 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | Output Flip-flop, 12 mA, Fast Slew Rate, with DLL. For data output with different standards, adjust | | XCV100 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | delays with the values shown in Output Delay | | XCV150 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | Adjustments. | | XCV200 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV300 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV400 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV600 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV800 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV1000 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | #### Notes: - 1. Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. - Output timing is measured at 1.4 V with 35 pF external capacitive load for LVTTL. The 35 pF load does not apply to the Min values. For other I/O standards and different loads, see Table 2 and Table 3. - 3. DLL output jitter is already included in the timing calculation. # Global Clock Input-to-Output Delay for LVTTL, 12 mA, Fast Slew Rate, without DLL | | | | | Speed | Grade | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|-----|-------|-------|-----|---------| | Description | Symbol | Device | Min | -6 | -5 | -4 | Units | | LVTTL Global Clock Input to Output Delay using Output Flip-flop, 12 mA, Fast Slew Rate, without DLL. For data output with different standards, adjust delays with the values shown in Input and Output | T <sub>ICKOF</sub> | XCV50 | 1.5 | 4.6 | 5.1 | 5.7 | ns, max | | | | XCV100 | 1.5 | 4.6 | 5.1 | 5.7 | ns, max | | | | XCV150 | 1.5 | 4.7 | 5.2 | 5.8 | ns, max | | Delay Adjustments. For I/O standards requiring V <sub>RFF</sub> , such as GTL, | | XCV200 | 1.5 | 4.7 | 5.2 | 5.8 | ns, max | | GTL+, SSTL, HSTL, CTT, and AGO, an additional | | XCV300 | 1.5 | 4.7 | 5.2 | 5.9 | ns, max | | 600 ps must be added. | | XCV400 | 1.5 | 4.8 | 5.3 | 6.0 | ns, max | | | | XCV600 | 1.6 | 4.9 | 5.4 | 6.0 | ns, max | | | | XCV800 | 1.6 | 4.9 | 5.5 | 6.2 | ns, max | | | | XCV1000 | 1.7 | 5.0 | 5.6 | 6.3 | ns, max | - Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. - 2. Output timing is measured at 1.4 V with 35 pF external capacitive load for LVTTL. The 35 pF load does not apply to the Min values. For other I/O standards and different loads, see Table 2 and Table 3. # **Minimum Clock-to-Out for Virtex Devices** | | With DLL | | | | | With | out DLL | | | | | |--------------|-------------|-----|------|------|------|------|---------|------|------|-------|-------| | I/O Standard | All Devices | V50 | V100 | V150 | V200 | V300 | V400 | V600 | V800 | V1000 | Units | | *LVTTL_S2 | 5.2 | 6.0 | 6.0 | 6.0 | 6.0 | 6.1 | 6.1 | 6.1 | 6.1 | 6.1 | ns | | *LVTTL_S4 | 3.5 | 4.3 | 4.3 | 4.3 | 4.3 | 4.4 | 4.4 | 4.4 | 4.4 | 4.4 | ns | | *LVTTL_S6 | 2.8 | 3.6 | 3.6 | 3.6 | 3.6 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | ns | | *LVTTL_S8 | 2.2 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.2 | 3.2 | 3.2 | ns | | *LVTTL_S12 | 2.0 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 3.0 | 3.0 | 3.0 | ns | | *LVTTL_S16 | 1.9 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.9 | 2.9 | 2.9 | ns | | *LVTTL_S24 | 1.8 | 2.6 | 2.6 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.8 | ns | | *LVTTL_F2 | 2.9 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.9 | 3.9 | 3.9 | ns | | *LVTTL_F4 | 1.7 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.7 | 2.7 | 2.7 | ns | | *LVTTL_F6 | 1.2 | 2.0 | 2.0 | 2.0 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.2 | ns | | *LVTTL_F8 | 1.1 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | ns | | *LVTTL_F12 | 1.0 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | ns | | *LVTTL_F16 | 0.9 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | ns | | *LVTTL_F24 | 0.9 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | ns | | LVCMOS2 | 1.1 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 2.1 | ns | | PCI33_3 | 1.5 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | 2.5 | 2.5 | 2.5 | ns | | PCI33_5 | 1.4 | 2.2 | 2.2 | 2.3 | 2.3 | 2.3 | 2.3 | 2.3 | 2.3 | 2.4 | ns | | PCI66_3 | 1.1 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 2.1 | 2.1 | ns | | GTL | 1.6 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.6 | 2.6 | 2.6 | ns | | GTL+ | 1.7 | 2.5 | 2.5 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.7 | ns | | HSTL I | 1.1 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | ns | | HSTL III | 0.9 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | ns | | HSTL IV | 0.8 | 1.6 | 1.6 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | ns | | SSTL2 I | 0.9 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | ns | | SSTL2 II | 0.8 | 1.6 | 1.6 | 1.6 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | ns | | SSTL3 I | 0.8 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | ns | | SSTL3 II | 0.7 | 1.5 | 1.5 | 1.6 | 1.6 | 1.6 | 1.6 | 1.6 | 1.6 | 1.7 | ns | | CTT | 1.0 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | ns | | AGP | 1.0 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | ns | <sup>\*</sup>S = Slow Slew Rate, F = Fast Slew Rate <sup>1.</sup> Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. <sup>2.</sup> Input and output timing is measured at 1.4 V for LVTTL. For other I/O standards, see Table 3. In all cases, an 8 pF external capacitive load is used. # **Virtex Pin-to-Pin Input Parameter Guidelines** All devices are 100% functionally tested. Listed below are representative values for typical pin locations and normal clock loading. Values are expressed in nanoseconds unless otherwise noted # Global Clock Set-Up and Hold for LVTTL Standard, with DLL | | | | | Speed | Grade | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------|-------------|-----------|-----------|-----------|------------|--| | Description | Symbol | Device | Min | -6 | -5 | -4 | Units | | | Input Setup and Hold Time Relative to Global Clock Input Signal for LVTTL Standard. For data input with different standards, adjust the setup time delay by the values shown in Input Delay Adjustments. | | | | | | | | | | No Delay<br>Global Clock and IFF, with DLL | T <sub>PSDLL</sub> /T <sub>PHDLL</sub> | XCV50 | 0.40 / -0.4 | 1.7 /-0.4 | 1.8 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | XCV100 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | XCV150 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | XCV200 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | XCV300 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | XCV400 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | XCV600 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | XCV800 | 0.40 /-0.4 | 1.7 /-0.4 | 1.9 /-0.4 | 2.1 /-0.4 | ns,<br>min | | | | | XCV1000 | 0.40 /-0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | IFF = Input Flip-Flop or Latch - 2. DLL output jitter is already included in the timing calculation. - 3. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. <sup>1.</sup> Set-up time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load. | Date | Version | Revision | |----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 01/00 | 1.9 | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes. | | 03/00 | 2.0 | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration. | | 05/00 | 2.1 | Modified "Pins not listed" statement. Speed grade update to Final status. | | 05/00 | 2.2 | Modified Table 18. | | 09/00 | 2.3 | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> | | 10/00 | 2.4 | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul> | | 04/02/01 | 2.5 | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See the Virtex Data Sheet section.</li> </ul> | | 04/19/01 | 2.6 | Clarified TIOCKP and TIOCKON IOB Output Switching Characteristics descriptors. | | 07/19/01 | 2.7 | Under Absolute Maximum Ratings, changed (T <sub>SOL</sub> ) to 220 °C. | | 07/26/01 | 2.8 | Removed T <sub>SOL</sub> parameter and added footnote to <b>Absolute Maximum Ratings</b> table. | | 10/29/01 | 2.9 | <ul> <li>Updated the speed grade designations used in data sheets, and added Table 1, which<br/>shows the current speed grade designation for each device.</li> </ul> | | 02/01/02 | 3.0 | Added footnote to DC Input and Output Levels table. | | 07/19/02 | 3.1 | <ul> <li>Removed mention of MIL-M-38510/605 specification.</li> <li>Added link to xapp158 from the Power-On Power Supply Requirements section.</li> </ul> | | 09/10/02 | 3.2 | Added Clock CLK to IOB Input Switching Characteristics and IOB Output Switching Characteristics. | | 03/01/13 | 4.0 | The products listed in this data sheet are obsolete. See XCN10016 for further information. | # **Virtex Data Sheet** The Virtex Data Sheet contains the following modules: - DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1) - DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2) - DS003-3, Virtex 2.5V FPGAs: DC and Switching Characteristics (Module 3) - DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4) # Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays DS003-4 (v4.0) March 1, 2013 **Production Product Specification** # **Virtex Pin Definitions** Table 1: Special Purpose Pins | Pin Name | Dedicated<br>Pin | Direction | Description | |------------------------------------------------|------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GCK0, GCK1,<br>GCK2, GCK3 | Yes | Input | Clock input pins that connect to Global Clock Buffers. These pins become user inputs when not needed for clocks. | | M0, M1, M2 | Yes | Input | Mode pins are used to specify the configuration mode. | | CCLK | Yes | Input or<br>Output | The configuration Clock I/O pin: it is an input for SelectMAP and slave-serial modes, and output in master-serial mode. After configuration, it is input only, logic level = Don't Care. | | PROGRAM | Yes | Input | Initiates a configuration sequence when asserted Low. | | DONE | Yes | Bidirectional | Indicates that configuration loading is complete, and that the start-up sequence is in progress. The output can be open drain. | | INIT | No | Bidirectional<br>(Open-drain) | When Low, indicates that the configuration memory is being cleared. The pin becomes a user I/O after configuration. | | BUSY/<br>DOUT | No | Output | In SelectMAP mode, BUSY controls the rate at which configuration data is loaded. The pin becomes a user I/O after configuration unless the SelectMAP port is retained. | | | | | In bit-serial modes, DOUT provides header information to downstream devices in a daisy-chain. The pin becomes a user I/O after configuration. | | D0/DIN,<br>D1, D2,<br>D3, D4,<br>D5, D6,<br>D7 | No | Input or<br>Output | In SelectMAP mode, D0 - D7 are configuration data pins. These pins become user I/Os after configuration unless the SelectMAP port is retained. In bit-serial modes, DIN is the single data input. This pin becomes a user I/O after configuration. | | WRITE | No | Input | In SelectMAP mode, the active-low Write Enable signal. The pin becomes a user I/O after configuration unless the SelectMAP port is retained. | | CS | No | Input | In SelectMAP mode, the active-low Chip Select signal. The pin becomes a user I/O after configuration unless the SelectMAP port is retained. | | TDI, TDO,<br>TMS, TCK | Yes | Mixed | Boundary-scan Test-Access-Port pins, as defined in IEEE 1149.1. | | DXN, DXP | Yes | N/A | Temperature-sensing diode pins. (Anode: DXP, cathode: DXN) | | V <sub>CCINT</sub> | Yes | Input | Power-supply pins for the internal core logic. | | V <sub>CCO</sub> | Yes | Input | Power-supply pins for the output drivers (subject to banking rules) | | V <sub>REF</sub> | No | Input | Input threshold voltage pins. Become user I/Os when an external threshold voltage is not needed (subject to banking rules). | | GND | Yes | Input | Ground | <sup>© 1999-2013</sup> Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice. # **Virtex Pinout Information** ## **Pinout Tables** See <a href="https://www.xilinx.com">www.xilinx.com</a> for updates or additional pinout information. For convenience, Table 2, Table 3 and Table 4 list the locations of special-purpose and power-supply pins. Pins not listed are either user I/Os or not connected, depending on the device/package combination. See the Pinout Diagrams starting on page 17 for any pins not listed for a particular part/package combination. Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |--------------------|--------|------------------------------------|------------------------------------|-------------------------------------------------------| | GCK0 | All | K7 | 90 | 92 | | GCK1 | All | M7 | 93 | 89 | | GCK2 | All | A7 | 19 | 210 | | GCK3 | All | A6 | 16 | 213 | | MO | All | M1 | 110 | 60 | | M1 | All | L2 | 112 | 58 | | M2 | All | N2 | 108 | 62 | | CCLK | All | B13 | 38 | 179 | | PROGRAM | All | L12 | 72 | 122 | | DONE | All | M12 | 74 | 120 | | INIT | All | L13 | 71 | 123 | | BUSY/DOUT | All | C11 | 39 | 178 | | D0/DIN | All | C12 | 40 | 177 | | D1 | All | E10 | 45 | 167 | | D2 | All | E12 | 47 | 163 | | D3 | All | F11 | 51 | 156 | | D4 | All | H12 | 59 | 145 | | D5 | All | J13 | 63 | 138 | | D6 | All | J11 | 65 | 134 | | D7 | All | K10 | 70 | 124 | | WRITE | All | C10 | 32 | 185 | | CS | All | D10 | 33 | 184 | | TDI | All | A11 | 34 | 183 | | TDO | All | A12 | 36 | 181 | | TMS | All | B1 | 143 | 2 | | TCK | All | C3 | 2 | 239 | | V <sub>CCINT</sub> | All | A9, B6, C5, G3,<br>G12, M5, M9, N6 | 10, 15, 25, 57, 84, 94,<br>99, 126 | 16, 32, 43, 77, 88, 104, 137, 148, 164, 198, 214, 225 | Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) (Continued) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |----------------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | V <sub>CCO</sub> | All | Banks 0 and 1:<br>A2, A13, D7<br>Banks 2 and 3:<br>B12, G11, M13<br>Banks 4 and 5:<br>N1, N7, N13<br>Banks 6 and 7:<br>B2, G2, M2 | No I/O Banks in this package: 1, 17, 37, 55, 73, 92, 109, 128 | No I/O Banks in this package: 15, 30, 44, 61, 76, 90, 105, 121, 136, 150, 165, 180, 197, 212, 226, 240 | | V <sub>RFF</sub> Bank 0 | XCV50 | C4, D6 | 5, 13 | 218, 232 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + B4 | + 7 | + 229 | | incrementally. Connect | XCV200/300 | N/A | N/A | + 236 | | all pins listed for both the required device | XCV400 | N/A | N/A | + 215 | | and all smaller devices | XCV600 | N/A | N/A | + 230 | | listed in the same package.) | XCV800 | N/A | N/A | + 222 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | V <sub>REF</sub> , Bank 1 | XCV50 | A10, B8 | 22, 30 | 191, 205 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + D9 | + 28 | + 194 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 187 | | the required device | XCV400 | N/A | N/A | + 208 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 193 | | package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV800 | N/A | N/A | + 201 | | V <sub>REF</sub> , Bank 2 | XCV50 | D11, F10 | 42, 50 | 157, 171 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + D13 | + 44 | + 168 | | incrementally. Connect<br>all pins listed for both<br>the required device<br>and all smaller devices<br>listed in the same | XCV200/300 | N/A | N/A | + 175 | | | XCV400 | N/A | N/A | + 154 | | | XCV600 | N/A | N/A | + 169 | | package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV800 | N/A | N/A | + 161 | Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) (Continued) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |----------------------------------------------------------------------------------------------------------|------------|----------|---------|----------| | V <sub>REF</sub> , Bank 3 | XCV50 | H11, K12 | 60, 68 | 130, 144 | | (V <sub>REF</sub> pins are listed incrementally. Connect all pins listed for both | XCV100/150 | + J10 | + 66 | + 133 | | | XCV200/300 | N/A | N/A | + 126 | | the required device | XCV400 | N/A | N/A | + 147 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 132 | | package.) | XCV800 | N/A | N/A | + 140 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | V <sub>REF</sub> , Bank 4 | XCV50 | L8, L10 | 79, 87 | 97, 111 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + N10 | + 81 | + 108 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 115 | | the required device and all smaller devices | XCV400 | N/A | N/A | + 94 | | listed in the same | XCV600 | N/A | N/A | + 109 | | package.) | XCV800 | N/A | N/A | + 101 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | V <sub>REF</sub> , Bank 5 | XCV50 | L4, L6 | 96, 104 | 70, 84 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + N4 | + 102 | + 73 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 66 | | the required device | XCV400 | N/A | N/A | + 87 | | and all smaller devices listed in the same package.) | XCV600 | N/A | N/A | + 72 | | | XCV800 | N/A | N/A | + 80 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------|---------------------|------------------------------------|------------------------------------------| | V <sub>REF</sub> , Bank 4 | XCV50 | P9, T12 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed incrementally. Connect | XCV100/150 | + T11 | AA13, AB16,<br>AB19 | N/A | N/A | | all pins listed for both the required device and | XCV200/300 | + R13 | + AB20 | N/A | N/A | | all smaller devices<br>listed in the same<br>package.) | XCV400 | N/A | N/A | AC15, AD18,<br>AD21, AD22,<br>AF15 | N/A | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV600 | N/A | N/A | + AF20 | AT19, AU7,<br>AU17, AV8,<br>AV10, AW11 | | pins are general i/o. | XCV800 | N/A | N/A | + AF17 | + AV14 | | | XCV1000 | N/A | N/A | N/A | + AU6 | | V <sub>REF</sub> Bank 5 | XCV50 | T4, P8 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + R5 | W8, Y10, AA5 | N/A | N/A | | incrementally. Connect all pins listed for both | XCV200/300 | + T2 | + Y6 | N/A | N/A | | the required device and all smaller devices listed in the same package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV400 | N/A | N/A | AA10, AB8, AB12,<br>AC7, AF12 | N/A | | | XCV600 | N/A | N/A | + AF8 | AT27, AU29,<br>AU31, AV35,<br>AW21, AW23 | | | XCV800 | N/A | N/A | + AE10 | + AT25 | | | XCV1000 | N/A | N/A | N/A | + AV36 | | V <sub>REF</sub> Bank 6 | XCV50 | J3, N1 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + M1 | N2, R4, T3 | N/A | N/A | | incrementally. Connect all pins listed for both | XCV200/300 | + N2 | + Y1 | N/A | N/A | | the required device and all smaller devices listed in the same package.) Within each bank, if input reference voltage | XCV400 | N/A | N/A | AB3, R1, R4, U6,<br>V5 | N/A | | | XCV600 | N/A | N/A | + Y1 | AB35, AD37,<br>AH39, AK39,<br>AM39, AN36 | | is not required, all V <sub>REF</sub> | XCV800 | N/A | N/A | + U2 | + AE39 | | pins are general I/O. | XCV1000 | N/A | N/A | N/A | + AT39 | Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | No Connect (No-connect pins are listed incrementally. All pins listed for both the required device and all larger devices listed in the same package are no connects.) | XCV800 | N/A | N/A | A2, A3, A15, A25,<br>B1, B6, B11, B16,<br>B21, B24, B26,<br>C1, C2, C25, C26,<br>F2, F6, F21, F25,<br>L2, L25, N25, P2,<br>T2, T25, AA2,<br>AA6, AA21, AA25,<br>AD1, AD2, AD25,<br>AE1, AE3, AE6,<br>AE11, AE14,<br>AE16, AE21,<br>AE24, AE26, AF2,<br>AF24, AF25 | N/A | | | XCV600 | N/A | N/A | same as above | N/A | | | XCV400 | N/A | N/A | + A9, A10, A13,<br>A16, A24, AC1,<br>AC25, AE12,<br>AE15, AF3, AF10,<br>AF11, AF13,<br>AF14, AF16,<br>AF18, AF23, B4,<br>B12, B13, B15,<br>B17, D1, D25,<br>H26, J1, K26, L1,<br>M1, M25, N1, N26,<br>P1, P26, R2, R26,<br>T1, T26, U26, V1 | N/A | | | XCV300 | N/A | D4, D19, W4,<br>W19 | N/A | N/A | | | XCV200 | N/A | + A2, A6, A12,<br>B11, B16, C2,<br>D1, D18, E17,<br>E19, G2, G22,<br>L2, L19, M2,<br>M21, R3, R20,<br>U3, U18, Y22,<br>AA1, AA3, AA11,<br>AA16, AB7,<br>AB12, AB21, | N/A | N/A | | | XCV150 | N/A | + A13, A14,<br>C8, C9, E13,<br>F11, H21, J1, J4,<br>K2, K18, K19,<br>M17, N1, P1, P5,<br>P22, R22, W13,<br>W15, AA9,<br>AA10, AB8,<br>AB14 | N/A | N/A | # **TQ144 Pin Function Diagram** Figure 2: TQ144 Pin Function Diagram # **BG432 Pin Function Diagram** DS003\_21\_100300 Figure 6: BG432 Pin Function Diagram ## **BG560 Pin Function Diagram** DS003\_22\_100300 Figure 7: BG560 Pin Function Diagram # **FG456 Pin Function Diagram** (Top view) Figure 9: FG456 Pin Function Diagram #### Notes: Packages FG456 and FG676 are layout compatible.