Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 2400 | | Number of Logic Elements/Cells | 10800 | | Total RAM Bits | 81920 | | Number of I/O | 404 | | Number of Gates | 468252 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 676-BGA | | Supplier Device Package | 676-FBGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xcv400-5fg676c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Virtex Device/Package Combinations and Maximum I/O Table 3: Virtex Family Maximum User I/O by Device/Package (Excluding Dedicated Clock Pins) | Package | XCV50 | XCV100 | XCV150 | XCV200 | XCV300 | XCV400 | XCV600 | XCV800 | XCV1000 | |---------|-------|--------|--------|--------|--------|--------|--------|--------|---------| | CS144 | 94 | 94 | | | | | | | | | TQ144 | 98 | 98 | | | | | | | | | PQ240 | 166 | 166 | 166 | 166 | 166 | | | | | | HQ240 | | | | | | 166 | 166 | 166 | | | BG256 | 180 | 180 | 180 | 180 | | | | | | | BG352 | | | 260 | 260 | 260 | | | | | | BG432 | | | | | 316 | 316 | 316 | 316 | | | BG560 | | | | | | 404 | 404 | 404 | 404 | | FG256 | 176 | 176 | 176 | 176 | | | | | | | FG456 | | | 260 | 284 | 312 | | | | | | FG676 | | | | | | 404 | 444 | 444 | | | FG680 | | | | | | | 512 | 512 | 512 | # **Virtex Ordering Information** Figure 1: Virtex Ordering Information # **Revision History** | Date | Version | Revision | |-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/98 | 1.0 | Initial Xilinx release. | | 01/99-02/99 | 1.2-1.3 | Both versions updated package drawings and specs. | | 05/99 | 1.4 | Addition of package drawings and specifications. | | 05/99 | 1.5 | Replaced FG 676 & FG680 package drawings. | | 07/99 | 1.6 | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. | | 09/99 | 1.7 | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> . | | 01/00 | 1.8 | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43. | | 01/00 | 1.9 | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes. | | 03/00 | 2.0 | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration. | | 05/00 | 2.1 | Modified "Pins not listed" statement. Speed grade update to Final status. | | 05/00 | 2.2 | Modified Table 18. | | 09/00 | 2.3 | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> | | 10/00 | 2.4 | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul> | | 04/01 | 2.5 | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See Virtex Data Sheet section.</li> </ul> | | 03/13 | 4.0 | The products listed in this data sheet are obsolete. See XCN10016 for further information. | # **Virtex Data Sheet** The Virtex Data Sheet contains the following modules: - DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1) - DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2) - DS003-3, Virtex 2.5V FPGAs: DC and Switching Characteristics (Module 3) - DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4) DS003-2 (v4.0) March 1, 2013 # Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays #### **Product Specification** The output buffer and all of the IOB control signals have independent polarity controls. vao\_b.eps Figure 1: Virtex Architecture Overview All pads are protected against damage from electrostatic discharge (ESD) and from over-voltage transients. Two forms of over-voltage protection are provided, one that permits 5 V compliance, and one that does not. For 5 V compliance, a Zener-like structure connected to ground turns on when the output rises to approximately 6.5 V. When PCI 3.3 V compliance is required, a conventional clamp diode is connected to the output supply voltage, $V_{\rm CCO}$ . Optional pull-up and pull-down resistors and an optional weak-keeper circuit are attached to each pad. Prior to configuration, all pins not involved in configuration are forced into their high-impedance state. The pull-down resistors and the weak-keeper circuits are inactive, but inputs can optionally be pulled up. The activation of pull-up resistors prior to configuration is controlled on a global basis by the configuration mode pins. If the pull-up resistors are not activated, all the pins will float. Consequently, external pull-up or pull-down resistors must be provided on pins required to be at a well-defined logic level prior to configuration. All Virtex IOBs support IEEE 1149.1-compatible boundary scan testing. # **Architectural Description** # **Virtex Array** The Virtex user-programmable gate array, shown in Figure 1, comprises two major configurable elements: configurable logic blocks (CLBs) and input/output blocks (IOBs). - CLBs provide the functional elements for constructing logic - IOBs provide the interface between the package pins and the CLBs CLBs interconnect through a general routing matrix (GRM). The GRM comprises an array of routing switches located at the intersections of horizontal and vertical routing channels. Each CLB nests into a VersaBlock™ that also provides local routing resources to connect the CLB to the GRM. The VersaRing<sup>™</sup> I/O interface provides additional routing resources around the periphery of the device. This routing improves I/O routability and facilitates pin locking. The Virtex architecture also includes the following circuits that connect to the GRM. - Dedicated block memories of 4096 bits each - Clock DLLs for clock-distribution delay compensation and clock domain control - 3-State buffers (BUFTs) associated with each CLB that drive dedicated segmentable horizontal routing resources Values stored in static memory cells control the configurable logic elements and interconnect resources. These values load into the memory cells on power-up, and can reload if necessary to change the function of the device. # Input/Output Block The Virtex IOB, Figure 2, features SelectIO™ inputs and outputs that support a wide variety of I/O signalling standards, see Table 1. The three IOB storage elements function either as edge-triggered D-type flip-flops or as level sensitive latches. Each IOB has a clock signal (CLK) shared by the three flip-flops and independent clock enable signals for each flip-flop. In addition to the CLK and CE control signals, the three flip-flops share a Set/Reset (SR). For each flip-flop, this signal can be independently configured as a synchronous Set, a synchronous Reset, an asynchronous Preset, or an asynchronous Clear. © 1999-2013 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice. #### Input Path A buffer In the Virtex IOB input path routes the input signal either directly to internal logic or through an optional input flip-flop. An optional delay element at the D-input of this flip-flop eliminates pad-to-pad hold time. The delay is matched to the internal clock-distribution delay of the FPGA, and when used, assures that the pad-to-pad hold time is zero. Each input buffer can be configured to conform to any of the low-voltage signalling standards supported. In some of these standards the input buffer utilizes a user-supplied threshold voltage, V<sub>REF</sub>. The need to supply V<sub>REF</sub> imposes constraints on which standards can used in close proximity to each other. See I/O Banking, page 3. There are optional pull-up and pull-down resistors at each user I/O input for use after configuration. Their value is in the range 50 k $\Omega$ – 100 k $\Omega$ . #### **Output Path** The output path includes a 3-state output buffer that drives the output signal onto the pad. The output signal can be routed to the buffer directly from the internal logic or through an optional IOB output flip-flop. The 3-state control of the output can also be routed directly from the internal logic or through a flip-flip that provides synchronous enable and disable. Each output driver can be individually programmed for a wide range of low-voltage signalling standards. Each output buffer can source up to 24 mA and sink up to 48mA. Drive strength and slew rate controls minimize bus transients. In most signalling standards, the output High voltage depends on an externally supplied $V_{CCO}$ voltage. The need to supply $V_{CCO}$ imposes constraints on which standards can be used in close proximity to each other. See **I/O Banking**, page 3. An optional weak-keeper circuit is connected to each output. When selected, the circuit monitors the voltage on the pad and weakly drives the pin High or Low to match the input signal. If the pin is connected to a multiple-source signal, the weak keeper holds the signal in its last state if all drivers are disabled. Maintaining a valid logic level in this way eliminates bus chatter. Because the weak-keeper circuit uses the IOB input buffer to monitor the input level, an appropriate $V_{\text{REF}}$ voltage must be provided if the signalling standard requires one. The provision of this voltage must comply with the I/O banking rules. #### I/O Banking Some of the I/O standards described above require $V_{CCO}$ and/or $V_{REF}$ voltages. These voltages externally and connected to device pins that serve groups of IOBs, called banks. Consequently, restrictions exist about which I/O standards can be combined within a given bank. Eight I/O banks result from separating each edge of the FPGA into two banks, as shown in Figure 3. Each bank has multiple $V_{\rm CCO}$ pins, all of which must be connected to the same voltage. This voltage is determined by the output standards in use. X8778\_b Figure 3: Virtex I/O Banks Within a bank, output standards can be mixed only if they use the same $V_{CCO}$ . Compatible standards are shown in Table 2. GTL and GTL+ appear under all voltages because their open-drain outputs do not depend on $V_{CCO}$ . Table 2: Compatible Output Standards | V <sub>CCO</sub> | Compatible Standards | |------------------|----------------------------------------------------| | 3.3 V | PCI, LVTTL, SSTL3 I, SSTL3 II, CTT, AGP, GTL, GTL+ | | 2.5 V | SSTL2 I, SSTL2 II, LVCMOS2, GTL, GTL+ | | 1.5 V | HSTL I, HSTL III, HSTL IV, GTL, GTL+ | Some input standards require a user-supplied threshold voltage, $V_{REF}$ In this case, certain user-I/O pins are automatically configured as inputs for the $V_{REF}$ voltage. Approximately one in six of the I/O pins in the bank assume this role The $V_{REF}$ pins within a bank are interconnected internally and consequently only one $V_{REF}$ voltage can be used within each bank. All $V_{REF}$ pins in the bank, however, must be connected to the external voltage source for correct operation. Within a bank, inputs that require $V_{REF}$ can be mixed with those that do not. However, only one $V_{REF}$ voltage can be used within a bank. Input buffers that use $V_{REF}$ are not 5 V tolerant. LVTTL, LVCMOS2, and PCI 33 MHz 5 V, are 5 V tolerant. The $V_{CCO}$ and $V_{REF}$ pins for each bank appear in the device Pinout tables and diagrams. The diagrams also show the bank affiliation of each I/O. Within a given package, the number of $V_{REF}$ and $V_{CCO}$ pins can vary depending on the size of device. In larger devices, Figure 5: Detailed View of Virtex Slice #### Additional Logic The F5 multiplexer in each slice combines the function generator outputs. This combination provides either a function generator that can implement any 5-input function, a 4:1 multiplexer, or selected functions of up to nine inputs. Similarly, the F6 multiplexer combines the outputs of all four function generators in the CLB by selecting one of the F5-multiplexer outputs. This permits the implementation of any 6-input function, an 8:1 multiplexer, or selected functions of up to 19 inputs. Each CLB has four direct feedthrough paths, one per LC. These paths provide extra data input lines or additional local routing that does not consume logic resources. #### Arithmetic Logic Dedicated carry logic provides fast arithmetic carry capability for high-speed arithmetic functions. The Virtex CLB supports two separate carry chains, one per Slice. The height of the carry chains is two bits per CLB. The arithmetic logic includes an XOR gate that allows a 1-bit full adder to be implemented within an LC. In addition, a dedicated AND gate improves the efficiency of multiplier implementation. The dedicated carry path can also be used to cascade function generators for implementing wide logic functions. #### **BUFTs** Each Virtex CLB contains two 3-state drivers (BUFTs) that can drive on-chip busses. See **Dedicated Routing**, page 7. Each Virtex BUFT has an independent 3-state control pin and an independent input pin. #### **Block SelectRAM** Virtex FPGAs incorporate several large block SelectRAM memories. These complement the distributed LUT SelectRAMs that provide shallow RAM structures implemented in CLBs. Block SelectRAM memory blocks are organized in columns. All Virtex devices contain two such columns, one along each vertical edge. These columns extend the full height of the chip. Each memory block is four CLBs high, and consequently, a Virtex device 64 CLBs high contains 16 memory blocks per column, and a total of 32 blocks. Table 3 shows the amount of block SelectRAM memory that is available in each Virtex device. Table 3: Virtex Block SelectRAM Amounts | Device | # of Blocks | Total Block SelectRAM Bits | |---------|-------------|----------------------------| | XCV50 | 8 | 32,768 | | XCV100 | 10 | 40,960 | | XCV150 | 12 | 49,152 | | XCV200 | 14 | 57,344 | | XCV300 | 16 | 65,536 | | XCV400 | 20 | 81,920 | | XCV600 | 24 | 98,304 | | XCV800 | 28 | 114,688 | | XCV1000 | 32 | 131,072 | Each block SelectRAM cell, as illustrated in Figure 6, is a fully synchronous dual-ported 4096-bit RAM with independent control signals for each port. The data widths of the two ports can be configured independently, providing built-in bus-width conversion. Figure 6: Dual-Port Block SelectRAM Table 4 shows the depth and width aspect ratios for the block SelectRAM. Table 4: Block SelectRAM Port Aspect Ratios | Width | Depth | ADDR Bus | Data Bus | |-------|-------|------------|------------| | 1 | 4096 | ADDR<11:0> | DATA<0> | | 2 | 2048 | ADDR<10:0> | DATA<1:0> | | 4 | 1024 | ADDR<9:0> | DATA<3:0> | | 8 | 512 | ADDR<8:0> | DATA<7:0> | | 16 | 256 | ADDR<7:0> | DATA<15:0> | The Virtex block SelectRAM also includes dedicated routing to provide an efficient interface with both CLBs and other block SelectRAMs. Refer to XAPP130 for block SelectRAM timing waveforms. #### **Programmable Routing Matrix** It is the longest delay path that limits the speed of any worst-case design. Consequently, the Virtex routing architecture and its place-and-route software were defined in a single optimization process. This joint optimization minimizes long-path delays, and consequently, yields the best system performance. The joint optimization also reduces design compilation times because the architecture is software-friendly. Design cycles are correspondingly reduced due to shorter design iteration times. Figure 7: Virtex Local Routing #### **Local Routing** The VersaBlock provides local routing resources, as shown in Figure 7, providing the following three types of connections. - Interconnections among the LUTs, flip-flops, and GRM - Internal CLB feedback paths that provide high-speed connections to LUTs within the same CLB, chaining them together with minimal routing delay - Direct paths that provide high-speed connections between horizontally adjacent CLBs, eliminating the delay of the GRM. #### General Purpose Routing Most Virtex signals are routed on the general purpose routing, and consequently, the majority of interconnect resources are associated with this level of the routing hierarchy. The general routing resources are located in horizontal and vertical routing channels associated with the rows and columns CLBs. The general-purpose routing resources are listed below. - Adjacent to each CLB is a General Routing Matrix (GRM). The GRM is the switch matrix through which horizontal and vertical routing resources connect, and is also the means by which the CLB gains access to the general purpose routing. - 24 single-length lines route GRM signals to adjacent GRMs in each of the four directions. - 12 buffered Hex lines route GRM signals to another GRMs six-blocks away in each one of the four directions. Organized in a staggered pattern, Hex lines can be driven only at their endpoints. Hex-line signals can be accessed either at the endpoints or at the midpoint (three blocks from the source). One third of the Hex lines are bidirectional, while the remaining ones are uni-directional. 12 Longlines are buffered, bidirectional wires that distribute signals across the device quickly and efficiently. Vertical Longlines span the full height of the device, and horizontal ones span the full width of the device. #### I/O Routing Virtex devices have additional routing resources around their periphery that form an interface between the CLB array and the IOBs. This additional routing, called the VersaRing, facilitates pin-swapping and pin-locking, such that logic redesigns can adapt to existing PCB layouts. Time-to-market is reduced, since PCBs and other system components can be manufactured while the logic design is still in progress. #### **Dedicated Routing** Some classes of signal require dedicated routing resources to maximize performance. In the Virtex architecture, dedicated routing resources are provided for two classes of signal. - Horizontal routing resources are provided for on-chip 3-state busses. Four partitionable bus lines are provided per CLB row, permitting multiple busses within a row, as shown in Figure 8. - Two dedicated nets per CLB propagate carry signals vertically to the adjacent CLB. Figure 8: BUFT Connections to Dedicated Horizontal Bus Lines #### Global Routing Global Routing resources distribute clocks and other signals with very high fanout throughout the device. Virtex devices include two tiers of global routing resources referred to as primary global and secondary local clock routing resources. • The primary global routing resources are four dedicated global nets with dedicated input pins that are designed to distribute high-fanout clock signals with minimal skew. Each global clock net can drive all CLB, IOB, and block RAM clock pins. The primary global nets can only be driven by global buffers. There are four global buffers, one for each global net. The secondary local clock routing resources consist of 24 backbone lines, 12 across the top of the chip and 12 across bottom. From these lines, up to 12 unique signals per column can be distributed via the 12 longlines in the column. These secondary resources are more flexible than the primary resources since they are not restricted to routing only to clock pins. #### **Clock Distribution** Virtex provides high-speed, low-skew clock distribution through the primary global routing resources described above. A typical clock distribution net is shown in Figure 9. Four global buffers are provided, two at the top center of the device and two at the bottom center. These drive the four primary global nets that in turn drive any clock pin. Figure 18: SelectMAP Write Abort Waveforms #### Boundary-Scan Mode In the boundary-scan mode, configuration is done through the IEEE 1149.1 Test Access Port. Note that the PROGRAM pin must be pulled High prior to reconfiguration. A Low on the PROGRAM pin resets the TAP controller and no JTAG operations can be performed. Configuration through the TAP uses the CFG\_IN instruction. This instruction allows data input on TDI to be converted into data packets for the internal configuration bus. The following steps are required to configure the FPGA through the boundary-scan port (when using TCK as a start-up clock). - Load the CFG\_IN instruction into the boundary-scan instruction register (IR) - 2. Enter the Shift-DR (SDR) state - 3. Shift a configuration bitstream into TDI - 4. Return to Run-Test-Idle (RTI) - 5. Load the JSTART instruction into IR - 6. Enter the SDR state - 7. Clock TCK through the startup sequence - 8. Return to RTI Configuration and readback via the TAP is always available. The boundary-scan mode is selected by a <101> or 001> on the mode pins (M2, M1, M0). For details on TAP characteristics, refer to XAPP139. #### **Configuration Sequence** The configuration of Virtex devices is a three-phase process. First, the configuration memory is cleared. Next, configuration data is loaded into the memory, and finally, the logic is activated by a start-up process. Configuration is automatically initiated on power-up unless it is delayed by the user, as described below. The configuration process can also be initiated by asserting $\overline{\mathsf{PROGRAM}}$ . The end of the memory-clearing phase is signalled by INIT going High, and the completion of the entire process is signalled by DONE going High. The power-up timing of configuration signals is shown in Figure 19. The corresponding timing characteristics are listed in Table 10. Figure 19: Power-Up Timing Configuration Signals Table 10: Power-up Timing Characteristics | Description | Symbol | Value | Units | |---------------------|----------------------|-------|---------| | Power-on Reset | T <sub>POR</sub> | 2.0 | ms, max | | Program Latency | T <sub>PL</sub> | 100.0 | μs, max | | CCLK (output) Delay | T <sub>ICCK</sub> | 0.5 | μs, min | | | | 4.0 | μs, max | | Program Pulse Width | T <sub>PROGRAM</sub> | 300 | ns, min | #### **Delaying Configuration** INIT can be held Low using an open-drain driver. An open-drain is required since INIT is a bidirectional open-drain pin that is held Low by the FPGA while the configuration memory is being cleared. Extending the time that the pin is Low causes the configuration sequencer to wait. Thus, configuration is delayed by preventing entry into the phase where data is loaded. #### Start-Up Sequence The default Start-up sequence is that one CCLK cycle after DONE goes High, the global 3-state signal (GTS) is released. This permits device outputs to turn on as necessary. One CCLK cycle later, the Global Set/Reset (GSR) and Global Write Enable (GWE) signals are released. This permits the internal storage elements to begin changing state in response to the logic and the user clock. The relative timing of these events can be changed. In addition, the GTS, GSR, and GWE events can be made dependent on the DONE pins of multiple devices all going High, forcing the devices to start in synchronism. The sequence can also be paused at any stage until lock has been achieved on any or all DLLs. # Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays DS003-3 (v4.0) March 1, 2013 **Production Product Specification** # Virtex Electrical Characteristics Definition of Terms Electrical and switching characteristics are specified on a per-speed-grade basis and can be designated as Advance, Preliminary, or Production. Each designation is defined as follows: **Advance**: These speed files are based on simulations only and are typically available soon after device design specifications are frozen. Although speed grades with this designation are considered relatively stable and conservative, some under-reporting might still occur. **Preliminary**: These speed files are based on complete ES (engineering sample) silicon characterization. Devices and speed grades with this designation are intended to give a better indication of the expected performance of production silicon. The probability of under-reporting delays is greatly reduced as compared to Advance data. **Production**: These speed files are released once enough production silicon of a particular device family member has been characterized to provide full correlation between speed files and devices over numerous production lots. There is no under-reporting of delays, and customers receive formal notification of any subsequent changes. Typically, the slowest speed grades transition to Production before faster speed grades. All specifications are representative of worst-case supply voltage and junction temperature conditions. The parameters included are common to popular designs and typical applications. Contact the factory for design considerations requiring more detailed information. Table 1 correlates the current status of each Virtex device with a corresponding speed file designation. Table 1: Virtex Device Speed Grade Designations | | Speed Grade Designations | | | | | | |---------|--------------------------|-------------|------------|--|--|--| | Device | Advance | Preliminary | Production | | | | | XCV50 | | | -6, -5, -4 | | | | | XCV100 | | | -6, -5, -4 | | | | | XCV150 | | | -6, -5, -4 | | | | | XCV200 | | | -6, -5, -4 | | | | | XCV300 | | | -6, -5, -4 | | | | | XCV400 | | | -6, -5, -4 | | | | | XCV600 | | | -6, -5, -4 | | | | | XCV800 | | | -6, -5, -4 | | | | | XCV1000 | | | -6, -5, -4 | | | | All specifications are subject to change without notice. ## **DC Characteristics Over Recommended Operating Conditions** | Symbol | Description | 1 | Device | Min | Max | Units | |---------------------|--------------------------------------------------------------------------------|-------------------------------------|---------|----------|------|-------| | V <sub>DRINT</sub> | Data Retention V <sub>CCINT</sub> Voltage | | All | 2.0 | | V | | 21 | (below which configuration data can be | e lost) | | | | | | $V_{\mathrm{DRIO}}$ | Data Retention V <sub>CCO</sub> Voltage (below which configuration data can be | e lost) | All | 1.2 | | V | | I <sub>CCINTQ</sub> | Quiescent V <sub>CCINT</sub> supply current <sup>(1,3)</sup> | | XCV50 | | 50 | mA | | | | | XCV100 | | 50 | mA | | | | | XCV150 | | 50 | mA | | | | | XCV200 | | 75 | mA | | | | | XCV300 | | 75 | mA | | | | | XCV400 | | 75 | mA | | | | | XCV600 | | 100 | mA | | | | | XCV800 | | 100 | mA | | | | | XCV1000 | | 100 | mA | | Iccoq | Quiescent V <sub>CCO</sub> supply current <sup>(1)</sup> | | XCV50 | | 2 | mA | | | | | XCV100 | | 2 | mA | | | | | XCV150 | | 2 | mA | | | | | XCV200 | | 2 | mA | | | | | XCV300 | | 2 | mA | | | | | XCV400 | | 2 | mA | | | | | XCV600 | | 2 | mA | | | | | XCV800 | | 2 | mA | | | | | XCV1000 | | 2 | mA | | I <sub>REF</sub> | V <sub>REF</sub> current per V <sub>REF</sub> pin | | All | | 20 | μΑ | | ΙL | Input or output leakage current | | All | -10 | +10 | μΑ | | C <sub>IN</sub> | Input capacitance (sample tested) | BGA, PQ, HQ, packages | All | | 8 | pF | | I <sub>RPU</sub> | Pad pull-up (when selected) @ V <sub>in</sub> = 0 tested) | V, V <sub>CCO</sub> = 3.3 V (sample | All | Note (2) | 0.25 | mA | | I <sub>RPD</sub> | Pad pull-down (when selected) @ V <sub>in</sub> = | = 3.6 V (sample tested) | | Note (2) | 0.15 | mA | - 1. With no output current loads, no active input pull-up resistors, all I/O pins 3-stated and floating. - 2. Internal pull-up and pull-down resistors guarantee valid logic levels at unconnected input pins. These pull-up and pull-down resistors do not guarantee valid logic levels when input pins are connected to other circuits. - 3. Multiply I<sub>CCINTQ</sub> limit by two for industrial grade. | | | | Speed Grade | | | | | |-------------------------------------------------------------------------------------|---------|--------------------------------------------|-------------|---------|------------|---------|---------| | Description | Device | Symbol | Min | -6 | -5 | -4 | Units | | Setup and Hold Times with respect to Clock CLK at IOB input register <sup>(1)</sup> | | | | Setup | Time / Hol | d Time | | | Pad, no delay | All | T <sub>IOPICK</sub> /T <sub>IOICKP</sub> | 0.8 / 0 | 1.6 / 0 | 1.8 / 0 | 2.0 / 0 | ns, min | | Pad, with delay | XCV50 | T <sub>IOPICKD</sub> /T <sub>IOICKPD</sub> | 1.9 / 0 | 3.7 / 0 | 4.1 / 0 | 4.7 / 0 | ns, min | | | XCV100 | | 1.9 / 0 | 3.7 / 0 | 4.1 / 0 | 4.7 / 0 | ns, min | | | XCV150 | | 1.9 / 0 | 3.8 / 0 | 4.3 / 0 | 4.9 / 0 | ns, min | | | XCV200 | | 2.0 / 0 | 3.9 / 0 | 4.4 / 0 | 5.0 / 0 | ns, min | | | XCV300 | | 2.0 / 0 | 3.9 / 0 | 4.4 / 0 | 5.0 / 0 | ns, min | | | XCV400 | | 2.1 / 0 | 4.1 / 0 | 4.6 / 0 | 5.3 / 0 | ns, min | | | XCV600 | | 2.1 / 0 | 4.2 / 0 | 4.7 / 0 | 5.4 / 0 | ns, min | | | XCV800 | | 2.2 / 0 | 4.4 / 0 | 4.9 / 0 | 5.6 / 0 | ns, min | | | XCV1000 | | 2.3 / 0 | 4.5 / 0 | 5.0 / 0 | 5.8 / 0 | ns, min | | ICE input | All | T <sub>IOICECK</sub> /T <sub>IOCKICE</sub> | 0.37/ 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, max | | Set/Reset Delays | | | | | | | | | SR input (IFF, synchronous) | All | T <sub>IOSRCKI</sub> | 0.49 | 1.0 | 1.1 | 1.3 | ns, max | | SR input to IQ (asynchronous) | All | T <sub>IOSRIQ</sub> | 0.70 | 1.4 | 1.6 | 1.8 | ns, max | | GSR to output IQ | All | T <sub>GSRQ</sub> | 4.9 | 9.7 | 10.9 | 12.5 | ns, max | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. <sup>2.</sup> Input timing for LVTTL is measured at 1.4 V. For other I/O standards, see Table 3. | | | Speed Grade | | | | | |-------------------------------------------------------------------|--------------------------------------------|-------------|---------|-------------|---------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Clock CLK to Pad delay with OBUFT enabled (non-3-state) | T <sub>IOCKP</sub> | 1.0 | 2.9 | 3.2 | 3.5 | ns, max | | Clock CLK to Pad high-impedance (synchronous) <sup>(1)</sup> | T <sub>IOCKHZ</sub> | 1.1 | 2.3 | 2.5 | 2.9 | ns, max | | Clock CLK to valid data on Pad delay, plus enable delay for OBUFT | T <sub>IOCKON</sub> | 1.5 | 3.4 | 3.7 | 4.1 | ns, max | | Setup and Hold Times before/after Clock | CLK <sup>(2)</sup> | | Setup | Time / Hold | Time | 1 | | O input | T <sub>IOOCK</sub> /T <sub>IOCKO</sub> | 0.51 / 0 | 1.1 / 0 | 1.2 / 0 | 1.3 / 0 | ns, min | | OCE input | T <sub>IOOCECK</sub> /T <sub>IOCKOCE</sub> | 0.37 / 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, min | | SR input (OFF) | T <sub>IOSRCKO</sub> /T <sub>IOCKOSR</sub> | 0.52 / 0 | 1.1 / 0 | 1.2 / 0 | 1.4 / 0 | ns, min | | 3-State Setup Times, T input | T <sub>IOTCK</sub> /T <sub>IOCKT</sub> | 0.34 / 0 | 0.7 / 0 | 0.8 / 0 | 0.9 / 0 | ns, min | | 3-State Setup Times, TCE input | T <sub>IOTCECK</sub> /T <sub>IOCKTCE</sub> | 0.41 / 0 | 0.9 / 0 | 0.9 / 0 | 1.1 / 0 | ns, min | | 3-State Setup Times, SR input (TFF) | T <sub>IOSRCKT</sub> /T <sub>IOCKTSR</sub> | 0.49 / 0 | 1.0 / 0 | 1.1 / 0 | 1.3 / 0 | ns, min | | Set/Reset Delays | | | | | | | | SR input to Pad (asynchronous) | T <sub>IOSRP</sub> | 1.6 | 3.8 | 4.1 | 4.6 | ns, max | | SR input to Pad high-impedance (asynchronous) <sup>(1)</sup> | T <sub>IOSRHZ</sub> | 1.6 | 3.1 | 3.4 | 3.9 | ns, max | | SR input to valid data on Pad (asynchronous) | T <sub>IOSRON</sub> | 2.0 | 4.2 | 4.6 | 5.1 | ns, max | | GSR to Pad | T <sub>IOGSRQ</sub> | 4.9 | 9.7 | 10.9 | 12.5 | ns, max | - 1. 3-state turn-off delays should not be adjusted. - 2. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. # Calculation of T<sub>ioop</sub> as a Function of Capacitance $T_{ioop}$ is the propagation delay from the O Input of the IOB to the pad. The values for $T_{ioop}$ were based on the standard capacitive load (CsI) for each I/O standard as listed in Table 2. Table 2: Constants for Calculating T<sub>ioop</sub> | Standard | Csl<br>(pF) | fl<br>(ns/pF) | |----------------------------------|-------------|---------------| | LVTTL Fast Slew Rate, 2mA drive | 35 | 0.41 | | LVTTL Fast Slew Rate, 4mA drive | 35 | 0.20 | | LVTTL Fast Slew Rate, 6mA drive | 35 | 0.13 | | LVTTL Fast Slew Rate, 8mA drive | 35 | 0.079 | | LVTTL Fast Slew Rate, 12mA drive | 35 | 0.044 | | LVTTL Fast Slew Rate, 16mA drive | 35 | 0.043 | | LVTTL Fast Slew Rate, 24mA drive | 35 | 0.033 | | LVTTL Slow Slew Rate, 2mA drive | 35 | 0.41 | | LVTTL Slow Slew Rate, 4mA drive | 35 | 0.20 | | LVTTL Slow Slew Rate, 6mA drive | 35 | 0.100 | | LVTTL Slow Slew Rate, 8mA drive | 35 | 0.086 | | LVTTL Slow Slew Rate, 12mA drive | 35 | 0.058 | | LVTTL Slow Slew Rate, 16mA drive | 35 | 0.050 | | LVTTL Slow Slew Rate, 24mA drive | 35 | 0.048 | | LVCMOS2 | 35 | 0.041 | | PCI 33MHz 5V | 50 | 0.050 | | PCI 33MHZ 3.3 V | 10 | 0.050 | | PCI 66 MHz 3.3 V | 10 | 0.033 | | GTL | 0 | 0.014 | | GTL+ | 0 | 0.017 | | HSTL Class I | 20 | 0.022 | | HSTL Class III | 20 | 0.016 | | HSTL Class IV | 20 | 0.014 | | SSTL2 Class I | 30 | 0.028 | | SSTL2 Class II | 30 | 0.016 | | SSTL3 Class I | 30 | 0.029 | | SSTL3 Class II | 30 | 0.016 | | СТТ | 20 | 0.035 | | AGP | 10 | 0.037 | #### Notes: - I/O parameter measurements are made with the capacitance values shown above. See Application Note XAPP133 on <u>www.xilinx.com</u> for appropriate terminations. - I/O standard measurements are reflected in the IBIS model information except where the IBIS format precludes it. For other capacitive loads, use the formulas below to calculate the corresponding $T_{\text{ioop}}$ . $$T_{ioop} = T_{ioop} + T_{opadjust} + (C_{load} - C_{sl}) * fl$$ Where: $T_{opadjust}$ is reported above in the Output Delay Adjustment section. C<sub>load</sub> is the capacitive load for the design. Table 3: Delay Measurement Methodology | Standard | ν <sub>L</sub> <sup>(1)</sup> | V <sub>H</sub> <sup>(1)</sup> | Meas.<br>Point | V <sub>REF</sub><br>Typ <sup>(2)</sup> | |----------------|--------------------------------------------|--------------------------------------------|------------------|----------------------------------------| | LVTTL | 0 | 3 | 1.4 | - | | LVCMOS2 | 0 | 2.5 | 1.125 | - | | PCI33_5 | Pe | er PCI Spec | | - | | PCl33_3 | Pe | er PCI Spec | | - | | PCI66_3 | Pe | er PCI Spec | | - | | GTL | V <sub>REF</sub> -0.2 | V <sub>REF</sub> +0.2 | V <sub>REF</sub> | 0.80 | | GTL+ | V <sub>REF</sub> -0.2 | V <sub>REF</sub> +0.2 | $V_{REF}$ | 1.0 | | HSTL Class I | V <sub>REF</sub> -0.5 | V <sub>REF</sub> +0.5 | V <sub>REF</sub> | 0.75 | | HSTL Class III | V <sub>REF</sub> -0.5 | V <sub>REF</sub> +0.5 | V <sub>REF</sub> | 0.90 | | HSTL Class IV | V <sub>REF</sub> -0.5 | V <sub>REF</sub> +0.5 | V <sub>REF</sub> | 0.90 | | SSTL3 I & II | V <sub>REF</sub> -1.0 | V <sub>REF</sub> +1.0 | V <sub>REF</sub> | 1.5 | | SSTL2 I & II | V <sub>REF</sub> -0.75 | V <sub>REF</sub> +0.75 | V <sub>REF</sub> | 1.25 | | CTT | V <sub>REF</sub> -0.2 | V <sub>REF</sub> +0.2 | $V_{REF}$ | 1.5 | | AGP | V <sub>REF</sub> – (0.2xV <sub>CCO</sub> ) | V <sub>REF</sub> + (0.2xV <sub>CCO</sub> ) | V <sub>REF</sub> | Per<br>AGP<br>Spec | - Input waveform switches between V<sub>L</sub>and V<sub>H</sub>. - 2. Measurements are made at VREF (Typ), Maximum, and Minimum. Worst-case values are reported. - I/O parameter measurements are made with the capacitance values shown in Table 2. See Application Note XAPP133 on www.xilinx.com for appropriate terminations. - 4. I/O standard measurements are reflected in the IBIS model information except where the IBIS format precludes it. ## **Block RAM Switching Characteristics** | | Speed Grade | | | | | | |------------------------------------------------------------|--------------------------------------|---------|------------|----------|---------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Sequential Delays | | | | | | | | Clock CLK to DOUT output | T <sub>BCKO</sub> | 1.7 | 3.4 | 3.8 | 4.3 | ns, max | | Setup and Hold Times before/after Clock CLK <sup>(1)</sup> | | Setu | p Time / H | old Time | | | | ADDR inputs | T <sub>BACK</sub> /T <sub>BCKA</sub> | 0.6 / 0 | 1.2 / 0 | 1.3 / 0 | 1.5 / 0 | ns, min | | DIN inputs | T <sub>BDCK</sub> /T <sub>BCKD</sub> | 0.6 / 0 | 1.2 / 0 | 1.3 / 0 | 1.5 / 0 | ns, min | | EN input | T <sub>BECK</sub> /T <sub>BCKE</sub> | 1.3 / 0 | 2.6 / 0 | 3.0 / 0 | 3.4 / 0 | ns, min | | RST input | T <sub>BRCK</sub> /T <sub>BCKR</sub> | 1.3 / 0 | 2.5 / 0 | 2.7 / 0 | 3.2 / 0 | ns, min | | WEN input | T <sub>BWCK</sub> /T <sub>BCKW</sub> | 1.2 / 0 | 2.3 / 0 | 2.6 / 0 | 3.0 / 0 | ns, min | | Clock CLK | | | | | | | | Minimum Pulse Width, High | T <sub>BPWH</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Minimum Pulse Width, Low | T <sub>BPWL</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | CLKA -> CLKB setup time for different ports | T <sub>BCCS</sub> | | 3.0 | 3.5 | 4.0 | ns, min | #### Notes: # **TBUF Switching Characteristics** | | | Speed Grade | | | | | |----------------------------------------|------------------|-------------|------|------|------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Combinatorial Delays | | | | | | | | IN input to OUT output | T <sub>IO</sub> | 0 | 0 | 0 | 0 | ns, max | | TRI input to OUT output high-impedance | T <sub>OFF</sub> | 0.05 | 0.09 | 0.10 | 0.11 | ns, max | | TRI input to valid data on OUT output | T <sub>ON</sub> | 0.05 | 0.09 | 0.10 | 0.11 | ns, max | # **JTAG Test Access Port Switching Characteristics** | | | | Speed Grade | | | | | |-------------------------------------------|---------------------|------|-------------|------|----------|--|--| | Description | Symbol | -6 | -5 | -4 | Units | | | | TMS and TDI Setup times before TCK | T <sub>TAPTCK</sub> | 4.0 | 4.0 | 4.0 | ns, min | | | | TMS and TDI Hold times after TCK | T <sub>TCKTAP</sub> | 2.0 | 2.0 | 2.0 | ns, min | | | | Output delay from clock TCK to output TDO | T <sub>TCKTDO</sub> | 11.0 | 11.0 | 11.0 | ns, max | | | | Maximum TCK clock frequency | F <sub>TCK</sub> | 33 | 33 | 33 | MHz, max | | | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. # **Virtex Pin-to-Pin Output Parameter Guidelines** All devices are 100% functionally tested. Listed below are representative values for typical pin locations and normal clock loading. Values are expressed in nanoseconds unless otherwise noted. ### Global Clock Input to Output Delay for LVTTL, 12 mA, Fast Slew Rate, with DLL | | | | | Speed | Grade | | | |-----------------------------------------------------------------------------------------------------|-----------------------|---------|-----|-------|-------|-----|---------| | Description | Symbol | Device | Min | -6 | -5 | -4 | Units | | LVTTL Global Clock Input to Output Delay using | T <sub>ICKOFDLL</sub> | XCV50 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | Output Flip-flop, 12 mA, Fast Slew Rate, with DLL. For data output with different standards, adjust | | XCV100 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | delays with the values shown in Output Delay | | XCV150 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | Adjustments. | | XCV200 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV300 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV400 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV600 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV800 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV1000 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | #### Notes: - 1. Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. - Output timing is measured at 1.4 V with 35 pF external capacitive load for LVTTL. The 35 pF load does not apply to the Min values. For other I/O standards and different loads, see Table 2 and Table 3. - 3. DLL output jitter is already included in the timing calculation. ### Global Clock Input-to-Output Delay for LVTTL, 12 mA, Fast Slew Rate, without DLL | | | | | Speed | Grade | | | |----------------------------------------------------------------------------------------------------------------------|--------------------|---------|-----|-------|-------|-----|---------| | Description | Symbol | Device | Min | -6 | -5 | -4 | Units | | LVTTL Global Clock Input to Output Delay using | T <sub>ICKOF</sub> | XCV50 | 1.5 | 4.6 | 5.1 | 5.7 | ns, max | | Output Flip-flop, 12 mA, Fast Slew Rate, <i>without</i> DLL. For data <i>output</i> with different standards, adjust | | XCV100 | 1.5 | 4.6 | 5.1 | 5.7 | ns, max | | delays with the values shown in Input and Output | | XCV150 | 1.5 | 4.7 | 5.2 | 5.8 | ns, max | | Delay Adjustments. For I/O standards requiring V <sub>RFF</sub> , such as GTL, | | XCV200 | 1.5 | 4.7 | 5.2 | 5.8 | ns, max | | GTL+, SSTL, HSTL, CTT, and AGO, an additional | | XCV300 | 1.5 | 4.7 | 5.2 | 5.9 | ns, max | | 600 ps must be added. | | XCV400 | 1.5 | 4.8 | 5.3 | 6.0 | ns, max | | | | XCV600 | 1.6 | 4.9 | 5.4 | 6.0 | ns, max | | | | XCV800 | 1.6 | 4.9 | 5.5 | 6.2 | ns, max | | | | XCV1000 | 1.7 | 5.0 | 5.6 | 6.3 | ns, max | - Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. - 2. Output timing is measured at 1.4 V with 35 pF external capacitive load for LVTTL. The 35 pF load does not apply to the Min values. For other I/O standards and different loads, see Table 2 and Table 3. #### **DLL Timing Parameters** All devices are 100 percent functionally tested. Because of the difficulty in directly measuring many internal timing parameters, those parameters are derived from benchmark timing patterns. The following guidelines reflect worst-case values across the recommended operating conditions. | | Speed Grade | | | | | | | | |------------------------------------|----------------------|-----|-----|-----|-----|-----|-----|-------| | | | - | 6 | - | 5 | - | 4 | | | Description | Symbol | Min | Max | Min | Max | Min | Max | Units | | Input Clock Frequency (CLKDLLHF) | FCLKINHF | 60 | 200 | 60 | 180 | 60 | 180 | MHz | | Input Clock Frequency (CLKDLL) | FCLKINLF | 25 | 100 | 25 | 90 | 25 | 90 | MHz | | Input Clock Pulse Width (CLKDLLHF) | T <sub>DLLPWHF</sub> | 2.0 | - | 2.4 | - | 2.4 | - | ns | | Input Clock Pulse Width (CLKDLL) | T <sub>DLLPWLF</sub> | 2.5 | - | 3.0 | | 3.0 | - | ns | #### Notes: #### **DLL Clock Tolerance, Jitter, and Phase Information** All DLL output jitter and phase specifications determined through statistical measurement at the package pins using a clock mirror configuration and matched drivers. | | | | CLKDLLHF | | F CLKDLL | | | |----------------------------------------------------------------|---------------------|--------------------|----------|-------|----------|-------|-------| | Description | Symbol | F <sub>CLKIN</sub> | Min | Max | Min | Max | Units | | Input Clock Period Tolerance | T <sub>IPTOL</sub> | | - | 1.0 | - | 1.0 | ns | | Input Clock Jitter Tolerance (Cycle to Cycle) | T <sub>IJITCC</sub> | | - | ± 150 | - | ± 300 | ps | | Time Required for DLL to Acquire Lock | T <sub>LOCK</sub> | > 60 MHz | - | 20 | - | 20 | μs | | | | 50 - 60 MHz | - | - | - | 25 | μs | | | | 40 - 50 MHz | - | - | - | 50 | μs | | | | 30 - 40 MHz | - | - | - | 90 | μs | | | | 25 - 30 MHz | - | - | - | 120 | μs | | Output Jitter (cycle-to-cycle) for any DLL Clock Output (1) | T <sub>OJITCC</sub> | | | ± 60 | | ± 60 | ps | | Phase Offset between CLKIN and CLKO <sup>(2)</sup> | T <sub>PHIO</sub> | | | ± 100 | | ± 100 | ps | | Phase Offset between Clock Outputs on the DLL <sup>(3)</sup> | T <sub>PHOO</sub> | | | ± 140 | | ± 140 | ps | | Maximum Phase Difference between CLKIN and CLKO <sup>(4)</sup> | T <sub>PHIOM</sub> | | | ± 160 | | ± 160 | ps | | Maximum Phase Difference between Clock Outputs on the DLL (5) | T <sub>PHOOM</sub> | | | ± 200 | | ± 200 | ps | - 1. Output Jitter is cycle-to-cycle jitter measured on the DLL output clock, excluding input clock jitter. - 2. Phase Offset between CLKIN and CLKO is the worst-case fixed time difference between rising edges of CLKIN and CLKO, excluding Output Jitter and input clock jitter. - Phase Offset between Clock Outputs on the DLL is the worst-case fixed time difference between rising edges of any two DLL outputs, excluding Output Jitter and input clock jitter. - 4. Maximum Phase Difference between CLKIN an CLKO is the sum of Output Jitter and Phase Offset between CLKIN and CLKO, or the greatest difference between CLKIN and CLKO rising edges due to DLL alone (excluding input clock jitter). - Maximum Phase Difference between Clock Outputs on the DLL is the sum of Output Jitter and Phase Offset between any DLL clock outputs, or the greatest difference between any two DLL output rising edges sue to DLL alone (excluding input clock jitter). - 6. All specifications correspond to Commercial Operating Temperatures (0°C to +85°C). <sup>1.</sup> All specifications correspond to Commercial Operating Temperatures (0°C to + 85°C). Period Tolerance: the allowed input clock period change in nanoseconds. Figure 1: Frequency Tolerance and Clock Jitter # **Revision History** | Date | Version | Revision | |-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/98 | 1.0 | Initial Xilinx release. | | 01/99 | 1.2 | Updated package drawings and specs. | | 02/99 | 1.3 | Update of package drawings, updated specifications. | | 05/99 | 1.4 | Addition of package drawings and specifications. | | 05/99 | 1.5 | Replaced FG 676 & FG680 package drawings. | | 07/99 | 1.6 | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. | | 09/99 | 1.7 | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> . | | 01/00 | 1.8 | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43. | Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) (Continued) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |----------------------------------------------------------------------------------------------------------|------------|----------|---------|----------| | V <sub>REF</sub> , Bank 3 | XCV50 | H11, K12 | 60, 68 | 130, 144 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + J10 | + 66 | + 133 | | incrementally. Connect<br>all pins listed for both<br>the required device | XCV200/300 | N/A | N/A | + 126 | | | XCV400 | N/A | N/A | + 147 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 132 | | package.) | XCV800 | N/A | N/A | + 140 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | V <sub>REF</sub> , Bank 4 | XCV50 | L8, L10 | 79, 87 | 97, 111 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + N10 | + 81 | + 108 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 115 | | the required device and all smaller devices | XCV400 | N/A | N/A | + 94 | | listed in the same | XCV600 | N/A | N/A | + 109 | | package.) | XCV800 | N/A | N/A | + 101 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | V <sub>REF</sub> , Bank 5 | XCV50 | L4, L6 | 96, 104 | 70, 84 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + N4 | + 102 | + 73 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 66 | | the required device | XCV400 | N/A | N/A | + 87 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 72 | | package.) | XCV800 | N/A | N/A | + 80 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) (Continued) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |----------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>REF</sub> , Bank 6 | XCV50 | H2, K1 | 116, 123 | 36, 50 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + J3 | + 118 | + 47 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 54 | | the required device | XCV400 | N/A | N/A | + 33 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 48 | | package.) | XCV800 | N/A | N/A | + 40 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | V <sub>REF</sub> , Bank 7 | XCV50 | D4, E1 | 133, 140 | 9, 23 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + D2 | + 138 | + 12 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 5 | | the required device | XCV400 | N/A | N/A | + 26 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 11 | | package.) | XCV800 | N/A | N/A | + 19 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | GND | All | A1, B9, B11, C7,<br>D5, E4, E11, F1,<br>G10, J1, J12, L3,<br>L5, L7, L9, N12 | 9, 18, 26, 35, 46, 54, 64,<br>75, 83, 91, 100, 111, 120,<br>129, 136, 144, | 1, 8, 14, 22, 29, 37, 45, 51, 59, 69, 75, 83, 91, 98, 106, 112, 119, 129, 135, 143, 151, 158, 166, 172, 182, 190, 196, 204, 211, 219, 227, 233 | Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |-----------------------------------------------------------------------------------------------------------------------|------------|---------|---------------------|------------------------------------|------------------------------------------| | V <sub>REF</sub> Bank 4 | XCV50 | P9, T12 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed incrementally. Connect | XCV100/150 | + T11 | AA13, AB16,<br>AB19 | N/A | N/A | | all pins listed for both the required device and | XCV200/300 | + R13 | + AB20 | N/A | N/A | | all smaller devices<br>listed in the same<br>package.) | XCV400 | N/A | N/A | AC15, AD18,<br>AD21, AD22,<br>AF15 | N/A | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV600 | N/A | N/A | + AF20 | AT19, AU7,<br>AU17, AV8,<br>AV10, AW11 | | pins are general i/o. | XCV800 | N/A | N/A | + AF17 | + AV14 | | | XCV1000 | N/A | N/A | N/A | + AU6 | | V <sub>REF</sub> Bank 5 | XCV50 | T4, P8 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + R5 | W8, Y10, AA5 | N/A | N/A | | incrementally. Connect all pins listed for both | XCV200/300 | + T2 | + Y6 | N/A | N/A | | the required device and all smaller devices | XCV400 | N/A | N/A | AA10, AB8, AB12,<br>AC7, AF12 | N/A | | listed in the same package.) Within each bank, if input reference voltage | XCV600 | N/A | N/A | + AF8 | AT27, AU29,<br>AU31, AV35,<br>AW21, AW23 | | is not required, all V <sub>REF</sub> | XCV800 | N/A | N/A | + AE10 | + AT25 | | pins are general I/O. | XCV1000 | N/A | N/A | N/A | + AV36 | | V <sub>REF</sub> Bank 6 | XCV50 | J3, N1 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + M1 | N2, R4, T3 | N/A | N/A | | incrementally. Connect all pins listed for both | XCV200/300 | + N2 | + Y1 | N/A | N/A | | the required device and all smaller devices listed in the same package.) Within each bank, if input reference voltage | XCV400 | N/A | N/A | AB3, R1, R4, U6,<br>V5 | N/A | | | XCV600 | N/A | N/A | + Y1 | AB35, AD37,<br>AH39, AK39,<br>AM39, AN36 | | is not required, all V <sub>REF</sub> | XCV800 | N/A | N/A | + U2 | + AE39 | | pins are general I/O. | XCV1000 | N/A | N/A | N/A | + AT39 |