Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 3456 | | Number of Logic Elements/Cells | 15552 | | Total RAM Bits | 98304 | | Number of I/O | 512 | | Number of Gates | 661111 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°С ~ 85°С (ТJ) | | Package / Case | 680-LBGA Exposed Pad | | Supplier Device Package | 680-FTEBGA (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xcv600-4fg680c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### **Virtex Architecture** Virtex devices feature a flexible, regular architecture that comprises an array of configurable logic blocks (CLBs) surrounded by programmable input/output blocks (IOBs), all interconnected by a rich hierarchy of fast, versatile routing resources. The abundance of routing resources permits the Virtex family to accommodate even the largest and most complex designs. Virtex FPGAs are SRAM-based, and are customized by loading configuration data into internal memory cells. In some modes, the FPGA reads its own configuration data from an external PROM (master serial mode). Otherwise, the configuration data is written into the FPGA (Select-MAP<sup>TM</sup>, slave serial, and JTAG modes). The standard Xilinx Foundation™ and Alliance Series™ Development systems deliver complete design support for Virtex, covering every aspect from behavioral and schematic entry, through simulation, automatic design translation and implementation, to the creation, downloading, and readback of a configuration bit stream. ### **Higher Performance** Virtex devices provide better performance than previous generations of FPGA. Designs can achieve synchronous system clock rates up to 200 MHz including I/O. Virtex inputs and outputs comply fully with PCI specifications, and interfaces can be implemented that operate at 33 MHz or 66 MHz. Additionally, Virtex supports the hot-swapping requirements of Compact PCI. Xilinx thoroughly benchmarked the Virtex family. While performance is design-dependent, many designs operated internally at speeds in excess of 100 MHz and can achieve 200 MHz. Table 2 shows performance data for representative circuits, using worst-case timing parameters. Table 2: Performance for Common Circuit Functions | Function | Bits | Virtex -6 | |-----------------------|---------|-----------| | Register-to-Register | | | | Adder | 16 | 5.0 ns | | Audei | 64 | 7.2 ns | | Pipelined Multiplier | 8 x 8 | 5.1 ns | | | 16 x 16 | 6.0 ns | | Address Decoder | 16 | 4.4 ns | | | 64 | 6.4 ns | | 16:1 Multiplexer | | 5.4 ns | | Parity Tree | 9 | 4.1 ns | | | 18 | 5.0 ns | | | 36 | 6.9 ns | | Chip-to-Chip | | | | HSTL Class IV | | 200 MHz | | LVTTL,16mA, fast slew | | 180 MHz | DS003-2 (v4.0) March 1, 2013 # Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays #### **Product Specification** The output buffer and all of the IOB control signals have independent polarity controls. vao\_b.eps Figure 1: Virtex Architecture Overview All pads are protected against damage from electrostatic discharge (ESD) and from over-voltage transients. Two forms of over-voltage protection are provided, one that permits 5 V compliance, and one that does not. For 5 V compliance, a Zener-like structure connected to ground turns on when the output rises to approximately 6.5 V. When PCI 3.3 V compliance is required, a conventional clamp diode is connected to the output supply voltage, $V_{\rm CCO}$ . Optional pull-up and pull-down resistors and an optional weak-keeper circuit are attached to each pad. Prior to configuration, all pins not involved in configuration are forced into their high-impedance state. The pull-down resistors and the weak-keeper circuits are inactive, but inputs can optionally be pulled up. The activation of pull-up resistors prior to configuration is controlled on a global basis by the configuration mode pins. If the pull-up resistors are not activated, all the pins will float. Consequently, external pull-up or pull-down resistors must be provided on pins required to be at a well-defined logic level prior to configuration. All Virtex IOBs support IEEE 1149.1-compatible boundary scan testing. # **Architectural Description** # **Virtex Array** The Virtex user-programmable gate array, shown in Figure 1, comprises two major configurable elements: configurable logic blocks (CLBs) and input/output blocks (IOBs). - CLBs provide the functional elements for constructing logic - IOBs provide the interface between the package pins and the CLBs CLBs interconnect through a general routing matrix (GRM). The GRM comprises an array of routing switches located at the intersections of horizontal and vertical routing channels. Each CLB nests into a VersaBlock™ that also provides local routing resources to connect the CLB to the GRM. The VersaRing<sup>™</sup> I/O interface provides additional routing resources around the periphery of the device. This routing improves I/O routability and facilitates pin locking. The Virtex architecture also includes the following circuits that connect to the GRM. - Dedicated block memories of 4096 bits each - Clock DLLs for clock-distribution delay compensation and clock domain control - 3-State buffers (BUFTs) associated with each CLB that drive dedicated segmentable horizontal routing resources Values stored in static memory cells control the configurable logic elements and interconnect resources. These values load into the memory cells on power-up, and can reload if necessary to change the function of the device. ## Input/Output Block The Virtex IOB, Figure 2, features SelectIO™ inputs and outputs that support a wide variety of I/O signalling standards, see Table 1. The three IOB storage elements function either as edge-triggered D-type flip-flops or as level sensitive latches. Each IOB has a clock signal (CLK) shared by the three flip-flops and independent clock enable signals for each flip-flop. In addition to the CLK and CE control signals, the three flip-flops share a Set/Reset (SR). For each flip-flop, this signal can be independently configured as a synchronous Set, a synchronous Reset, an asynchronous Preset, or an asynchronous Clear. © 1999-2013 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice. Figure 2: Virtex Input/Output Block (IOB) Table 1: Supported Select I/O Standards | I/O Standard | Input Reference<br>Voltage (V <sub>REF</sub> ) | Output Source<br>Voltage (V <sub>CCO</sub> ) | Board Termination<br>Voltage (V <sub>TT</sub> ) | 5 V Tolerant | |--------------------|------------------------------------------------|----------------------------------------------|-------------------------------------------------|--------------| | LVTTL 2 – 24 mA | N/A | 3.3 | N/A | Yes | | LVCMOS2 | N/A | 2.5 | N/A | Yes | | PCI, 5 V | N/A | 3.3 | N/A | Yes | | PCI, 3.3 V | N/A | 3.3 | N/A | No | | GTL | 0.8 | N/A | 1.2 | No | | GTL+ | 1.0 | N/A | 1.5 | No | | HSTL Class I | 0.75 | 1.5 | 0.75 | No | | HSTL Class III | 0.9 | 1.5 | 1.5 | No | | HSTL Class IV | 0.9 | 1.5 | 1.5 | No | | SSTL3 Class I &II | 1.5 | 3.3 | 1.5 | No | | SSTL2 Class I & II | 1.25 | 2.5 | 1.25 | No | | CTT | 1.5 | 3.3 | 1.5 | No | | AGP | 1.32 | 3.3 | N/A | No | Figure 11: Boundary Scan Bit Sequence Table 5: Boundary Scan Instructions | Boundary-Scan<br>Command | Binary<br>Code(4:0) | Description | |--------------------------|---------------------|----------------------------------------------------------| | EXTEST | 00000 | Enables boundary-scan EXTEST operation | | SAMPLE/PRELOAD | 00001 | Enables boundary-scan<br>SAMPLE/PRELOAD<br>operation | | USER 1 | 00010 | Access user-defined register 1 | | USER 2 | 00011 | Access user-defined register 2 | | CFG_OUT | 00100 | Access the configuration bus for read operations. | | CFG_IN | 00101 | Access the configuration bus for write operations. | | INTEST | 00111 | Enables boundary-scan INTEST operation | | USERCODE | 01000 | Enables shifting out<br>USER code | | IDCODE | 01001 | Enables shifting out of ID Code | | HIGHZ | 01010 | 3-states output pins while enabling the Bypass Register | | JSTART | 01100 | Clock the start-up<br>sequence when<br>StartupClk is TCK | | BYPASS | 11111 | Enables BYPASS | | RESERVED | All other codes | Xilinx reserved instructions | ### Identification Registers The IDCODE register is supported. By using the IDCODE, the device connected to the JTAG port can be determined. The IDCODE register has the following binary format: vvvv:ffff:fffa:aaaa:aaaa:cccc:cccc1 where v = the die version number f = the family code (03h for Virtex family) a = the number of CLB rows (ranges from 010h for XCV50 to 040h for XCV1000) c = the company code (49h for Xilinx) The USERCODE register is supported. By using the USER-CODE, a user-programmable identification code can be loaded and shifted out for examination. The identification code is embedded in the bitstream during bitstream generation and is valid only after configuration. Table 6: IDCODEs Assigned to Virtex FPGAs | FPGA | IDCODE | |---------|-----------| | XCV50 | v0610093h | | XCV100 | v0614093h | | XCV150 | v0618093h | | XCV200 | v061C093h | | XCV300 | v0620093h | | XCV400 | v0628093h | | XCV600 | v0630093h | | XCV800 | v0638093h | | XCV1000 | v0640093h | ### Including Boundary Scan in a Design Since the boundary scan pins are dedicated, no special element needs to be added to the design unless an internal data register (USER1 or USER2) is desired. If an internal data register is used, insert the boundary scan symbol and connect the necessary pins as appropriate. # **Development System** Virtex FPGAs are supported by the Xilinx Foundation and Alliance CAE tools. The basic methodology for Virtex design consists of three interrelated steps: design entry, implementation, and verification. Industry-standard tools are used for design entry and simulation (for example, Synopsys FPGA Express), while Xilinx provides proprietary architecture-specific tools for implementation. The Xilinx development system is integrated under the Xilinx Design Manager (XDM™) software, providing design- Table 8: Master/Slave Serial Mode Programming Switching | | Description | Figure<br>References | Symbol | Values | Units | |------|----------------------------------------------------------|----------------------|--------------------------------------|--------------|----------| | | DIN setup/hold, slave mode | 1/2 | T <sub>DCC</sub> /T <sub>CCD</sub> | 5.0 / 0 | ns, min | | | DIN setup/hold, master mode | 1/2 | T <sub>DSCK</sub> /T <sub>CKDS</sub> | 5.0 / 0 | ns, min | | | DOUT | 3 | T <sub>CCO</sub> | 12.0 | ns, max | | CCLK | High time | 4 | T <sub>CCH</sub> | 5.0 | ns, min | | CCLK | Low time | 5 | T <sub>CCL</sub> | 5.0 | ns, min | | | Maximum Frequency | | F <sub>CC</sub> | 66 | MHz, max | | | Frequency Tolerance, master mode with respect to nominal | | | +45%<br>-30% | | Note 1: If none of the Virtex FPGAs have been selected to drive DONE, an external pull-up resistor of 330 $\Omega$ should be added to the common DONE line. (For Spartan-XL devices, add a 4.7K $\Omega$ pull-up resistor.) This pull-up is not needed if the DriveDONE attribute is set. If used, DriveDONE should be selected only for the last device in the configuration chain. xcv\_12\_050103 Figure 12: Master/Slave Serial Mode Circuit Diagram Figure 13: Slave-Serial Mode Programming Switching Characteristics ### **Clock Distribution Guidelines** | | | | Speed Grade | | | | |------------------------------------------|---------|-----------------------|-------------|------|------|---------| | Description | Device | Symbol | -6 | -5 | -4 | Units | | Global Clock Skew <sup>(1)</sup> | | | | | | | | Global Clock Skew between IOB Flip-flops | XCV50 | T <sub>GSKEWIOB</sub> | 0.10 | 0.12 | 0.14 | ns, max | | | XCV100 | | 0.12 | 0.13 | 0.15 | ns, max | | | XCV150 | | 0.12 | 0.13 | 0.15 | ns, max | | | XCV200 | | 0.13 | 0.14 | 0.16 | ns, max | | | XCV300 | | 0.14 | 0.16 | 0.18 | ns, max | | | XCV400 | | 0.13 | 0.13 | 0.14 | ns, max | | | XCV600 | | 0.14 | 0.15 | 0.17 | ns, max | | | XCV800 | | 0.16 | 0.17 | 0.20 | ns, max | | | XCV1000 | | 0.20 | 0.23 | 0.25 | ns, max | #### Notes: ### **Clock Distribution Switching Characteristics** | Description | Symbol | Min | -6 | <b>-</b> 5 | -4 | Units | |-----------------------------------------|-------------------|------|-----|------------|-----|---------| | GCLK IOB and Buffer | | | | | | | | Global Clock PAD to output. | T <sub>GPIO</sub> | 0.33 | 0.7 | 0.8 | 0.9 | ns, max | | Global Clock Buffer I input to O output | T <sub>GIO</sub> | 0.34 | 0.7 | 0.8 | 0.9 | ns, max | <sup>1.</sup> These clock-skew delays are provided for guidance only. They reflect the delays encountered in a typical design under worst-case conditions. Precise values for a particular design are provided by the timing analyzer. ### I/O Standard Global Clock Input Adjustments | | | | Speed Grade | | | | | |--------------------------------------------------------|------------------------|-------------------------|-------------|-------|-------|-------|------------| | Description | Symbol | Standard <sup>(1)</sup> | Min | -6 | -5 | -4 | Units | | Data Input Delay Adjustments | | | | | | | | | Standard-specific global clock input delay adjustments | T <sub>GPLVTTL</sub> | LVTTL | 0 | 0 | 0 | 0 | ns,<br>max | | | T <sub>GPLVCMOS</sub> | LVCMOS2 | -0.02 | -0.04 | -0.04 | -0.05 | ns,<br>max | | | T <sub>GPPCl33_3</sub> | PCI, 33 MHz, 3.3<br>V | -0.05 | -0.11 | -0.12 | -0.14 | ns,<br>max | | | T <sub>GPPCl33_5</sub> | PCI, 33 MHz, 5.0<br>V | 0.13 | 0.25 | 0.28 | 0.33 | ns,<br>max | | | T <sub>GPPCl66_3</sub> | PCI, 66 MHz, 3.3<br>V | -0.05 | -0.11 | -0.12 | -0.14 | ns,<br>max | | | T <sub>GPGTL</sub> | GTL | 0.7 | 0.8 | 0.9 | 0.9 | ns,<br>max | | | T <sub>GPGTLP</sub> | GTL+ | 0.7 | 0.8 | 0.8 | 0.8 | ns,<br>max | | | T <sub>GPHSTL</sub> | HSTL | 0.7 | 0.7 | 0.7 | 0.7 | ns,<br>max | | | T <sub>GPSSTL2</sub> | SSTL2 | 0.6 | 0.52 | 0.51 | 0.50 | ns,<br>max | | | T <sub>GPSSTL3</sub> | SSTL3 | 0.6 | 0.6 | 0.55 | 0.54 | ns,<br>max | | | T <sub>GPCTT</sub> | СТТ | 0.7 | 0.7 | 0.7 | 0.7 | ns,<br>max | | | T <sub>GPAGP</sub> | AGP | 0.6 | 0.54 | 0.53 | 0.52 | ns,<br>max | <sup>1.</sup> Input timing for GPLVTTL is measured at 1.4 V. For other I/O standards, see Table 3. ### **CLB Switching Characteristics** Delays originating at F/G inputs vary slightly according to the input used. The values listed below are worst-case. Precise values are provided by the timing analyzer. | | | Speed Grade | | | ed Grade | | |----------------------------------------------------------------------|------------------------------------------|-------------|-----------|---------|----------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Combinatorial Delays | | • | | | | | | 4-input function: F/G inputs to X/Y outputs | T <sub>ILO</sub> | 0.29 | 0.6 | 0.7 | 0.8 | ns, max | | 5-input function: F/G inputs to F5 output | T <sub>IF5</sub> | 0.32 | 0.7 | 0.8 | 0.9 | ns, max | | 5-input function: F/G inputs to X output | T <sub>IF5X</sub> | 0.36 | 0.8 | 0.8 | 1.0 | ns, max | | 6-input function: F/G inputs to Y output via F6 MUX | T <sub>IF6Y</sub> | 0.44 | 0.9 | 1.0 | 1.2 | ns, max | | 6-input function: F5IN input to Y output | T <sub>F5INY</sub> | 0.17 | 0.32 | 0.36 | 0.42 | ns, max | | Incremental delay routing through transparent latch to XQ/YQ outputs | T <sub>IFNCTL</sub> | 0.31 | 0.7 | 0.7 | 0.8 | ns, max | | BY input to YB output | T <sub>BYYB</sub> | 0.27 | 0.53 | 0.6 | 0.7 | ns, max | | Sequential Delays | | | | | | T. | | FF Clock CLK to XQ/YQ outputs | T <sub>CKO</sub> | 0.54 | 1.1 | 1.2 | 1.4 | ns, max | | Latch Clock CLK to XQ/YQ outputs | T <sub>CKLO</sub> | 0.6 | 1.2 | 1.4 | 1.6 | ns, max | | Setup and Hold Times before/after Clock CLK <sup>(1)</sup> | | Setup T | ime / Hol | d Time | | | | 4-input function: F/G Inputs | T <sub>ICK</sub> /T <sub>CKI</sub> | 0.6 / 0 | 1.2 / 0 | 1.4 / 0 | 1.5 / 0 | ns, min | | 5-input function: F/G inputs | T <sub>IF5CK</sub> /T <sub>CKIF5</sub> | 0.7 / 0 | 1.3 / 0 | 1.5 / 0 | 1.7 / 0 | ns, min | | 6-input function: F5IN input | T <sub>F5INCK</sub> /T <sub>CKF5IN</sub> | 0.46 / 0 | 1.0 / 0 | 1.1 / 0 | 1.2 / 0 | ns, min | | 6-input function: F/G inputs via F6 MUX | T <sub>IF6CK</sub> /T <sub>CKIF6</sub> | 0.8 / 0 | 1.5 / 0 | 1.7 / 0 | 1.9 / 0 | ns, min | | BX/BY inputs | $T_{DICK}/T_{CKDI}$ | 0.30 / 0 | 0.6 / 0 | 0.7 / 0 | 0.8 / 0 | ns, min | | CE input | $T_{CECK}/T_{CKCE}$ | 0.37 / 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, min | | SR/BY inputs (synchronous) | $T_{RCK}T_{CKR}$ | 0.33 / 0 | 0.7 / 0 | 0.8 / 0 | 0.9 / 0 | ns, min | | Clock CLK | | | | | | | | Minimum Pulse Width, High | T <sub>CH</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Minimum Pulse Width, Low | $T_CL$ | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Set/Reset | | | | | | | | Minimum Pulse Width, SR/BY inputs | T <sub>RPW</sub> | 1.3 | 2.5 | 2.8 | 3.3 | ns, min | | Delay from SR/BY inputs to XQ/YQ outputs (asynchronous) | T <sub>RQ</sub> | 0.54 | 1.1 | 1.3 | 1.4 | ns, max | | Delay from GSR to XQ/YQ outputs | T <sub>IOGSRQ</sub> | 4.9 | 9.7 | 10.9 | 12.5 | ns, max | | Toggle Frequency (MHz) (for export control) | F <sub>TOG</sub> (MHz) | 625 | 333 | 294 | 250 | MHz | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. ### **CLB SelectRAM Switching Characteristics** | | | Speed Grade | | | | | |------------------------------------------------------------|----------------------------------|-------------|------------|-----------|---------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Sequential Delays | | | | | | | | Clock CLK to X/Y outputs (WE active) 16 x 1 mode | T <sub>SHCKO16</sub> | 1.2 | 2.3 | 2.6 | 3.0 | ns, max | | Clock CLK to X/Y outputs (WE active) 32 x 1 mode | T <sub>SHCKO32</sub> | 1.2 | 2.7 | 3.1 | 3.5 | ns, max | | Shift-Register Mode | | | | | | | | Clock CLK to X/Y outputs | T <sub>REG</sub> | 1.2 | 3.7 | 4.1 | 4.7 | ns, max | | Setup and Hold Times before/after Clock CLK <sup>(1)</sup> | | Se | tup Time / | Hold Time | T. | · | | F/G address inputs | T <sub>AS</sub> /T <sub>AH</sub> | 0.25 / 0 | 0.5 / 0 | 0.6 / 0 | 0.7 / 0 | ns, min | | BX/BY data inputs (DIN) | T <sub>DS</sub> /T <sub>DH</sub> | 0.34 / 0 | 0.7 / 0 | 0.8 / 0 | 0.9 / 0 | ns, min | | CE input (WE) | T <sub>WS</sub> /T <sub>WH</sub> | 0.38 / 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, min | | Shift-Register Mode | | 1 | | , | 1 | 1 | | BX/BY data inputs (DIN) | T <sub>SHDICK</sub> | 0.34 | 0.7 | 0.8 | 0.9 | ns, min | | CE input (WS) | T <sub>SHCECK</sub> | 0.38 | 0.8 | 0.9 | 1.0 | ns, min | | Clock CLK | | - | | | 1 | 1 | | Minimum Pulse Width, High | T <sub>WPH</sub> | 1.2 | 2.4 | 2.7 | 3.1 | ns, min | | Minimum Pulse Width, Low | T <sub>WPL</sub> | 1.2 | 2.4 | 2.7 | 3.1 | ns, min | | Minimum clock period to meet address write cycle time | T <sub>WC</sub> | 2.4 | 4.8 | 5.4 | 6.2 | ns, min | | Shift-Register Mode | | | | | | | | Minimum Pulse Width, High | T <sub>SRPH</sub> | 1.2 | 2.4 | 2.7 | 3.1 | ns, min | | Minimum Pulse Width, Low | T <sub>SRPL</sub> | 1.2 | 2.4 | 2.7 | 3.1 | ns, min | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. ### **Block RAM Switching Characteristics** | | Speed Grade | | | | | | |------------------------------------------------------------|--------------------------------------|---------|------------|----------|---------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Sequential Delays | | | | | | | | Clock CLK to DOUT output | T <sub>BCKO</sub> | 1.7 | 3.4 | 3.8 | 4.3 | ns, max | | Setup and Hold Times before/after Clock CLK <sup>(1)</sup> | | Setu | p Time / H | old Time | | | | ADDR inputs | T <sub>BACK</sub> /T <sub>BCKA</sub> | 0.6 / 0 | 1.2 / 0 | 1.3 / 0 | 1.5 / 0 | ns, min | | DIN inputs | T <sub>BDCK</sub> /T <sub>BCKD</sub> | 0.6 / 0 | 1.2 / 0 | 1.3 / 0 | 1.5 / 0 | ns, min | | EN input | T <sub>BECK</sub> /T <sub>BCKE</sub> | 1.3 / 0 | 2.6 / 0 | 3.0 / 0 | 3.4 / 0 | ns, min | | RST input | T <sub>BRCK</sub> /T <sub>BCKR</sub> | 1.3 / 0 | 2.5 / 0 | 2.7 / 0 | 3.2 / 0 | ns, min | | WEN input | T <sub>BWCK</sub> /T <sub>BCKW</sub> | 1.2 / 0 | 2.3 / 0 | 2.6 / 0 | 3.0 / 0 | ns, min | | Clock CLK | | | | | | | | Minimum Pulse Width, High | T <sub>BPWH</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Minimum Pulse Width, Low | T <sub>BPWL</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | CLKA -> CLKB setup time for different ports | T <sub>BCCS</sub> | | 3.0 | 3.5 | 4.0 | ns, min | #### Notes: # **TBUF Switching Characteristics** | | | Speed Grade | | | | | |----------------------------------------|------------------|-------------|------|------|------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Combinatorial Delays | | | | | | | | IN input to OUT output | T <sub>IO</sub> | 0 | 0 | 0 | 0 | ns, max | | TRI input to OUT output high-impedance | T <sub>OFF</sub> | 0.05 | 0.09 | 0.10 | 0.11 | ns, max | | TRI input to valid data on OUT output | T <sub>ON</sub> | 0.05 | 0.09 | 0.10 | 0.11 | ns, max | # **JTAG Test Access Port Switching Characteristics** | Description | Symbol | -6 | -5 | -4 | Units | |-------------------------------------------|---------------------|------|------|------|----------| | TMS and TDI Setup times before TCK | T <sub>TAPTCK</sub> | 4.0 | 4.0 | 4.0 | ns, min | | TMS and TDI Hold times after TCK | T <sub>TCKTAP</sub> | 2.0 | 2.0 | 2.0 | ns, min | | Output delay from clock TCK to output TDO | T <sub>TCKTDO</sub> | 11.0 | 11.0 | 11.0 | ns, max | | Maximum TCK clock frequency | F <sub>TCK</sub> | 33 | 33 | 33 | MHz, max | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. ### **Virtex Pin-to-Pin Output Parameter Guidelines** All devices are 100% functionally tested. Listed below are representative values for typical pin locations and normal clock loading. Values are expressed in nanoseconds unless otherwise noted. ### Global Clock Input to Output Delay for LVTTL, 12 mA, Fast Slew Rate, with DLL | | | | Speed Grade | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|-------------|-----|-----|-----|---------| | Description | Symbol | Device | Min | -6 | -5 | -4 | Units | | LVTTL Global Clock Input to Output Delay using Output Flip-flop, 12 mA, Fast Slew Rate, with DLL. For data output with different standards, adjust delays with the values shown in Output Delay | T <sub>ICKOFDLL</sub> | XCV50 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV100 | 1.0 | 3.1 | 3.3 | | ns, max | | | | XCV150 | 1.0 | 3.1 | 3.3 | | ns, max | | Adjustments. | | XCV200 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV300 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV400 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV600 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV800 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV1000 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | #### Notes: - 1. Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. - Output timing is measured at 1.4 V with 35 pF external capacitive load for LVTTL. The 35 pF load does not apply to the Min values. For other I/O standards and different loads, see Table 2 and Table 3. - 3. DLL output jitter is already included in the timing calculation. ### Global Clock Input-to-Output Delay for LVTTL, 12 mA, Fast Slew Rate, without DLL | | Speed Grade | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|-----|-----|-----|-----|---------| | Description | Symbol | Device | Min | -6 | -5 | -4 | Units | | LVTTL Global Clock Input to Output Delay using Output Flip-flop, 12 mA, Fast Slew Rate, <i>without</i> DLL. For data <i>output</i> with different standards, adjust delays with the values shown in Input and Output Delay Adjustments. For I/O standards requiring V <sub>RFF</sub> , such as GTL, | T <sub>ICKOF</sub> | XCV50 | 1.5 | 4.6 | 5.1 | 5.7 | ns, max | | | | XCV100 | 1.5 | 4.6 | 5.1 | 5.7 | ns, max | | | | XCV150 | 1.5 | 4.7 | 5.2 | 5.8 | ns, max | | | | XCV200 | 1.5 | 4.7 | 5.2 | 5.8 | ns, max | | GTL+, SSTL, HSTL, CTT, and AGO, an additional | | XCV300 | 1.5 | 4.7 | 5.2 | 5.9 | ns, max | | 600 ps must be added. | | XCV400 | 1.5 | 4.8 | 5.3 | 6.0 | ns, max | | | | XCV600 | 1.6 | 4.9 | 5.4 | 6.0 | ns, max | | | | XCV800 | 1.6 | 4.9 | 5.5 | 6.2 | ns, max | | | | XCV1000 | 1.7 | 5.0 | 5.6 | 6.3 | ns, max | - Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. - 2. Output timing is measured at 1.4 V with 35 pF external capacitive load for LVTTL. The 35 pF load does not apply to the Min values. For other I/O standards and different loads, see Table 2 and Table 3. ### **Minimum Clock-to-Out for Virtex Devices** | | With DLL | | | | | With | out DLL | | | | | |--------------|-------------|-----|------|------|------|------|---------|------|------|-------|-------| | I/O Standard | All Devices | V50 | V100 | V150 | V200 | V300 | V400 | V600 | V800 | V1000 | Units | | *LVTTL_S2 | 5.2 | 6.0 | 6.0 | 6.0 | 6.0 | 6.1 | 6.1 | 6.1 | 6.1 | 6.1 | ns | | *LVTTL_S4 | 3.5 | 4.3 | 4.3 | 4.3 | 4.3 | 4.4 | 4.4 | 4.4 | 4.4 | 4.4 | ns | | *LVTTL_S6 | 2.8 | 3.6 | 3.6 | 3.6 | 3.6 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | ns | | *LVTTL_S8 | 2.2 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.2 | 3.2 | 3.2 | ns | | *LVTTL_S12 | 2.0 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 3.0 | 3.0 | 3.0 | ns | | *LVTTL_S16 | 1.9 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.9 | 2.9 | 2.9 | ns | | *LVTTL_S24 | 1.8 | 2.6 | 2.6 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.8 | ns | | *LVTTL_F2 | 2.9 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.9 | 3.9 | 3.9 | ns | | *LVTTL_F4 | 1.7 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.7 | 2.7 | 2.7 | ns | | *LVTTL_F6 | 1.2 | 2.0 | 2.0 | 2.0 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.2 | ns | | *LVTTL_F8 | 1.1 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | ns | | *LVTTL_F12 | 1.0 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | ns | | *LVTTL_F16 | 0.9 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | ns | | *LVTTL_F24 | 0.9 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | ns | | LVCMOS2 | 1.1 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 2.1 | ns | | PCI33_3 | 1.5 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | 2.5 | 2.5 | 2.5 | ns | | PCI33_5 | 1.4 | 2.2 | 2.2 | 2.3 | 2.3 | 2.3 | 2.3 | 2.3 | 2.3 | 2.4 | ns | | PCI66_3 | 1.1 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 2.1 | 2.1 | ns | | GTL | 1.6 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.6 | 2.6 | 2.6 | ns | | GTL+ | 1.7 | 2.5 | 2.5 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.7 | ns | | HSTL I | 1.1 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | ns | | HSTL III | 0.9 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | ns | | HSTL IV | 0.8 | 1.6 | 1.6 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | ns | | SSTL2 I | 0.9 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | ns | | SSTL2 II | 0.8 | 1.6 | 1.6 | 1.6 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | ns | | SSTL3 I | 0.8 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | ns | | SSTL3 II | 0.7 | 1.5 | 1.5 | 1.6 | 1.6 | 1.6 | 1.6 | 1.6 | 1.6 | 1.7 | ns | | CTT | 1.0 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | ns | | AGP | 1.0 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | ns | <sup>\*</sup>S = Slow Slew Rate, F = Fast Slew Rate <sup>1.</sup> Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. <sup>2.</sup> Input and output timing is measured at 1.4 V for LVTTL. For other I/O standards, see Table 3. In all cases, an 8 pF external capacitive load is used. ### **DLL Timing Parameters** All devices are 100 percent functionally tested. Because of the difficulty in directly measuring many internal timing parameters, those parameters are derived from benchmark timing patterns. The following guidelines reflect worst-case values across the recommended operating conditions. | | | | | Speed | Grade | | | | |------------------------------------|----------------------|-----|-----|-------|-------|-----|-----|-------| | | | - | 6 | - | 5 | -4 | | | | Description | Symbol | Min | Max | Min | Max | Min | Max | Units | | Input Clock Frequency (CLKDLLHF) | FCLKINHF | 60 | 200 | 60 | 180 | 60 | 180 | MHz | | Input Clock Frequency (CLKDLL) | FCLKINLF | 25 | 100 | 25 | 90 | 25 | 90 | MHz | | Input Clock Pulse Width (CLKDLLHF) | T <sub>DLLPWHF</sub> | 2.0 | - | 2.4 | - | 2.4 | - | ns | | Input Clock Pulse Width (CLKDLL) | T <sub>DLLPWLF</sub> | 2.5 | - | 3.0 | | 3.0 | - | ns | #### Notes: ### **DLL Clock Tolerance, Jitter, and Phase Information** All DLL output jitter and phase specifications determined through statistical measurement at the package pins using a clock mirror configuration and matched drivers. | | | | CLKDLLHF | | CLKDLL | | | |----------------------------------------------------------------|---------------------|--------------------|----------|-------|--------|-------|-------| | Description | Symbol | F <sub>CLKIN</sub> | Min | Max | Min | Max | Units | | Input Clock Period Tolerance | T <sub>IPTOL</sub> | | - | 1.0 | - | 1.0 | ns | | Input Clock Jitter Tolerance (Cycle to Cycle) | T <sub>IJITCC</sub> | | - | ± 150 | - | ± 300 | ps | | Time Required for DLL to Acquire Lock | T <sub>LOCK</sub> | > 60 MHz | - | 20 | - | 20 | μs | | | | 50 - 60 MHz | - | - | - | 25 | μs | | | | 40 - 50 MHz | - | - | - | 50 | μs | | | | 30 - 40 MHz | - | - | - | 90 | μs | | | | 25 - 30 MHz | - | - | - | 120 | μs | | Output Jitter (cycle-to-cycle) for any DLL Clock Output (1) | T <sub>OJITCC</sub> | | | ± 60 | | ± 60 | ps | | Phase Offset between CLKIN and CLKO <sup>(2)</sup> | T <sub>PHIO</sub> | | | ± 100 | | ± 100 | ps | | Phase Offset between Clock Outputs on the DLL <sup>(3)</sup> | T <sub>PHOO</sub> | | | ± 140 | | ± 140 | ps | | Maximum Phase Difference between CLKIN and CLKO <sup>(4)</sup> | T <sub>PHIOM</sub> | | | ± 160 | | ± 160 | ps | | Maximum Phase Difference between Clock Outputs on the DLL (5) | T <sub>PHOOM</sub> | | | ± 200 | | ± 200 | ps | - 1. Output Jitter is cycle-to-cycle jitter measured on the DLL output clock, excluding input clock jitter. - Phase Offset between CLKIN and CLKO is the worst-case fixed time difference between rising edges of CLKIN and CLKO, excluding Output Jitter and input clock jitter. - Phase Offset between Clock Outputs on the DLL is the worst-case fixed time difference between rising edges of any two DLL outputs, excluding Output Jitter and input clock jitter. - 4. Maximum Phase Difference between CLKIN an CLKO is the sum of Output Jitter and Phase Offset between CLKIN and CLKO, or the greatest difference between CLKIN and CLKO rising edges due to DLL alone (excluding input clock jitter). - Maximum Phase Difference between Clock Outputs on the DLL is the sum of Output Jitter and Phase Offset between any DLL clock outputs, or the greatest difference between any two DLL output rising edges sue to DLL alone (excluding input clock jitter). - 6. All specifications correspond to Commercial Operating Temperatures (0°C to +85°C). <sup>1.</sup> All specifications correspond to Commercial Operating Temperatures (0°C to + 85°C). # **Product Obsolete/Under Obsolescence** ### **Virtex Pinout Information** ### **Pinout Tables** See <a href="https://www.xilinx.com">www.xilinx.com</a> for updates or additional pinout information. For convenience, Table 2, Table 3 and Table 4 list the locations of special-purpose and power-supply pins. Pins not listed are either user I/Os or not connected, depending on the device/package combination. See the Pinout Diagrams starting on page 17 for any pins not listed for a particular part/package combination. Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | | |--------------------|--------|------------------------------------|------------------------------------|-------------------------------------------------------|--| | GCK0 | All | K7 | 90 | 92 | | | GCK1 | All | M7 | 93 | 89 | | | GCK2 | All | A7 | 19 | 210 | | | GCK3 | All | A6 | 16 | 213 | | | MO | All | M1 | 110 | 60 | | | M1 | All | L2 | 112 | 58 | | | M2 | All | N2 | 108 | 62 | | | CCLK | All | B13 | 38 | 179 | | | PROGRAM | All | L12 | 72 | 122 | | | DONE | All | M12 | 74 | 120 | | | INIT | All | L13 | 71 | 123 | | | BUSY/DOUT | All | C11 | 39 | 178 | | | D0/DIN | All | C12 | 40 | 177 | | | D1 | All | E10 | 45 | 167 | | | D2 | All | E12 | 47 | 163 | | | D3 | All | F11 | 51 | 156 | | | D4 | All | H12 | 59 | 145 | | | D5 | All | J13 | 63 | 138 | | | D6 | All | J11 | 65 | 134 | | | D7 | All | K10 | 70 | 124 | | | WRITE | All | C10 | 32 | 185 | | | CS | All | D10 | 33 | 184 | | | TDI | All | A11 | 34 | 183 | | | TDO | All | A12 | 36 | 181 | | | TMS | All | B1 | 143 | 2 | | | TCK | All | C3 | 2 | 239 | | | V <sub>CCINT</sub> | All | A9, B6, C5, G3,<br>G12, M5, M9, N6 | 10, 15, 25, 57, 84, 94,<br>99, 126 | 16, 32, 43, 77, 88, 104, 137, 148, 164, 198, 214, 225 | | Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) (Continued) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |--------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | V <sub>cco</sub> | All | Banks 0 and 1:<br>A2, A13, D7<br>Banks 2 and 3:<br>B12, G11, M13<br>Banks 4 and 5:<br>N1, N7, N13<br>Banks 6 and 7:<br>B2, G2, M2 | No I/O Banks in this package: 1, 17, 37, 55, 73, 92, 109, 128 | No I/O Banks in this package: 15, 30, 44, 61, 76, 90, 105, 121, 136, 150, 165, 180, 197, 212, 226, 240 | | V <sub>RFF</sub> Bank 0 | XCV50 | C4, D6 | 5, 13 | 218, 232 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + B4 | + 7 | + 229 | | incrementally. Connect | XCV200/300 | N/A | N/A | + 236 | | all pins listed for both the required device | XCV400 | N/A | N/A | + 215 | | and all smaller devices | XCV600 | N/A | N/A | + 230 | | listed in the same package.) | XCV800 | N/A | N/A | + 222 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | V <sub>REF</sub> , Bank 1 | XCV50 | A10, B8 | 22, 30 | 191, 205 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + D9 | + 28 | + 194 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 187 | | the required device | XCV400 | N/A | N/A | + 208 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 193 | | package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV800 | N/A | N/A | + 201 | | V <sub>REF</sub> , Bank 2 | XCV50 | D11, F10 | 42, 50 | 157, 171 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + D13 | + 44 | + 168 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 175 | | the required device | XCV400 | N/A | N/A | + 154 | | and all smaller devices isted in the same | XCV600 | N/A | N/A | + 169 | | package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV800 | N/A | N/A | + 161 | Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) (Continued) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |----------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>REF</sub> , Bank 6 | XCV50 | H2, K1 | 116, 123 | 36, 50 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + J3 | + 118 | + 47 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 54 | | the required device | XCV400 | N/A | N/A | + 33 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 48 | | package.) | XCV800 | N/A | N/A | + 40 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | V <sub>REF</sub> , Bank 7 | XCV50 | D4, E1 133, 140 | | 9, 23 | | (V <sub>REF</sub> pins are listed | XCV100/150 + D2 + 138 | | + 138 | + 12 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 5 | | the required device | XCV400 | N/A | N/A | + 26 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 11 | | package.) | XCV800 | N/A | N/A | + 19 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | GND | All | A1, B9, B11, C7,<br>D5, E4, E11, F1,<br>G10, J1, J12, L3,<br>L5, L7, L9, N12 | 9, 18, 26, 35, 46, 54, 64,<br>75, 83, 91, 100, 111, 120,<br>129, 136, 144, | 1, 8, 14, 22, 29, 37, 45, 51, 59, 69, 75, 83, 91, 98, 106, 112, 119, 129, 135, 143, 151, 158, 166, 172, 182, 190, 196, 204, 211, 219, 227, 233 | Table 3: Virtex Pinout Tables (BGA) (Continued) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |--------------------------------------------------------------------------------------------------|------------|----------|------------------|-----------------------|----------------------------| | V <sub>CCO</sub> , Bank 7 | All | G4, H4 | G23, K26,<br>N23 | A31, L28, L31 | C32, D33, K33,<br>N32, T33 | | V <sub>REF</sub> , Bank 0 | XCV50 | A8, B4 | N/A | N/A | N/A | | (VREF pins are listed incrementally. Connect all | XCV100/150 | + A4 | A16,C19,<br>C21 | N/A | N/A | | pins listed for both the required device and all smaller devices listed in the | XCV200/300 | + A2 | + D21 | B19, D22, D24,<br>D26 | N/A | | same package.) | XCV400 | N/A | N/A | + C18 | A19, D20, | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are | | | | | D26, E23, E27 | | | XCV600 | N/A | N/A | + C24 | + E24 | | general I/O. | XCV800 | N/A | N/A | + B21 | + E21 | | | XCV1000 | N/A | N/A | N/A | + D29 | | V <sub>REF</sub> , Bank 1 | XCV50 | A17, B12 | N/A | N/A | N/A | | (VREF pins are listed incrementally. Connect all | XCV100/150 | + B15 | B6, C9,<br>C12 | N/A | N/A | | pins listed for both the required device and all smaller devices listed in the | XCV200/300 | + B17 | + D6 | A13, B7,<br>C6, C10 | N/A | | same package.) Within each bank, if input reference voltage is not | XCV400 | N/A | N/A | + B15 | A6, D7,<br>D11, D16, E15 | | required, all V <sub>REF</sub> pins are | XCV600 | N/A | N/A | + D10 | + D10 | | general I/O. | XCV800 | N/A | N/A | + B12 | + D13 | | | XCV1000 | N/A | N/A | N/A | + E7 | | V <sub>REF</sub> , Bank 2 | XCV50 | C20, J18 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed incrementally. Connect all pins listed for both the | XCV100/150 | + F19 | E2, H2,<br>M4 | N/A | N/A | | required device and all smaller devices listed in the same package.) Within each bank, if input | XCV200/300 | + G18 | + D2 | E2, G3,<br>J2, N1 | N/A | | | XCV400 | N/A | N/A | + R3 | G5, H4, | | reference voltage is not | | | | | L5, P4, R1 | | required, all V <sub>REF</sub> pins are | XCV600 | N/A | N/A | + H1 | + K5 | | general I/O. | XCV800 | N/A | N/A | + M3 | + N5 | | | XCV1000 | N/A | N/A | N/A | + B3 | ### **Pinout Diagrams** The following diagrams, CS144 Pin Function Diagram, page 17 through FG680 Pin Function Diagram, page 27, illustrate the locations of special-purpose pins on Virtex FPGAs. Table 5 lists the symbols used in these diagrams. The diagrams also show I/O-bank boundaries. Table 5: Pinout Diagram Symbols | Symbol | Pin Function | |------------|------------------------------------------------------------------| | * | General I/O | | * | Device-dependent general I/O, n/c on smaller devices | | V | V <sub>CCINT</sub> | | V | Device-dependent V <sub>CCINT</sub> , n/c on smaller devices | | 0 | V <sub>CCO</sub> | | R | V <sub>REF</sub> | | r | Device-dependent V <sub>REF</sub> remains I/O on smaller devices | | G | Ground | | Ø, 1, 2, 3 | Global Clocks | Table 5: Pinout Diagram Symbols (Continued) | Symbol | Pin Function | |----------------------------------------------|------------------------------------| | <b>0</b> , <b>0</b> , <b>2</b> | M0, M1, M2 | | (0), (1), (2),<br>(3), (4), (5), (6),<br>(7) | D0/DIN, D1, D2, D3, D4, D5, D6, D7 | | В | DOUT/BUSY | | D | DONE | | Р | PROGRAM | | I | INIT | | K | CCLK | | W | WRITE | | S | <u>CS</u> | | Т | Boundary-scan Test Access Port | | + | Temperature diode, anode | | _ | Temperature diode, cathode | | n | No connect | ## **CS144 Pin Function Diagram** Figure 1: CS144 Pin Function Diagram ### **BG560 Pin Function Diagram** DS003\_22\_100300 Figure 7: BG560 Pin Function Diagram