Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 3456 | | Number of Logic Elements/Cells | 15552 | | Total RAM Bits | 98304 | | Number of I/O | 444 | | Number of Gates | 661111 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 676-BGA | | Supplier Device Package | 676-FBGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xcv600-6fg676c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Virtex Architecture** Virtex devices feature a flexible, regular architecture that comprises an array of configurable logic blocks (CLBs) surrounded by programmable input/output blocks (IOBs), all interconnected by a rich hierarchy of fast, versatile routing resources. The abundance of routing resources permits the Virtex family to accommodate even the largest and most complex designs. Virtex FPGAs are SRAM-based, and are customized by loading configuration data into internal memory cells. In some modes, the FPGA reads its own configuration data from an external PROM (master serial mode). Otherwise, the configuration data is written into the FPGA (Select-MAP<sup>TM</sup>, slave serial, and JTAG modes). The standard Xilinx Foundation™ and Alliance Series™ Development systems deliver complete design support for Virtex, covering every aspect from behavioral and schematic entry, through simulation, automatic design translation and implementation, to the creation, downloading, and readback of a configuration bit stream. #### **Higher Performance** Virtex devices provide better performance than previous generations of FPGA. Designs can achieve synchronous system clock rates up to 200 MHz including I/O. Virtex inputs and outputs comply fully with PCI specifications, and interfaces can be implemented that operate at 33 MHz or 66 MHz. Additionally, Virtex supports the hot-swapping requirements of Compact PCI. Xilinx thoroughly benchmarked the Virtex family. While performance is design-dependent, many designs operated internally at speeds in excess of 100 MHz and can achieve 200 MHz. Table 2 shows performance data for representative circuits, using worst-case timing parameters. Table 2: Performance for Common Circuit Functions | Function | Bits | Virtex -6 | |-----------------------|---------|-----------| | Register-to-Register | | | | Adder | 16 | 5.0 ns | | Audei | 64 | 7.2 ns | | Pipelined Multiplier | 8 x 8 | 5.1 ns | | | 16 x 16 | 6.0 ns | | Address Decoder | 16 | 4.4 ns | | | 64 | 6.4 ns | | 16:1 Multiplexer | | 5.4 ns | | Parity Tree | 9 | 4.1 ns | | | 18 | 5.0 ns | | | 36 | 6.9 ns | | Chip-to-Chip | | | | HSTL Class IV | | 200 MHz | | LVTTL,16mA, fast slew | | 180 MHz | # Virtex Device/Package Combinations and Maximum I/O Table 3: Virtex Family Maximum User I/O by Device/Package (Excluding Dedicated Clock Pins) | Package | XCV50 | XCV100 | XCV150 | XCV200 | XCV300 | XCV400 | XCV600 | XCV800 | XCV1000 | |---------|-------|--------|--------|--------|--------|--------|--------|--------|---------| | CS144 | 94 | 94 | | | | | | | | | TQ144 | 98 | 98 | | | | | | | | | PQ240 | 166 | 166 | 166 | 166 | 166 | | | | | | HQ240 | | | | | | 166 | 166 | 166 | | | BG256 | 180 | 180 | 180 | 180 | | | | | | | BG352 | | | 260 | 260 | 260 | | | | | | BG432 | | | | | 316 | 316 | 316 | 316 | | | BG560 | | | | | | 404 | 404 | 404 | 404 | | FG256 | 176 | 176 | 176 | 176 | | | | | | | FG456 | | | 260 | 284 | 312 | | | | | | FG676 | | | | | | 404 | 444 | 444 | | | FG680 | | | | | | | 512 | 512 | 512 | # **Virtex Ordering Information** Figure 1: Virtex Ordering Information # **Revision History** | Date | Version | Revision | |-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/98 | 1.0 | Initial Xilinx release. | | 01/99-02/99 | 1.2-1.3 | Both versions updated package drawings and specs. | | 05/99 | 1.4 | Addition of package drawings and specifications. | | 05/99 | 1.5 | Replaced FG 676 & FG680 package drawings. | | 07/99 | 1.6 | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. | | 09/99 | 1.7 | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> . | | 01/00 | 1.8 | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43. | | 01/00 | 1.9 | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes. | | 03/00 | 2.0 | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration. | | 05/00 | 2.1 | Modified "Pins not listed" statement. Speed grade update to Final status. | | 05/00 | 2.2 | Modified Table 18. | | 09/00 | 2.3 | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> | | 10/00 | 2.4 | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul> | | 04/01 | 2.5 | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See Virtex Data Sheet section.</li> </ul> | | 03/13 | 4.0 | The products listed in this data sheet are obsolete. See XCN10016 for further information. | # **Virtex Data Sheet** The Virtex Data Sheet contains the following modules: - DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1) - DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2) - DS003-3, Virtex 2.5V FPGAs: DC and Switching Characteristics (Module 3) - DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4) Figure 2: Virtex Input/Output Block (IOB) Table 1: Supported Select I/O Standards | I/O Standard | Input Reference<br>Voltage (V <sub>REF</sub> ) | Output Source<br>Voltage (V <sub>CCO</sub> ) | Board Termination<br>Voltage (V <sub>TT</sub> ) | 5 V Tolerant | |--------------------|------------------------------------------------|----------------------------------------------|-------------------------------------------------|--------------| | LVTTL 2 – 24 mA | N/A | 3.3 | N/A | Yes | | LVCMOS2 | N/A | 2.5 | N/A | Yes | | PCI, 5 V | N/A | 3.3 | N/A | Yes | | PCI, 3.3 V | N/A | 3.3 | N/A | No | | GTL | 0.8 | N/A | 1.2 | No | | GTL+ | 1.0 | N/A | 1.5 | No | | HSTL Class I | 0.75 | 1.5 | 0.75 | No | | HSTL Class III | 0.9 | 1.5 | 1.5 | No | | HSTL Class IV | 0.9 | 1.5 | 1.5 | No | | SSTL3 Class I &II | 1.5 | 3.3 | 1.5 | No | | SSTL2 Class I & II | 1.25 | 2.5 | 1.25 | No | | CTT | 1.5 | 3.3 | 1.5 | No | | AGP | 1.32 | 3.3 | N/A | No | Figure 11: Boundary Scan Bit Sequence Table 5: Boundary Scan Instructions | Boundary-Scan<br>Command | Binary<br>Code(4:0) | Description | |--------------------------|---------------------|----------------------------------------------------------| | EXTEST | 00000 | Enables boundary-scan EXTEST operation | | SAMPLE/PRELOAD | 00001 | Enables boundary-scan<br>SAMPLE/PRELOAD<br>operation | | USER 1 | 00010 | Access user-defined register 1 | | USER 2 | 00011 | Access user-defined register 2 | | CFG_OUT | 00100 | Access the configuration bus for read operations. | | CFG_IN | 00101 | Access the configuration bus for write operations. | | INTEST | 00111 | Enables boundary-scan INTEST operation | | USERCODE | 01000 | Enables shifting out<br>USER code | | IDCODE | 01001 | Enables shifting out of ID Code | | HIGHZ | 01010 | 3-states output pins while enabling the Bypass Register | | JSTART | 01100 | Clock the start-up<br>sequence when<br>StartupClk is TCK | | BYPASS | 11111 | Enables BYPASS | | RESERVED | All other codes | Xilinx reserved instructions | #### Identification Registers The IDCODE register is supported. By using the IDCODE, the device connected to the JTAG port can be determined. The IDCODE register has the following binary format: vvvv:ffff:fffa:aaaa:aaaa:cccc:cccc1 where v = the die version number f = the family code (03h for Virtex family) a = the number of CLB rows (ranges from 010h for XCV50 to 040h for XCV1000) c = the company code (49h for Xilinx) The USERCODE register is supported. By using the USER-CODE, a user-programmable identification code can be loaded and shifted out for examination. The identification code is embedded in the bitstream during bitstream generation and is valid only after configuration. Table 6: IDCODEs Assigned to Virtex FPGAs | FPGA | IDCODE | |---------|-----------| | XCV50 | v0610093h | | XCV100 | v0614093h | | XCV150 | v0618093h | | XCV200 | v061C093h | | XCV300 | v0620093h | | XCV400 | v0628093h | | XCV600 | v0630093h | | XCV800 | v0638093h | | XCV1000 | v0640093h | #### Including Boundary Scan in a Design Since the boundary scan pins are dedicated, no special element needs to be added to the design unless an internal data register (USER1 or USER2) is desired. If an internal data register is used, insert the boundary scan symbol and connect the necessary pins as appropriate. # **Development System** Virtex FPGAs are supported by the Xilinx Foundation and Alliance CAE tools. The basic methodology for Virtex design consists of three interrelated steps: design entry, implementation, and verification. Industry-standard tools are used for design entry and simulation (for example, Synopsys FPGA Express), while Xilinx provides proprietary architecture-specific tools for implementation. The Xilinx development system is integrated under the Xilinx Design Manager (XDM™) software, providing design- # **Configuration** Virtex devices are configured by loading configuration data into the internal configuration memory. Some of the pins used for this are dedicated configuration pins, while others can be re-used as general purpose inputs and outputs once configuration is complete. The following are dedicated pins: - Mode pins (M2, M1, M0) - Configuration clock pin (CCLK) - PROGRAM pin - DONE pin - Boundary-scan pins (TDI, TDO, TMS, TCK) Depending on the configuration mode chosen, CCLK can be an output generated by the FPGA, or it can be generated externally and provided to the FPGA as an input. The PROGRAM pin must be pulled High prior to reconfiguration. Note that some configuration pins can act as outputs. For correct operation, these pins can require a $V_{CCO}$ of 3.3 V to permit LVTTL operation. All the pins affected are in banks 2 or 3. The configuration pins needed for SelectMap (CS, Write) are located in bank 1. After Virtex devices are configured, unused IOBs function as 3-state OBUFTs with weak pull downs. For a more detailed description than that given below, see the XAPP138, Virtex Configuration and Readback. #### **Configuration Modes** Virtex supports the following four configuration modes. - Slave-serial mode - Master-serial mode - SelectMAP mode - · Boundary-scan mode The Configuration mode pins (M2, M1, M0) select among these configuration modes with the option in each case of having the IOB pins either pulled up or left floating prior to configuration. The selection codes are listed in Table 7. Configuration through the boundary-scan port is always available, independent of the mode selection. Selecting the boundary-scan mode simply turns off the other modes. The three mode pins have internal pull-up resistors, and default to a logic High if left unconnected. However, it is recommended to drive the configuration mode pins externally. Table 7: Configuration Codes | Configuration Mode | M2 | M1 | МО | <b>CCLK Direction</b> | Data Width | Serial D <sub>out</sub> | Configuration Pull-ups | |--------------------|----|----|----|-----------------------|------------|-------------------------|------------------------| | Master-serial mode | 0 | 0 | 0 | Out | 1 | Yes | No | | Boundary-scan mode | 1 | 0 | 1 | N/A | 1 | No | No | | SelectMAP mode | 1 | 1 | 0 | In | 8 | No | No | | Slave-serial mode | 1 | 1 | 1 | In | 1 | Yes | No | | Master-serial mode | 1 | 0 | 0 | Out | 1 | Yes | Yes | | Boundary-scan mode | 0 | 0 | 1 | N/A | 1 | No | Yes | | SelectMAP mode | 0 | 1 | 0 | In | 8 | No | Yes | | Slave-serial mode | 0 | 1 | 1 | In | 1 | Yes | Yes | #### Slave-Serial Mode In slave-serial mode, the FPGA receives configuration data in bit-serial form from a serial PROM or other source of serial configuration data. The serial bitstream must be setup at the DIN input pin a short time before each rising edge of an externally generated CCLK. For more information on serial PROMs, see the PROM data sheet at: http://www.xilinx.com/bvdocs/publications/ds026.pdf. Multiple FPGAs can be daisy-chained for configuration from a single source. After a particular FPGA has been configured, the data for the next device is routed to the DOUT pin. The data on the DOUT pin changes on the rising edge of CCLK. The change of DOUT on the rising edge of CCLK differs from previous families, but does not cause a problem for mixed configuration chains. This change was made to improve serial configuration rates for Virtex-only chains. Figure 12 shows a full master/slave system. A Virtex device in slave-serial mode should be connected as shown in the third device from the left. Slave-serial mode is selected by applying <111> or <011> to the mode pins (M2, M1, M0). A weak pull-up on the mode pins makes slave-serial the default mode if the pins are left unconnected. However, it is recommended to drive the configuration mode pins externally. Figure 13 shows slave-serial mode programming switching characteristics. Table 8 provides more detail about the characteristics shown in Figure 13. Configuration must be delayed until the INIT pins of all daisy-chained FPGAs are High. #### **Data Stream Format** Virtex devices are configured by sequentially loading frames of data. Table 11 lists the total number of bits required to configure each device. For more detailed information, see application note XAPP151 "Virtex Configuration Architecture Advanced Users Guide". Table 11: Virtex Bit-Stream Lengths | Device | # of Configuration Bits | |---------|-------------------------| | XCV50 | 559,200 | | XCV100 | 781,216 | | XCV150 | 1,040,096 | | XCV200 | 1,335,840 | | XCV300 | 1,751,808 | | XCV400 | 2,546,048 | | XCV600 | 3,607,968 | | XCV800 | 4,715,616 | | XCV1000 | 6,127,744 | ## Readback The configuration data stored in the Virtex configuration memory can be readback for verification. Along with the configuration data it is possible to readback the contents all flip-flops/latches, LUTRAMs, and block RAMs. This capability is used for real-time debugging. For more detailed information, see Application Note XAPP138: *Virtex FPGA Series Configuration and Readback*, available online at <a href="https://www.xilinx.com">www.xilinx.com</a>. # **Revision History** | Date | Version | Revision | |-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/98 | 1.0 | Initial Xilinx release. | | 01/99 | 1.2 | Updated package drawings and specs. | | 02/99 | 1.3 | Update of package drawings, updated specifications. | | 05/99 | 1.4 | Addition of package drawings and specifications. | | 05/99 | 1.5 | Replaced FG 676 & FG680 package drawings. | | 07/99 | 1.6 | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. | | 09/99 | 1.7 | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> . | | 01/00 | 1.8 | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43. | | | | Speed Grade | | | | | |-------------------------------------------------------------------|--------------------------------------------|-------------|---------|-------------|---------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Clock CLK to Pad delay with OBUFT enabled (non-3-state) | T <sub>IOCKP</sub> | 1.0 | 2.9 | 3.2 | 3.5 | ns, max | | Clock CLK to Pad high-impedance (synchronous) <sup>(1)</sup> | T <sub>IOCKHZ</sub> | 1.1 | 2.3 | 2.5 | 2.9 | ns, max | | Clock CLK to valid data on Pad delay, plus enable delay for OBUFT | T <sub>IOCKON</sub> | 1.5 | 3.4 | 3.7 | 4.1 | ns, max | | Setup and Hold Times before/after Clock | CLK <sup>(2)</sup> | | Setup | Time / Hold | Time | 1 | | O input | T <sub>IOOCK</sub> /T <sub>IOCKO</sub> | 0.51 / 0 | 1.1 / 0 | 1.2 / 0 | 1.3 / 0 | ns, min | | OCE input | T <sub>IOOCECK</sub> /T <sub>IOCKOCE</sub> | 0.37 / 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, min | | SR input (OFF) | T <sub>IOSRCKO</sub> /T <sub>IOCKOSR</sub> | 0.52 / 0 | 1.1 / 0 | 1.2 / 0 | 1.4 / 0 | ns, min | | 3-State Setup Times, T input | T <sub>IOTCK</sub> /T <sub>IOCKT</sub> | 0.34 / 0 | 0.7 / 0 | 0.8 / 0 | 0.9 / 0 | ns, min | | 3-State Setup Times, TCE input | T <sub>IOTCECK</sub> /T <sub>IOCKTCE</sub> | 0.41 / 0 | 0.9 / 0 | 0.9 / 0 | 1.1 / 0 | ns, min | | 3-State Setup Times, SR input (TFF) | T <sub>IOSRCKT</sub> /T <sub>IOCKTSR</sub> | 0.49 / 0 | 1.0 / 0 | 1.1 / 0 | 1.3 / 0 | ns, min | | Set/Reset Delays | | | | | | | | SR input to Pad (asynchronous) | T <sub>IOSRP</sub> | 1.6 | 3.8 | 4.1 | 4.6 | ns, max | | SR input to Pad high-impedance (asynchronous) <sup>(1)</sup> | T <sub>IOSRHZ</sub> | 1.6 | 3.1 | 3.4 | 3.9 | ns, max | | SR input to valid data on Pad (asynchronous) | T <sub>IOSRON</sub> | 2.0 | 4.2 | 4.6 | 5.1 | ns, max | | GSR to Pad | T <sub>IOGSRQ</sub> | 4.9 | 9.7 | 10.9 | 12.5 | ns, max | - 1. 3-state turn-off delays should not be adjusted. - 2. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. # Calculation of T<sub>ioop</sub> as a Function of Capacitance $T_{ioop}$ is the propagation delay from the O Input of the IOB to the pad. The values for $T_{ioop}$ were based on the standard capacitive load (CsI) for each I/O standard as listed in Table 2. Table 2: Constants for Calculating T<sub>ioop</sub> | Standard | Csl<br>(pF) | fl<br>(ns/pF) | |----------------------------------|-------------|---------------| | LVTTL Fast Slew Rate, 2mA drive | 35 | 0.41 | | LVTTL Fast Slew Rate, 4mA drive | 35 | 0.20 | | LVTTL Fast Slew Rate, 6mA drive | 35 | 0.13 | | LVTTL Fast Slew Rate, 8mA drive | 35 | 0.079 | | LVTTL Fast Slew Rate, 12mA drive | 35 | 0.044 | | LVTTL Fast Slew Rate, 16mA drive | 35 | 0.043 | | LVTTL Fast Slew Rate, 24mA drive | 35 | 0.033 | | LVTTL Slow Slew Rate, 2mA drive | 35 | 0.41 | | LVTTL Slow Slew Rate, 4mA drive | 35 | 0.20 | | LVTTL Slow Slew Rate, 6mA drive | 35 | 0.100 | | LVTTL Slow Slew Rate, 8mA drive | 35 | 0.086 | | LVTTL Slow Slew Rate, 12mA drive | 35 | 0.058 | | LVTTL Slow Slew Rate, 16mA drive | 35 | 0.050 | | LVTTL Slow Slew Rate, 24mA drive | 35 | 0.048 | | LVCMOS2 | 35 | 0.041 | | PCI 33MHz 5V | 50 | 0.050 | | PCI 33MHZ 3.3 V | 10 | 0.050 | | PCI 66 MHz 3.3 V | 10 | 0.033 | | GTL | 0 | 0.014 | | GTL+ | 0 | 0.017 | | HSTL Class I | 20 | 0.022 | | HSTL Class III | 20 | 0.016 | | HSTL Class IV | 20 | 0.014 | | SSTL2 Class I | 30 | 0.028 | | SSTL2 Class II | 30 | 0.016 | | SSTL3 Class I | 30 | 0.029 | | SSTL3 Class II | 30 | 0.016 | | СТТ | 20 | 0.035 | | AGP | 10 | 0.037 | #### Notes: - I/O parameter measurements are made with the capacitance values shown above. See Application Note XAPP133 on <u>www.xilinx.com</u> for appropriate terminations. - I/O standard measurements are reflected in the IBIS model information except where the IBIS format precludes it. For other capacitive loads, use the formulas below to calculate the corresponding $T_{\text{ioop}}$ . $$T_{ioop} = T_{ioop} + T_{opadjust} + (C_{load} - C_{sl}) * fl$$ Where: $T_{opadjust}$ is reported above in the Output Delay Adjustment section. C<sub>load</sub> is the capacitive load for the design. Table 3: Delay Measurement Methodology | Standard | ν <sub>L</sub> (1) | V <sub>H</sub> <sup>(1)</sup> | Meas.<br>Point | V <sub>REF</sub><br>Typ <sup>(2)</sup> | |----------------|--------------------------------------------|--------------------------------------------|------------------|----------------------------------------| | LVTTL | 0 | 3 | 1.4 | - | | LVCMOS2 | 0 | 2.5 | 1.125 | - | | PCI33_5 | Pe | er PCI Spec | | - | | PCI33_3 | Pe | er PCI Spec | | - | | PCI66_3 | Pe | er PCI Spec | | - | | GTL | V <sub>REF</sub> -0.2 | V <sub>REF</sub> +0.2 | V <sub>REF</sub> | 0.80 | | GTL+ | V <sub>REF</sub> -0.2 | V <sub>REF</sub> +0.2 | V <sub>REF</sub> | 1.0 | | HSTL Class I | V <sub>REF</sub> -0.5 | V <sub>REF</sub> +0.5 | V <sub>REF</sub> | 0.75 | | HSTL Class III | V <sub>REF</sub> -0.5 | V <sub>REF</sub> +0.5 | V <sub>REF</sub> | 0.90 | | HSTL Class IV | V <sub>REF</sub> -0.5 | V <sub>REF</sub> +0.5 | V <sub>REF</sub> | 0.90 | | SSTL3 I & II | V <sub>REF</sub> -1.0 | V <sub>REF</sub> +1.0 | V <sub>REF</sub> | 1.5 | | SSTL2 I & II | V <sub>REF</sub> -0.75 | V <sub>REF</sub> +0.75 | $V_{REF}$ | 1.25 | | CTT | V <sub>REF</sub> -0.2 | V <sub>REF</sub> +0.2 | V <sub>REF</sub> | 1.5 | | AGP | V <sub>REF</sub> – (0.2xV <sub>CCO</sub> ) | V <sub>REF</sub> + (0.2xV <sub>CCO</sub> ) | V <sub>REF</sub> | Per<br>AGP<br>Spec | - Input waveform switches between V<sub>L</sub>and V<sub>H</sub>. - 2. Measurements are made at VREF (Typ), Maximum, and Minimum. Worst-case values are reported. - I/O parameter measurements are made with the capacitance values shown in Table 2. See Application Note XAPP133 on www.xilinx.com for appropriate terminations. - 4. I/O standard measurements are reflected in the IBIS model information except where the IBIS format precludes it. ## **Clock Distribution Guidelines** | | | | Speed Grade | | | | |------------------------------------------|---------|-----------------------|-------------|------|------|---------| | Description | Device | Symbol | -6 | -5 | -4 | Units | | Global Clock Skew <sup>(1)</sup> | | | | | | | | Global Clock Skew between IOB Flip-flops | XCV50 | T <sub>GSKEWIOB</sub> | 0.10 | 0.12 | 0.14 | ns, max | | | XCV100 | | 0.12 | 0.13 | 0.15 | ns, max | | | XCV150 | | 0.12 | 0.13 | 0.15 | ns, max | | | XCV200 | | 0.13 | 0.14 | 0.16 | ns, max | | | XCV300 | | 0.14 | 0.16 | 0.18 | ns, max | | | XCV400 | | 0.13 | 0.13 | 0.14 | ns, max | | | XCV600 | | 0.14 | 0.15 | 0.17 | ns, max | | | XCV800 | | 0.16 | 0.17 | 0.20 | ns, max | | | XCV1000 | | 0.20 | 0.23 | 0.25 | ns, max | #### Notes: ## **Clock Distribution Switching Characteristics** | | | | Speed Grade | | | | |-----------------------------------------|-------------------|------|-------------|------------|-----|---------| | Description | Symbol | Min | -6 | <b>-</b> 5 | -4 | Units | | GCLK IOB and Buffer | | | | | | | | Global Clock PAD to output. | T <sub>GPIO</sub> | 0.33 | 0.7 | 0.8 | 0.9 | ns, max | | Global Clock Buffer I input to O output | T <sub>GIO</sub> | 0.34 | 0.7 | 0.8 | 0.9 | ns, max | <sup>1.</sup> These clock-skew delays are provided for guidance only. They reflect the delays encountered in a typical design under worst-case conditions. Precise values for a particular design are provided by the timing analyzer. # **Virtex Pin-to-Pin Output Parameter Guidelines** All devices are 100% functionally tested. Listed below are representative values for typical pin locations and normal clock loading. Values are expressed in nanoseconds unless otherwise noted. ## Global Clock Input to Output Delay for LVTTL, 12 mA, Fast Slew Rate, with DLL | | | | | Speed | Grade | | | |--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------|-----|-------|-------|-----|---------| | Description | Symbol | Device | Min | -6 | -5 | -4 | Units | | LVTTL Global Clock Input to Output Delay using | T <sub>ICKOFDLL</sub> | XCV50 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | Output Flip-flop, 12 mA, Fast Slew Rate, with DLL. For data output with different standards, adjust delays with the values shown in Output Delay | | XCV100 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV150 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | Adjustments. | | XCV200 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV300 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV400 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV600 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV800 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | | | | XCV1000 | 1.0 | 3.1 | 3.3 | 3.6 | ns, max | #### Notes: - 1. Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. - Output timing is measured at 1.4 V with 35 pF external capacitive load for LVTTL. The 35 pF load does not apply to the Min values. For other I/O standards and different loads, see Table 2 and Table 3. - 3. DLL output jitter is already included in the timing calculation. ## Global Clock Input-to-Output Delay for LVTTL, 12 mA, Fast Slew Rate, without DLL | | | | Speed Grade | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|-------------|-----|-----|-----|---------| | Description | Symbol | Device | Min | -6 | -5 | -4 | Units | | LVTTL Global Clock Input to Output Delay using | T <sub>ICKOF</sub> | XCV50 | 1.5 | 4.6 | 5.1 | 5.7 | ns, max | | Output Flip-flop, 12 mA, Fast Slew Rate, without DLL. For data output with different standards, adjust delays with the values shown in Input and Output | | XCV100 | 1.5 | 4.6 | 5.1 | 5.7 | ns, max | | | | XCV150 | 1.5 | 4.7 | 5.2 | 5.8 | ns, max | | Delay Adjustments. For I/O standards requiring V <sub>RFF</sub> , such as GTL, | | XCV200 | 1.5 | 4.7 | 5.2 | 5.8 | ns, max | | GTL+, SSTL, HSTL, CTT, and AGO, an additional | | XCV300 | 1.5 | 4.7 | 5.2 | 5.9 | ns, max | | 600 ps must be added. | | XCV400 | 1.5 | 4.8 | 5.3 | 6.0 | ns, max | | | | XCV600 | 1.6 | 4.9 | 5.4 | 6.0 | ns, max | | | | XCV800 | 1.6 | 4.9 | 5.5 | 6.2 | ns, max | | | | XCV1000 | 1.7 | 5.0 | 5.6 | 6.3 | ns, max | - Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. - 2. Output timing is measured at 1.4 V with 35 pF external capacitive load for LVTTL. The 35 pF load does not apply to the Min values. For other I/O standards and different loads, see Table 2 and Table 3. # **Virtex Pin-to-Pin Input Parameter Guidelines** All devices are 100% functionally tested. Listed below are representative values for typical pin locations and normal clock loading. Values are expressed in nanoseconds unless otherwise noted ## Global Clock Set-Up and Hold for LVTTL Standard, with DLL | | | | | Speed | Grade | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------|-------------|-----------|-----------|-----------|------------|--|--| | Description | Symbol | Device | Min | -6 | -5 | -4 | Units | | | | Input Setup and Hold Time Relative to Global Clock Input Signal for LVTTL Standard. For data input with different standards, adjust the setup time delay by the values shown in Input Delay Adjustments. | | | | | | | | | | | No Delay<br>Global Clock and IFF, with DLL | T <sub>PSDLL</sub> /T <sub>PHDLL</sub> | XCV50 | 0.40 / -0.4 | 1.7 /-0.4 | 1.8 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | XCV100 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | XCV150 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | XCV200 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | XCV300 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | XCV400 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | XCV600 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | XCV800 | 0.40 /-0.4 | 1.7 /-0.4 | 1.9 /-0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | XCV1000 | 0.40 /-0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | IFF = Input Flip-Flop or Latch - 2. DLL output jitter is already included in the timing calculation. - 3. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. <sup>1.</sup> Set-up time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load. #### **DLL Timing Parameters** All devices are 100 percent functionally tested. Because of the difficulty in directly measuring many internal timing parameters, those parameters are derived from benchmark timing patterns. The following guidelines reflect worst-case values across the recommended operating conditions. | | | | Speed Grade | | | | | | |------------------------------------|----------------------|-----|-------------|-----|-----|-----|-----|-------| | | | - | -6 | | 5 | -4 | | | | Description | Symbol | Min | Max | Min | Max | Min | Max | Units | | Input Clock Frequency (CLKDLLHF) | FCLKINHF | 60 | 200 | 60 | 180 | 60 | 180 | MHz | | Input Clock Frequency (CLKDLL) | FCLKINLF | 25 | 100 | 25 | 90 | 25 | 90 | MHz | | Input Clock Pulse Width (CLKDLLHF) | T <sub>DLLPWHF</sub> | 2.0 | - | 2.4 | - | 2.4 | - | ns | | Input Clock Pulse Width (CLKDLL) | T <sub>DLLPWLF</sub> | 2.5 | - | 3.0 | | 3.0 | - | ns | #### Notes: #### **DLL Clock Tolerance, Jitter, and Phase Information** All DLL output jitter and phase specifications determined through statistical measurement at the package pins using a clock mirror configuration and matched drivers. | | | | CLKDLLHF | | CLKDLL | | | |----------------------------------------------------------------|---------------------|--------------------|----------|-------|--------|-------|-------| | Description | Symbol | F <sub>CLKIN</sub> | Min | Max | Min | Max | Units | | Input Clock Period Tolerance | T <sub>IPTOL</sub> | | - | 1.0 | - | 1.0 | ns | | Input Clock Jitter Tolerance (Cycle to Cycle) | T <sub>IJITCC</sub> | | - | ± 150 | - | ± 300 | ps | | Time Required for DLL to Acquire Lock | T <sub>LOCK</sub> | > 60 MHz | - | 20 | - | 20 | μs | | | | 50 - 60 MHz | - | - | - | 25 | μs | | | | 40 - 50 MHz | - | - | - | 50 | μs | | | | 30 - 40 MHz | - | - | - | 90 | μs | | | | 25 - 30 MHz | - | - | - | 120 | μs | | Output Jitter (cycle-to-cycle) for any DLL Clock Output (1) | T <sub>OJITCC</sub> | | | ± 60 | | ± 60 | ps | | Phase Offset between CLKIN and CLKO <sup>(2)</sup> | T <sub>PHIO</sub> | | | ± 100 | | ± 100 | ps | | Phase Offset between Clock Outputs on the DLL <sup>(3)</sup> | T <sub>PHOO</sub> | | | ± 140 | | ± 140 | ps | | Maximum Phase Difference between CLKIN and CLKO <sup>(4)</sup> | T <sub>PHIOM</sub> | | | ± 160 | | ± 160 | ps | | Maximum Phase Difference between Clock Outputs on the DLL (5) | T <sub>PHOOM</sub> | | | ± 200 | | ± 200 | ps | - 1. Output Jitter is cycle-to-cycle jitter measured on the DLL output clock, excluding input clock jitter. - Phase Offset between CLKIN and CLKO is the worst-case fixed time difference between rising edges of CLKIN and CLKO, excluding Output Jitter and input clock jitter. - Phase Offset between Clock Outputs on the DLL is the worst-case fixed time difference between rising edges of any two DLL outputs, excluding Output Jitter and input clock jitter. - 4. Maximum Phase Difference between CLKIN an CLKO is the sum of Output Jitter and Phase Offset between CLKIN and CLKO, or the greatest difference between CLKIN and CLKO rising edges due to DLL alone (excluding input clock jitter). - Maximum Phase Difference between Clock Outputs on the DLL is the sum of Output Jitter and Phase Offset between any DLL clock outputs, or the greatest difference between any two DLL output rising edges sue to DLL alone (excluding input clock jitter). - 6. All specifications correspond to Commercial Operating Temperatures (0°C to +85°C). <sup>1.</sup> All specifications correspond to Commercial Operating Temperatures (0°C to + 85°C). Period Tolerance: the allowed input clock period change in nanoseconds. Figure 1: Frequency Tolerance and Clock Jitter # **Revision History** | Date | Version | Revision | |-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/98 | 1.0 | Initial Xilinx release. | | 01/99 | 1.2 | Updated package drawings and specs. | | 02/99 | 1.3 | Update of package drawings, updated specifications. | | 05/99 | 1.4 | Addition of package drawings and specifications. | | 05/99 | 1.5 | Replaced FG 676 & FG680 package drawings. | | 07/99 | 1.6 | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. | | 09/99 | 1.7 | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> . | | 01/00 | 1.8 | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43. | Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) (Continued) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |----------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>REF</sub> , Bank 6 | XCV50 | H2, K1 | 116, 123 | 36, 50 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + J3 | + 118 | + 47 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 54 | | the required device | XCV400 | N/A | N/A | + 33 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 48 | | package.) | XCV800 | N/A | N/A | + 40 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | V <sub>REF</sub> , Bank 7 | XCV50 | D4, E1 | 133, 140 | 9, 23 | | (V <sub>REF</sub> pins are listed | XCV100/150 | + D2 | + 138 | + 12 | | incrementally. Connect all pins listed for both | XCV200/300 | N/A | N/A | + 5 | | the required device | XCV400 | N/A | N/A | + 26 | | and all smaller devices listed in the same | XCV600 | N/A | N/A | + 11 | | package.) | XCV800 | N/A | N/A | + 19 | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | | | | | | GND | All | A1, B9, B11, C7,<br>D5, E4, E11, F1,<br>G10, J1, J12, L3,<br>L5, L7, L9, N12 | 9, 18, 26, 35, 46, 54, 64,<br>75, 83, 91, 100, 111, 120,<br>129, 136, 144, | 1, 8, 14, 22, 29, 37, 45, 51, 59, 69, 75, 83, 91, 98, 106, 112, 119, 129, 135, 143, 151, 158, 166, 172, 182, 190, 196, 204, 211, 219, 227, 233 | Table 3: Virtex Pinout Tables (BGA) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |-----------|--------|-------|-------|-------|-------| | GCK0 | All | Y11 | AE13 | AL16 | AL17 | | GCK1 | All | Y10 | AF14 | AK16 | AJ17 | | GCK2 | All | A10 | B14 | A16 | D17 | | GCK3 | All | B10 | D14 | D17 | A17 | | MO | All | Y1 | AD24 | AH28 | AJ29 | | M1 | All | U3 | AB23 | AH29 | AK30 | | M2 | All | W2 | AC23 | AJ28 | AN32 | | CCLK | All | B19 | C3 | D4 | C4 | | PROGRAM | All | Y20 | AC4 | АН3 | AM1 | | DONE | All | W19 | AD3 | AH4 | AJ5 | | INIT | All | U18 | AD2 | AJ2 | AH5 | | BUSY/DOUT | All | D18 | E4 | D3 | D4 | | D0/DIN | All | C19 | D3 | C2 | E4 | | D1 | All | E20 | G1 | K4 | K3 | | D2 | All | G19 | J3 | K2 | L4 | | D3 | All | J19 | M3 | P4 | P3 | | D4 | All | M19 | R3 | V4 | W4 | | D5 | All | P19 | U4 | AB1 | AB5 | | D6 | All | T20 | V3 | AB3 | AC4 | | D7 | All | V19 | AC3 | AG4 | AJ4 | | WRITE | All | A19 | D5 | B4 | D6 | | CS | All | B18 | C4 | D5 | A2 | | TDI | All | C17 | В3 | В3 | D5 | | TDO | All | A20 | D4 | C4 | E6 | | TMS | All | D3 | D23 | D29 | B33 | | TCK | All | A1 | C24 | D28 | E29 | | DXN | All | W3 | AD23 | AH27 | AK29 | | DXP | All | V4 | AE24 | AK29 | AJ28 | Table 4: Virtex Pinout Tables (Fine-Pitch BGA) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |-----------|--------|-------|-------|-------|-------| | GCK0 | All | N8 | W12 | AA14 | AW19 | | GCK1 | All | R8 | Y11 | AB13 | AU22 | | GCK2 | All | C9 | A11 | C13 | D21 | | GCK3 | All | B8 | C11 | E13 | A20 | | MO | All | N3 | AB2 | AD4 | AT37 | | M1 | All | P2 | U5 | W7 | AU38 | | M2 | All | R3 | Y4 | AB6 | AT35 | | CCLK | All | D15 | B22 | D24 | E4 | | PROGRAM | All | P15 | W20 | AA22 | AT5 | | DONE | All | R14 | Y19 | AB21 | AU5 | | INIT | All | N15 | V19 | Y21 | AU2 | | BUSY/DOUT | All | C15 | C21 | E23 | E3 | | D0/DIN | All | D14 | D20 | F22 | C2 | | D1 | All | E16 | H22 | K24 | P4 | | D2 | All | F15 | H20 | K22 | P3 | | D3 | All | G16 | K20 | M22 | R1 | | D4 | All | J16 | N22 | R24 | AD3 | | D5 | All | M16 | R21 | U23 | AG2 | | D6 | All | N16 | T22 | V24 | AH1 | | D7 | All | N14 | Y21 | AB23 | AR4 | | WRITE | All | C13 | A20 | C22 | B4 | | CS | All | B13 | C19 | E21 | D5 | | TDI | All | A15 | B20 | D22 | В3 | | TDO | All | B14 | A21 | C23 | C4 | | TMS | All | D3 | D3 | F5 | E36 | | TCK | All | C4 | C4 | E6 | C36 | | DXN | All | R4 | Y5 | AB7 | AV37 | | DXP | All | P4 | V6 | Y8 | AU35 | Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|---------------|----------------------------|--------------------------------| | V <sub>REF</sub> Bank 1 | XCV50 | B9, C11 | N/A | N/A | N/A | | (VREF pins are listed incrementally. Connect all pins listed for both the required device and all smaller devices listed in the same package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV100/150 | + E11 | A18, B13, E14 | N/A | N/A | | | XCV200/300 | + A14 | + A19 | N/A | N/A | | | XCV400 | N/A | N/A | A14, C20, C21,<br>D15, G16 | N/A | | | XCV600 | N/A | N/A | + B19 | B6, B8, B18,<br>D11, D13, D17 | | | XCV800 | N/A | N/A | + A17 | + B14 | | | XCV1000 | N/A | N/A | N/A | + B5 | | V <sub>REF</sub> , Bank 2 | XCV50 | F13, H13 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed incrementally. Connect all pins listed for both the required device and all smaller devices listed in the same package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV100/150 | + F14 | F21, H18, K21 | N/A | N/A | | | XCV200/300 | + E13 | + D22 | N/A | N/A | | | XCV400 | N/A | N/A | F24, H23, K20,<br>M23, M26 | N/A | | | XCV600 | N/A | N/A | + G26 | G1, H4, J1, L2,<br>V5, W3 | | | XCV800 | N/A | N/A | + K25 | + N1 | | | XCV1000 | N/A | N/A | N/A | + D2 | | V <sub>REF</sub> Bank 3 (V <sub>REF</sub> pins are listed incrementally. Connect all pins listed for both the required device and all smaller devices listed in the same package.) Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are general I/O. | XCV50 | K16, L14 | N/A | N/A | N/A | | | XCV100/150 | + L13 | N21, R19, U21 | N/A | N/A | | | XCV200/300 | + M13 | + U20 | N/A | N/A | | | XCV400 | N/A | N/A | R23, R25, U21,<br>W22, W23 | N/A | | | XCV600 | N/A | N/A | + W26 | AC1, AJ2, AK3,<br>AL4, AR1, Y1 | | | XCV800 | N/A | N/A | + U25 | + AF3 | | | XCV1000 | N/A | N/A | N/A | + AP4 | ## **TQ144 Pin Function Diagram** Figure 2: TQ144 Pin Function Diagram ## **FG256 Pin Function Diagram** Figure 8: FG256 Pin Function Diagram