Welcome to **E-XFL.COM** # **Understanding Embedded - FPGAs (Field Programmable Gate Array)** Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 3456 | | Number of Logic Elements/Cells | 15552 | | Total RAM Bits | 98304 | | Number of I/O | 512 | | Number of Gates | 661111 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 680-LBGA Exposed Pad | | Supplier Device Package | 680-FTEBGA (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xcv600-6fg680c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Revision History** | Date | Version | Revision | |-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/98 | 1.0 | Initial Xilinx release. | | 01/99-02/99 | 1.2-1.3 | Both versions updated package drawings and specs. | | 05/99 | 1.4 | Addition of package drawings and specifications. | | 05/99 | 1.5 | Replaced FG 676 & FG680 package drawings. | | 07/99 | 1.6 | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. | | 09/99 | 1.7 | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> . | | 01/00 | 1.8 | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43. | | 01/00 | 1.9 | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes. | | 03/00 | 2.0 | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration. | | 05/00 | 2.1 | Modified "Pins not listed" statement. Speed grade update to Final status. | | 05/00 | 2.2 | Modified Table 18. | | 09/00 | 2.3 | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> | | 10/00 | 2.4 | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul> | | 04/01 | 2.5 | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See Virtex Data Sheet section.</li> </ul> | | 03/13 | 4.0 | The products listed in this data sheet are obsolete. See XCN10016 for further information. | # **Virtex Data Sheet** The Virtex Data Sheet contains the following modules: - DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1) - DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2) - DS003-3, Virtex 2.5V FPGAs: DC and Switching Characteristics (Module 3) - DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4) Four dedicated clock pads are provided, one adjacent to each of the global buffers. The input to the global buffer is selected either from these pads or from signals in the general purpose routing. Figure 9: Global Clock Distribution Network ### Delay-Locked Loop (DLL) Associated with each global clock input buffer is a fully digital Delay-Locked Loop (DLL) that can eliminate skew between the clock input pad and internal clock-input pins throughout the device. Each DLL can drive two global clock networks. The DLL monitors the input clock and the distributed clock, and automatically adjusts a clock delay element. Clock edges reach internal flip-flops one to four clock periods after they arrive at the input. This closed-loop system effectively eliminates clock-distribution delay by ensuring that clock edges arrive at internal flip-flops in synchronism with clock edges arriving at the input. In addition to eliminating clock-distribution delay, the DLL provides advanced control of multiple clock domains. The DLL provides four quadrature phases of the source clock, can double the clock, or divide the clock by 1.5, 2, 2.5, 3, 4, 5, 8, or 16. The DLL also operates as a clock mirror. By driving the output from a DLL off-chip and then back on again, the DLL can be used to de-skew a board level clock among multiple Virtex devices. In order to guarantee that the system clock is operating correctly prior to the FPGA starting up after configuration, the DLL can delay the completion of the configuration process until after it has achieved lock. See **DLL Timing Parameters**, page 21 of Module 3, for frequency range information. ### **Boundary Scan** Virtex devices support all the mandatory boundary-scan instructions specified in the IEEE standard 1149.1. A Test Access Port (TAP) and registers are provided that implement the EXTEST, INTEST, SAMPLE/PRELOAD, BYPASS, IDCODE, USERCODE, and HIGHZ instructions. The TAP also supports two internal scan chains and configuration/readback of the device.The TAP uses dedicated package pins that always operate using LVTTL. For TDO to operate using LVTTL, the $\rm V_{CCO}$ for Bank 2 should be 3.3 V. Otherwise, TDO switches rail-to-rail between ground and $\rm V_{CCO}$ . Boundary-scan operation is independent of individual IOB configurations, and unaffected by package type. All IOBs, including un-bonded ones, are treated as independent 3-state bidirectional pins in a single scan chain. Retention of the bidirectional test capability after configuration facilitates the testing of external interconnections, provided the user design or application is turned off. Table 5 lists the boundary-scan instructions supported in Virtex FPGAs. Internal signals can be captured during EXTEST by connecting them to un-bonded or unused IOBs. They can also be connected to the unused outputs of IOBs defined as unidirectional input pins. Before the device is configured, all instructions except USER1 and USER2 are available. After configuration, all instructions are available. During configuration, it is recommended that those operations using the boundary-scan register (SAMPLE/PRELOAD, INTEST, EXTEST) not be performed. # **Configuration** Virtex devices are configured by loading configuration data into the internal configuration memory. Some of the pins used for this are dedicated configuration pins, while others can be re-used as general purpose inputs and outputs once configuration is complete. The following are dedicated pins: - Mode pins (M2, M1, M0) - Configuration clock pin (CCLK) - PROGRAM pin - DONE pin - Boundary-scan pins (TDI, TDO, TMS, TCK) Depending on the configuration mode chosen, CCLK can be an output generated by the FPGA, or it can be generated externally and provided to the FPGA as an input. The PROGRAM pin must be pulled High prior to reconfiguration. Note that some configuration pins can act as outputs. For correct operation, these pins can require a $V_{CCO}$ of 3.3 V to permit LVTTL operation. All the pins affected are in banks 2 or 3. The configuration pins needed for SelectMap (CS, Write) are located in bank 1. After Virtex devices are configured, unused IOBs function as 3-state OBUFTs with weak pull downs. For a more detailed description than that given below, see the XAPP138, Virtex Configuration and Readback. ## **Configuration Modes** Virtex supports the following four configuration modes. - Slave-serial mode - Master-serial mode - SelectMAP mode - · Boundary-scan mode The Configuration mode pins (M2, M1, M0) select among these configuration modes with the option in each case of having the IOB pins either pulled up or left floating prior to configuration. The selection codes are listed in Table 7. Configuration through the boundary-scan port is always available, independent of the mode selection. Selecting the boundary-scan mode simply turns off the other modes. The three mode pins have internal pull-up resistors, and default to a logic High if left unconnected. However, it is recommended to drive the configuration mode pins externally. Table 7: Configuration Codes | Configuration Mode | M2 | M1 | МО | <b>CCLK Direction</b> | Data Width | Serial D <sub>out</sub> | Configuration Pull-ups | |--------------------|----|----|----|-----------------------|------------|-------------------------|------------------------| | Master-serial mode | 0 | 0 | 0 | Out | 1 | Yes | No | | Boundary-scan mode | 1 | 0 | 1 | N/A | 1 | No | No | | SelectMAP mode | 1 | 1 | 0 | In | 8 | No | No | | Slave-serial mode | 1 | 1 | 1 | In | 1 | Yes | No | | Master-serial mode | 1 | 0 | 0 | Out | 1 | Yes | Yes | | Boundary-scan mode | 0 | 0 | 1 | N/A | 1 | No | Yes | | SelectMAP mode | 0 | 1 | 0 | In | 8 | No | Yes | | Slave-serial mode | 0 | 1 | 1 | In | 1 | Yes | Yes | ### Slave-Serial Mode In slave-serial mode, the FPGA receives configuration data in bit-serial form from a serial PROM or other source of serial configuration data. The serial bitstream must be setup at the DIN input pin a short time before each rising edge of an externally generated CCLK. For more information on serial PROMs, see the PROM data sheet at: http://www.xilinx.com/bvdocs/publications/ds026.pdf. Multiple FPGAs can be daisy-chained for configuration from a single source. After a particular FPGA has been configured, the data for the next device is routed to the DOUT pin. The data on the DOUT pin changes on the rising edge of CCLK. The change of DOUT on the rising edge of CCLK differs from previous families, but does not cause a problem for mixed configuration chains. This change was made to improve serial configuration rates for Virtex-only chains. Figure 12 shows a full master/slave system. A Virtex device in slave-serial mode should be connected as shown in the third device from the left. Slave-serial mode is selected by applying <111> or <011> to the mode pins (M2, M1, M0). A weak pull-up on the mode pins makes slave-serial the default mode if the pins are left unconnected. However, it is recommended to drive the configuration mode pins externally. Figure 13 shows slave-serial mode programming switching characteristics. Table 8 provides more detail about the characteristics shown in Figure 13. Configuration must be delayed until the INIT pins of all daisy-chained FPGAs are High. Figure 15: Serial Configuration Flowchart After configuration, the pins of the SelectMAP port can be used as additional user I/O. Alternatively, the port can be retained to permit high-speed 8-bit readback. Retention of the SelectMAP port is selectable on a design-by-design basis when the bitstream is generated. If retention is selected, PROHIBIT constraints are required to prevent the SelectMAP-port pins from being used as user I/O. Multiple Virtex FPGAs can be configured using the Select-MAP mode, and be made to start-up simultaneously. To configure multiple devices in this way, wire the individual CCLK, Data, $\overline{\text{WRITE}}$ , and BUSY pins of all the devices in parallel. The individual devices are loaded separately by asserting the $\overline{\text{CS}}$ pin of each device in turn and writing the appropriate data. see Table 9 for SelectMAP Write Timing Characteristics. Table 9: SelectMAP Write Timing Characteristics | | Description | | Symbol | | Units | |------|-------------------------------------|-----|------------------------------------------|-----------|----------| | | D <sub>0-7</sub> Setup/Hold | 1/2 | T <sub>SMDCC</sub> /T <sub>SMCCD</sub> | 5.0 / 1.7 | ns, min | | | CS Setup/Hold | 3/4 | T <sub>SMCSCC</sub> /T <sub>SMCCCS</sub> | 7.0 / 1.7 | ns, min | | CCLK | WRITE Setup/Hold | 5/6 | T <sub>SMCCW</sub> /T <sub>SMWCC</sub> | 7.0 / 1.7 | ns, min | | COLK | BUSY Propagation Delay | 7 | T <sub>SMCKBY</sub> | 12.0 | ns, max | | | Maximum Frequency | | F <sub>CC</sub> | 66 | MHz, max | | | Maximum Frequency with no handshake | | F <sub>CCNH</sub> | 50 | MHz, max | ### Write Write operations send packets of configuration data into the FPGA. The sequence of operations for a multi-cycle write operation is shown below. Note that a configuration packet can be split into many such sequences. The packet does not have to complete within one assertion of $\overline{CS}$ , illustrated in Figure 16. - 1. Assert WRITE and CS Low. Note that when CS is asserted on successive CCLKs, WRITE must remain either asserted or de-asserted. Otherwise an abort will be initiated, as described below. - 2. Drive data onto D[7:0]. Note that to avoid contention, the data source should not be enabled while $\overline{CS}$ is Low and $\overline{WRITE}$ is High. Similarly, while $\overline{WRITE}$ is High, no more that one $\overline{CS}$ should be asserted. - At the rising edge of CCLK: If BUSY is Low, the data is accepted on this clock. If BUSY is High (from a previous write), the data is not accepted. Acceptance will instead occur on the first clock after BUSY goes Low, and the data must be held until this has happened. - 4. Repeat steps 2 and 3 until all the data has been sent. - 5. De-assert $\overline{\text{CS}}$ and $\overline{\text{WRITE}}$ . A flowchart for the write operation appears in Figure 17. Note that if CCLK is slower than $f_{\text{CCNH}}$ , the FPGA never asserts BUSY. In this case, the above handshake is unnecessary, and data can simply be entered into the FPGA every CCLK cycle. Figure 16: Write Operations Figure 18: SelectMAP Write Abort Waveforms ### Boundary-Scan Mode In the boundary-scan mode, configuration is done through the IEEE 1149.1 Test Access Port. Note that the PROGRAM pin must be pulled High prior to reconfiguration. A Low on the PROGRAM pin resets the TAP controller and no JTAG operations can be performed. Configuration through the TAP uses the CFG\_IN instruction. This instruction allows data input on TDI to be converted into data packets for the internal configuration bus. The following steps are required to configure the FPGA through the boundary-scan port (when using TCK as a start-up clock). - Load the CFG\_IN instruction into the boundary-scan instruction register (IR) - 2. Enter the Shift-DR (SDR) state - 3. Shift a configuration bitstream into TDI - 4. Return to Run-Test-Idle (RTI) - 5. Load the JSTART instruction into IR - 6. Enter the SDR state - 7. Clock TCK through the startup sequence - 8. Return to RTI Configuration and readback via the TAP is always available. The boundary-scan mode is selected by a <101> or 001> on the mode pins (M2, M1, M0). For details on TAP characteristics, refer to XAPP139. # **Configuration Sequence** The configuration of Virtex devices is a three-phase process. First, the configuration memory is cleared. Next, configuration data is loaded into the memory, and finally, the logic is activated by a start-up process. Configuration is automatically initiated on power-up unless it is delayed by the user, as described below. The configuration process can also be initiated by asserting $\overline{\mathsf{PROGRAM}}$ . The end of the memory-clearing phase is signalled by INIT going High, and the completion of the entire process is signalled by DONE going High. The power-up timing of configuration signals is shown in Figure 19. The corresponding timing characteristics are listed in Table 10. Figure 19: Power-Up Timing Configuration Signals Table 10: Power-up Timing Characteristics | Description | Symbol | Value | Units | |---------------------|----------------------|-------|---------| | Power-on Reset | T <sub>POR</sub> | 2.0 | ms, max | | Program Latency | T <sub>PL</sub> | 100.0 | μs, max | | CCLK (output) Delay | T <sub>ICCK</sub> | 0.5 | μs, min | | | | 4.0 | μs, max | | Program Pulse Width | T <sub>PROGRAM</sub> | 300 | ns, min | ### **Delaying Configuration** INIT can be held Low using an open-drain driver. An open-drain is required since INIT is a bidirectional open-drain pin that is held Low by the FPGA while the configuration memory is being cleared. Extending the time that the pin is Low causes the configuration sequencer to wait. Thus, configuration is delayed by preventing entry into the phase where data is loaded. #### Start-Up Sequence The default Start-up sequence is that one CCLK cycle after DONE goes High, the global 3-state signal (GTS) is released. This permits device outputs to turn on as necessary. One CCLK cycle later, the Global Set/Reset (GSR) and Global Write Enable (GWE) signals are released. This permits the internal storage elements to begin changing state in response to the logic and the user clock. The relative timing of these events can be changed. In addition, the GTS, GSR, and GWE events can be made dependent on the DONE pins of multiple devices all going High, forcing the devices to start in synchronism. The sequence can also be paused at any stage until lock has been achieved on any or all DLLs. | | | | | Speed Grade | | | | |-------------------------------------------------------------------------------------|---------|--------------------------------------------|---------|-------------|---------|---------|---------| | Description | Device | Symbol | Min | -6 | -5 | -4 | Units | | Setup and Hold Times with respect to Clock CLK at IOB input register <sup>(1)</sup> | | | Setup | Time / Hol | d Time | | | | Pad, no delay | All | T <sub>IOPICK</sub> /T <sub>IOICKP</sub> | 0.8 / 0 | 1.6 / 0 | 1.8 / 0 | 2.0 / 0 | ns, min | | Pad, with delay | XCV50 | T <sub>IOPICKD</sub> /T <sub>IOICKPD</sub> | 1.9 / 0 | 3.7 / 0 | 4.1 / 0 | 4.7 / 0 | ns, min | | | XCV100 | | 1.9 / 0 | 3.7 / 0 | 4.1 / 0 | 4.7 / 0 | ns, min | | | XCV150 | | 1.9 / 0 | 3.8 / 0 | 4.3 / 0 | 4.9 / 0 | ns, min | | | XCV200 | | 2.0 / 0 | 3.9 / 0 | 4.4 / 0 | 5.0 / 0 | ns, min | | | XCV300 | | 2.0 / 0 | 3.9 / 0 | 4.4 / 0 | 5.0 / 0 | ns, min | | | XCV400 | | 2.1 / 0 | 4.1 / 0 | 4.6 / 0 | 5.3 / 0 | ns, min | | | XCV600 | | 2.1 / 0 | 4.2 / 0 | 4.7 / 0 | 5.4 / 0 | ns, min | | | XCV800 | | 2.2 / 0 | 4.4 / 0 | 4.9 / 0 | 5.6 / 0 | ns, min | | | XCV1000 | | 2.3 / 0 | 4.5 / 0 | 5.0 / 0 | 5.8 / 0 | ns, min | | ICE input | All | T <sub>IOICECK</sub> /T <sub>IOCKICE</sub> | 0.37/ 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, max | | Set/Reset Delays | | | | | | | | | SR input (IFF, synchronous) | All | T <sub>IOSRCKI</sub> | 0.49 | 1.0 | 1.1 | 1.3 | ns, max | | SR input to IQ (asynchronous) | All | T <sub>IOSRIQ</sub> | 0.70 | 1.4 | 1.6 | 1.8 | ns, max | | GSR to output IQ | All | T <sub>GSRQ</sub> | 4.9 | 9.7 | 10.9 | 12.5 | ns, max | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. <sup>2.</sup> Input timing for LVTTL is measured at 1.4 V. For other I/O standards, see Table 3. # **IOB Output Switching Characteristics Standard Adjustments** Output delays terminating at a pad are specified for LVTTL with 12 mA drive and fast slew rate. For other standards, adjust the delays by the values shown. | | | | | Speed | Grade | | Unit | |-----------------------------------------------------------------------|-------------------------|-------------------------|-------|-------|-------|-------|------| | Description | Symbol | Standard <sup>(1)</sup> | Min | -6 | -5 | -4 | s | | Output Delay Adjustments | | | | | | | | | Standard-specific adjustments for | T <sub>OLVTTL_S2</sub> | LVTTL, Slow, 2 mA | 4.2 | 14.7 | 15.8 | 17.0 | ns | | output delays terminating at pads (based on standard capacitive load, | T <sub>OLVTTL_S4</sub> | 4 mA | 2.5 | 7.5 | 8.0 | 8.6 | ns | | Csl) | T <sub>OLVTTL_S6</sub> | 6 mA | 1.8 | 4.8 | 5.1 | 5.6 | ns | | | T <sub>OLVTTL_S8</sub> | 8 mA | 1.2 | 3.0 | 3.3 | 3.5 | ns | | | T <sub>OLVTTL_S12</sub> | 12 mA | 1.0 | 1.9 | 2.1 | 2.2 | ns | | | T <sub>OLVTTL_S16</sub> | 16 mA | 0.9 | 1.7 | 1.9 | 2.0 | ns | | | T <sub>OLVTTL_S24</sub> | 24 mA | 0.8 | 1.3 | 1.4 | 1.6 | ns | | | T <sub>OLVTTL_F2</sub> | LVTTL, Fast, 2mA | 1.9 | 13.1 | 14.0 | 15.1 | ns | | | T <sub>OLVTTL_F4</sub> | 4 mA | 0.7 | 5.3 | 5.7 | 6.1 | ns | | | T <sub>OLVTTL_F6</sub> | 6 mA | 0.2 | 3.1 | 3.3 | 3.6 | ns | | | T <sub>OLVTTL_F8</sub> | 8 mA | 0.1 | 1.0 | 1.1 | 1.2 | ns | | | T <sub>OLVTTL_F12</sub> | 12 mA | 0 | 0 | 0 | 0 | ns | | | T <sub>OLVTTL_F16</sub> | 16 mA | -0.10 | -0.05 | -0.05 | -0.05 | ns | | | T <sub>OLVTTL_F24</sub> | 24 mA | -0.10 | -0.20 | -0.21 | -0.23 | ns | | | T <sub>OLVCMOS2</sub> | LVCMOS2 | 0.10 | 0.10 | 0.11 | 0.12 | ns | | | T <sub>OPCl33_3</sub> | PCI, 33 MHz, 3.3 V | 0.50 | 2.3 | 2.5 | 2.7 | ns | | | T <sub>OPCl33_5</sub> | PCI, 33 MHz, 5.0 V | 0.40 | 2.8 | 3.0 | 3.3 | ns | | | T <sub>OPCI66_3</sub> | PCI, 66 MHz, 3.3 V | 0.10 | -0.40 | -0.42 | -0.46 | ns | | | T <sub>OGTL</sub> | GTL | 0.6 | 0.50 | 0.54 | 0.6 | ns | | | T <sub>OGTLP</sub> | GTL+ | 0.7 | 0.8 | 0.9 | 1.0 | ns | | | T <sub>OHSTL_I</sub> | HSTL I | 0.10 | -0.50 | -0.53 | -0.5 | ns | | | T <sub>OHSTL_III</sub> | HSTL III | -0.10 | -0.9 | -0.9 | -1.0 | ns | | | T <sub>OHSTL_IV</sub> | HSTL IV | -0.20 | -1.0 | -1.0 | -1.1 | ns | | | T <sub>OSSTL2_I</sub> | SSTL2 I | -0.10 | -0.50 | -0.53 | -0.5 | ns | | | T <sub>OSSLT2_II</sub> | SSTL2 II | -0.20 | -0.9 | -0.9 | -1.0 | ns | | | T <sub>OSSTL3_I</sub> | SSTL3 I | -0.20 | -0.50 | -0.53 | -0.5 | ns | | | T <sub>OSSTL3_II</sub> | SSTL3 II | -0.30 | -1.0 | -1.0 | -1.1 | ns | | | T <sub>OCTT</sub> | CTT | 0 | -0.6 | -0.6 | -0.6 | ns | | | T <sub>OAGP</sub> | AGP | 0 | -0.9 | -0.9 | -1.0 | ns | <sup>1.</sup> Output timing is measured at 1.4 V with 35 pF external capacitive load for LVTTL. For other I/O standards and different loads, see Table 2 and Table 3. # I/O Standard Global Clock Input Adjustments | | | | | Speed | Grade | | | |--------------------------------------------------------|------------------------|-------------------------|-------|-------|-------|-------|------------| | Description | Symbol | Standard <sup>(1)</sup> | Min | -6 | -5 | -4 | Units | | Data Input Delay Adjustments | | | | | | | | | Standard-specific global clock input delay adjustments | T <sub>GPLVTTL</sub> | LVTTL | 0 | 0 | 0 | 0 | ns,<br>max | | | T <sub>GPLVCMOS</sub> | LVCMOS2 | -0.02 | -0.04 | -0.04 | -0.05 | ns,<br>max | | | T <sub>GPPCl33_3</sub> | PCI, 33 MHz, 3.3<br>V | -0.05 | -0.11 | -0.12 | -0.14 | ns,<br>max | | | T <sub>GPPCl33_5</sub> | PCI, 33 MHz, 5.0<br>V | 0.13 | 0.25 | 0.28 | 0.33 | ns,<br>max | | | T <sub>GPPCl66_3</sub> | PCI, 66 MHz, 3.3<br>V | -0.05 | -0.11 | -0.12 | -0.14 | ns,<br>max | | | T <sub>GPGTL</sub> | GTL | 0.7 | 0.8 | 0.9 | 0.9 | ns,<br>max | | | T <sub>GPGTLP</sub> | GTL+ | 0.7 | 0.8 | 0.8 | 0.8 | ns,<br>max | | | T <sub>GPHSTL</sub> | HSTL | 0.7 | 0.7 | 0.7 | 0.7 | ns,<br>max | | | T <sub>GPSSTL2</sub> | SSTL2 | 0.6 | 0.52 | 0.51 | 0.50 | ns,<br>max | | | T <sub>GPSSTL3</sub> | SSTL3 | 0.6 | 0.6 | 0.55 | 0.54 | ns,<br>max | | | T <sub>GPCTT</sub> | СТТ | 0.7 | 0.7 | 0.7 | 0.7 | ns,<br>max | | | T <sub>GPAGP</sub> | AGP | 0.6 | 0.54 | 0.53 | 0.52 | ns,<br>max | <sup>1.</sup> Input timing for GPLVTTL is measured at 1.4 V. For other I/O standards, see Table 3. # **CLB Switching Characteristics** Delays originating at F/G inputs vary slightly according to the input used. The values listed below are worst-case. Precise values are provided by the timing analyzer. | | | Speed Grade | | | | | |----------------------------------------------------------------------|------------------------------------------|-------------|-----------|---------|---------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Combinatorial Delays | | • | | | | | | 4-input function: F/G inputs to X/Y outputs | T <sub>ILO</sub> | 0.29 | 0.6 | 0.7 | 0.8 | ns, max | | 5-input function: F/G inputs to F5 output | T <sub>IF5</sub> | 0.32 | 0.7 | 0.8 | 0.9 | ns, max | | 5-input function: F/G inputs to X output | T <sub>IF5X</sub> | 0.36 | 0.8 | 0.8 | 1.0 | ns, max | | 6-input function: F/G inputs to Y output via F6 MUX | T <sub>IF6Y</sub> | 0.44 | 0.9 | 1.0 | 1.2 | ns, max | | 6-input function: F5IN input to Y output | T <sub>F5INY</sub> | 0.17 | 0.32 | 0.36 | 0.42 | ns, max | | Incremental delay routing through transparent latch to XQ/YQ outputs | T <sub>IFNCTL</sub> | 0.31 | 0.7 | 0.7 | 0.8 | ns, max | | BY input to YB output | T <sub>BYYB</sub> | 0.27 | 0.53 | 0.6 | 0.7 | ns, max | | Sequential Delays | | | | | | T. | | FF Clock CLK to XQ/YQ outputs | T <sub>CKO</sub> | 0.54 | 1.1 | 1.2 | 1.4 | ns, max | | Latch Clock CLK to XQ/YQ outputs | T <sub>CKLO</sub> | 0.6 | 1.2 | 1.4 | 1.6 | ns, max | | Setup and Hold Times before/after Clock CLK <sup>(1)</sup> | | Setup T | ime / Hol | d Time | | | | 4-input function: F/G Inputs | T <sub>ICK</sub> /T <sub>CKI</sub> | 0.6 / 0 | 1.2 / 0 | 1.4 / 0 | 1.5 / 0 | ns, min | | 5-input function: F/G inputs | T <sub>IF5CK</sub> /T <sub>CKIF5</sub> | 0.7 / 0 | 1.3 / 0 | 1.5 / 0 | 1.7 / 0 | ns, min | | 6-input function: F5IN input | T <sub>F5INCK</sub> /T <sub>CKF5IN</sub> | 0.46 / 0 | 1.0 / 0 | 1.1 / 0 | 1.2 / 0 | ns, min | | 6-input function: F/G inputs via F6 MUX | T <sub>IF6CK</sub> /T <sub>CKIF6</sub> | 0.8 / 0 | 1.5 / 0 | 1.7 / 0 | 1.9 / 0 | ns, min | | BX/BY inputs | $T_{DICK}/T_{CKDI}$ | 0.30 / 0 | 0.6 / 0 | 0.7 / 0 | 0.8 / 0 | ns, min | | CE input | $T_{CECK}/T_{CKCE}$ | 0.37 / 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, min | | SR/BY inputs (synchronous) | $T_{RCK}T_{CKR}$ | 0.33 / 0 | 0.7 / 0 | 0.8 / 0 | 0.9 / 0 | ns, min | | Clock CLK | | | | | | | | Minimum Pulse Width, High | T <sub>CH</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Minimum Pulse Width, Low | $T_CL$ | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Set/Reset | | | | | | | | Minimum Pulse Width, SR/BY inputs | T <sub>RPW</sub> | 1.3 | 2.5 | 2.8 | 3.3 | ns, min | | Delay from SR/BY inputs to XQ/YQ outputs (asynchronous) | T <sub>RQ</sub> | 0.54 | 1.1 | 1.3 | 1.4 | ns, max | | Delay from GSR to XQ/YQ outputs | T <sub>IOGSRQ</sub> | 4.9 | 9.7 | 10.9 | 12.5 | ns, max | | Toggle Frequency (MHz) (for export control) | F <sub>TOG</sub> (MHz) | 625 | 333 | 294 | 250 | MHz | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. # **CLB Arithmetic Switching Characteristics** Setup times not listed explicitly can be approximated by decreasing the combinatorial delays by the setup time adjustment listed. Precise values are provided by the timing analyzer. | | | | Speed | Grade | | | |------------------------------------------------------------|--------------------------------------|----------|-------------|-----------|---------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Combinatorial Delays | | | | | • | • | | F operand inputs to X via XOR | T <sub>OPX</sub> | 0.37 | 0.8 | 0.9 | 1.0 | ns, max | | F operand input to XB output | T <sub>OPXB</sub> | 0.54 | 1.1 | 1.3 | 1.4 | ns, max | | F operand input to Y via XOR | T <sub>OPY</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, max | | F operand input to YB output | T <sub>OPYB</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, max | | F operand input to COUT output | T <sub>OPCYF</sub> | 0.6 | 1.2 | 1.3 | 1.5 | ns, max | | G operand inputs to Y via XOR | T <sub>OPGY</sub> | 0.46 | 1.0 | 1.1 | 1.2 | ns, max | | G operand input to YB output | T <sub>OPGYB</sub> | 0.8 | 1.6 | 1.8 | 2.1 | ns, max | | G operand input to COUT output | T <sub>OPCYG</sub> | 0.7 | 1.3 | 1.4 | 1.6 | ns, max | | BX initialization input to COUT | T <sub>BXCY</sub> | 0.41 | 0.9 | 1.0 | 1.1 | ns, max | | CIN input to X output via XOR | T <sub>CINX</sub> | 0.21 | 0.41 | 0.46 | 0.53 | ns, max | | CIN input to XB | T <sub>CINXB</sub> | 0.02 | 0.04 | 0.05 | 0.06 | ns, max | | CIN input to Y via XOR | T <sub>CINY</sub> | 0.23 | 0.46 | 0.52 | 0.6 | ns, max | | CIN input to YB | T <sub>CINYB</sub> | 0.23 | 0.45 | 0.51 | 0.6 | ns, max | | CIN input to COUT output | T <sub>BYP</sub> | 0.05 | 0.09 | 0.10 | 0.11 | ns, max | | Multiplier Operation | | | | | | • | | F1/2 operand inputs to XB output via AND | T <sub>FANDXB</sub> | 0.18 | 0.36 | 0.40 | 0.46 | ns, max | | F1/2 operand inputs to YB output via AND | T <sub>FANDYB</sub> | 0.40 | 0.8 | 0.9 | 1.1 | ns, max | | F1/2 operand inputs to COUT output via AND | T <sub>FANDCY</sub> | 0.22 | 0.43 | 0.48 | 0.6 | ns, max | | G1/2 operand inputs to YB output via AND | T <sub>GANDYB</sub> | 0.25 | 0.50 | 0.6 | 0.7 | ns, max | | G1/2 operand inputs to COUT output via AND | T <sub>GANDCY</sub> | 0.07 | 0.13 | 0.15 | 0.17 | ns, max | | Setup and Hold Times before/after Clock CLK <sup>(1)</sup> | | Set | up Time / F | lold Time | • | • | | CIN input to FFX | T <sub>CCKX</sub> /T <sub>CKCX</sub> | 0.50 / 0 | 1.0 / 0 | 1.2 / 0 | 1.3 / 0 | ns, min | | CIN input to FFY | T <sub>CCKY</sub> /T <sub>CKCY</sub> | 0.53 / 0 | 1.1 / 0 | 1.2 / 0 | 1.4 / 0 | ns, min | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. # **Block RAM Switching Characteristics** | | Speed Grade | | | | | | |------------------------------------------------------------|--------------------------------------|---------|------------|----------|---------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Sequential Delays | | | | | | | | Clock CLK to DOUT output | T <sub>BCKO</sub> | 1.7 | 3.4 | 3.8 | 4.3 | ns, max | | Setup and Hold Times before/after Clock CLK <sup>(1)</sup> | | Setu | p Time / H | old Time | | | | ADDR inputs | T <sub>BACK</sub> /T <sub>BCKA</sub> | 0.6 / 0 | 1.2 / 0 | 1.3 / 0 | 1.5 / 0 | ns, min | | DIN inputs | T <sub>BDCK</sub> /T <sub>BCKD</sub> | 0.6 / 0 | 1.2 / 0 | 1.3 / 0 | 1.5 / 0 | ns, min | | EN input | T <sub>BECK</sub> /T <sub>BCKE</sub> | 1.3 / 0 | 2.6 / 0 | 3.0 / 0 | 3.4 / 0 | ns, min | | RST input | T <sub>BRCK</sub> /T <sub>BCKR</sub> | 1.3 / 0 | 2.5 / 0 | 2.7 / 0 | 3.2 / 0 | ns, min | | WEN input | T <sub>BWCK</sub> /T <sub>BCKW</sub> | 1.2 / 0 | 2.3 / 0 | 2.6 / 0 | 3.0 / 0 | ns, min | | Clock CLK | | | | | | | | Minimum Pulse Width, High | T <sub>BPWH</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Minimum Pulse Width, Low | T <sub>BPWL</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | CLKA -> CLKB setup time for different ports | T <sub>BCCS</sub> | | 3.0 | 3.5 | 4.0 | ns, min | #### Notes: # **TBUF Switching Characteristics** | | | Speed Grade | | | | | |----------------------------------------|------------------|-------------|------|------|------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Combinatorial Delays | | | | | | | | IN input to OUT output | T <sub>IO</sub> | 0 | 0 | 0 | 0 | ns, max | | TRI input to OUT output high-impedance | T <sub>OFF</sub> | 0.05 | 0.09 | 0.10 | 0.11 | ns, max | | TRI input to valid data on OUT output | T <sub>ON</sub> | 0.05 | 0.09 | 0.10 | 0.11 | ns, max | # **JTAG Test Access Port Switching Characteristics** | | | Speed Grade | | | | |-------------------------------------------|---------------------|-------------|------|------|----------| | Description | Symbol | -6 | -5 | -4 | Units | | TMS and TDI Setup times before TCK | T <sub>TAPTCK</sub> | 4.0 | 4.0 | 4.0 | ns, min | | TMS and TDI Hold times after TCK | T <sub>TCKTAP</sub> | 2.0 | 2.0 | 2.0 | ns, min | | Output delay from clock TCK to output TDO | T <sub>TCKTDO</sub> | 11.0 | 11.0 | 11.0 | ns, max | | Maximum TCK clock frequency | F <sub>TCK</sub> | 33 | 33 | 33 | MHz, max | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. ### **DLL Timing Parameters** All devices are 100 percent functionally tested. Because of the difficulty in directly measuring many internal timing parameters, those parameters are derived from benchmark timing patterns. The following guidelines reflect worst-case values across the recommended operating conditions. | | | Speed Grade | | | | | | | |------------------------------------|----------------------|-------------|-----|-----|-----|-----|-----|-------| | | | - | -6 | | -5 | | -4 | | | Description | Symbol | Min | Max | Min | Max | Min | Max | Units | | Input Clock Frequency (CLKDLLHF) | FCLKINHF | 60 | 200 | 60 | 180 | 60 | 180 | MHz | | Input Clock Frequency (CLKDLL) | FCLKINLF | 25 | 100 | 25 | 90 | 25 | 90 | MHz | | Input Clock Pulse Width (CLKDLLHF) | T <sub>DLLPWHF</sub> | 2.0 | - | 2.4 | - | 2.4 | - | ns | | Input Clock Pulse Width (CLKDLL) | T <sub>DLLPWLF</sub> | 2.5 | - | 3.0 | | 3.0 | - | ns | #### Notes: ### **DLL Clock Tolerance, Jitter, and Phase Information** All DLL output jitter and phase specifications determined through statistical measurement at the package pins using a clock mirror configuration and matched drivers. | | | | CLKDLLHF | | CLKDLL | | | |----------------------------------------------------------------|---------------------|--------------------|----------|-------|--------|-------|-------| | Description | Symbol | F <sub>CLKIN</sub> | Min | Max | Min | Max | Units | | Input Clock Period Tolerance | T <sub>IPTOL</sub> | | - | 1.0 | - | 1.0 | ns | | Input Clock Jitter Tolerance (Cycle to Cycle) | T <sub>IJITCC</sub> | | - | ± 150 | - | ± 300 | ps | | Time Required for DLL to Acquire Lock | T <sub>LOCK</sub> | > 60 MHz | - | 20 | - | 20 | μs | | | | 50 - 60 MHz | - | - | - | 25 | μs | | | | 40 - 50 MHz | - | - | - | 50 | μs | | | | 30 - 40 MHz | - | - | - | 90 | μs | | | | 25 - 30 MHz | - | - | - | 120 | μs | | Output Jitter (cycle-to-cycle) for any DLL Clock Output (1) | T <sub>OJITCC</sub> | | | ± 60 | | ± 60 | ps | | Phase Offset between CLKIN and CLKO <sup>(2)</sup> | T <sub>PHIO</sub> | | | ± 100 | | ± 100 | ps | | Phase Offset between Clock Outputs on the DLL <sup>(3)</sup> | T <sub>PHOO</sub> | | | ± 140 | | ± 140 | ps | | Maximum Phase Difference between CLKIN and CLKO <sup>(4)</sup> | T <sub>PHIOM</sub> | | | ± 160 | | ± 160 | ps | | Maximum Phase Difference between Clock Outputs on the DLL (5) | T <sub>PHOOM</sub> | | | ± 200 | | ± 200 | ps | - 1. Output Jitter is cycle-to-cycle jitter measured on the DLL output clock, excluding input clock jitter. - Phase Offset between CLKIN and CLKO is the worst-case fixed time difference between rising edges of CLKIN and CLKO, excluding Output Jitter and input clock jitter. - Phase Offset between Clock Outputs on the DLL is the worst-case fixed time difference between rising edges of any two DLL outputs, excluding Output Jitter and input clock jitter. - 4. Maximum Phase Difference between CLKIN an CLKO is the sum of Output Jitter and Phase Offset between CLKIN and CLKO, or the greatest difference between CLKIN and CLKO rising edges due to DLL alone (excluding input clock jitter). - Maximum Phase Difference between Clock Outputs on the DLL is the sum of Output Jitter and Phase Offset between any DLL clock outputs, or the greatest difference between any two DLL output rising edges sue to DLL alone (excluding input clock jitter). - 6. All specifications correspond to Commercial Operating Temperatures (0°C to +85°C). <sup>1.</sup> All specifications correspond to Commercial Operating Temperatures (0°C to + 85°C). | Date | Version | Revision | |----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 01/00 | 1.9 | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes. | | 03/00 | 2.0 | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration. | | 05/00 | 2.1 | Modified "Pins not listed" statement. Speed grade update to Final status. | | 05/00 | 2.2 | Modified Table 18. | | 09/00 | 2.3 | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> | | 10/00 | 2.4 | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul> | | 04/02/01 | 2.5 | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See the Virtex Data Sheet section.</li> </ul> | | 04/19/01 | 2.6 | Clarified TIOCKP and TIOCKON IOB Output Switching Characteristics descriptors. | | 07/19/01 | 2.7 | Under Absolute Maximum Ratings, changed (T <sub>SOL</sub> ) to 220 °C. | | 07/26/01 | 2.8 | Removed T <sub>SOL</sub> parameter and added footnote to <b>Absolute Maximum Ratings</b> table. | | 10/29/01 | 2.9 | <ul> <li>Updated the speed grade designations used in data sheets, and added Table 1, which<br/>shows the current speed grade designation for each device.</li> </ul> | | 02/01/02 | 3.0 | Added footnote to DC Input and Output Levels table. | | 07/19/02 | 3.1 | <ul> <li>Removed mention of MIL-M-38510/605 specification.</li> <li>Added link to xapp158 from the Power-On Power Supply Requirements section.</li> </ul> | | 09/10/02 | 3.2 | Added Clock CLK to IOB Input Switching Characteristics and IOB Output Switching Characteristics. | | 03/01/13 | 4.0 | The products listed in this data sheet are obsolete. See XCN10016 for further information. | # **Virtex Data Sheet** The Virtex Data Sheet contains the following modules: - DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1) - DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2) - DS003-3, Virtex 2.5V FPGAs: DC and Switching Characteristics (Module 3) - DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4) Table 3: Virtex Pinout Tables (BGA) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |-----------|--------|-------|-------|-------|-------| | GCK0 | All | Y11 | AE13 | AL16 | AL17 | | GCK1 | All | Y10 | AF14 | AK16 | AJ17 | | GCK2 | All | A10 | B14 | A16 | D17 | | GCK3 | All | B10 | D14 | D17 | A17 | | MO | All | Y1 | AD24 | AH28 | AJ29 | | M1 | All | U3 | AB23 | AH29 | AK30 | | M2 | All | W2 | AC23 | AJ28 | AN32 | | CCLK | All | B19 | C3 | D4 | C4 | | PROGRAM | All | Y20 | AC4 | АН3 | AM1 | | DONE | All | W19 | AD3 | AH4 | AJ5 | | INIT | All | U18 | AD2 | AJ2 | AH5 | | BUSY/DOUT | All | D18 | E4 | D3 | D4 | | D0/DIN | All | C19 | D3 | C2 | E4 | | D1 | All | E20 | G1 | K4 | K3 | | D2 | All | G19 | J3 | K2 | L4 | | D3 | All | J19 | M3 | P4 | P3 | | D4 | All | M19 | R3 | V4 | W4 | | D5 | All | P19 | U4 | AB1 | AB5 | | D6 | All | T20 | V3 | AB3 | AC4 | | D7 | All | V19 | AC3 | AG4 | AJ4 | | WRITE | All | A19 | D5 | B4 | D6 | | CS | All | B18 | C4 | D5 | A2 | | TDI | All | C17 | В3 | В3 | D5 | | TDO | All | A20 | D4 | C4 | E6 | | TMS | All | D3 | D23 | D29 | B33 | | TCK | All | A1 | C24 | D28 | E29 | | DXN | All | W3 | AD23 | AH27 | AK29 | | DXP | All | V4 | AE24 | AK29 | AJ28 | Table 3: Virtex Pinout Tables (BGA) (Continued) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VCCINT Notes: Superset includes all pins, including the ones in <b>bold</b> type. Subset excludes pins in <b>bold</b> type. Subset excludes pins in <b>bold</b> type. In BG352, for XCV300 all the V <sub>CCINT</sub> pins in the superset must be connected. For XCV150/200, V <sub>CCINT</sub> pins in the subset must be connected, and pins in <b>bold</b> type can be left unconnected (these unconnected pins cannot be used as user I/O.) In BG432, for XCV400/600/800 all V <sub>CCINT</sub> pins in the superset must be connected. For XCV300, V <sub>CCINT</sub> pins in the subset must be connected, and pins in <b>bold</b> type can be left unconnected (these unconnected pins cannot be used as user I/O.) In BG560, for XCV800/1000 all V <sub>CCINT</sub> pins in the superset must be connected. For XCV400/600, V <sub>CCINT</sub> pins in the superset must be connected. For XCV400/600, V <sub>CCINT</sub> pins in the subset must be connected, and pins in <b>bold</b> type can be left unconnected (these unconnected pins cannot be used as user I/O.) | XCV50/100 | C10, D6,<br>D15, F4,<br>F17, L3,<br>L18, R4,<br>R17, U6,<br>U15, V10 | N/A | N/A | N/A | | | XCV150/200/300 | Same as<br>above | A20, C14,<br>D10, J24,<br>K4, P2, P25,<br>V24, W2,<br>AC10, AE14,<br>AE19,<br>B16, D12,<br>L1, L25,<br>R23, T1,<br>AF11, AF16 | A10, A17, B23,<br>C14, C19, K3,<br>K29, N2, N29,<br>T1, T29, W2,<br>W31, AB2,<br>AB30, AJ10,<br>AJ16, AK13,<br>AK19, AK22,<br>B26, C7, F1,<br>F30, AE29, AF1,<br>AH8, AH24 | N/A | | | XCV400/600/800/1000 | N/A | N/A | Same as above | A21, B14, B18,<br>B28, C24, E9,<br>E12, F2, H30,<br>J1, K32, N1,<br>N33, U5, U30,<br>Y2, Y31, AD2,<br>AD32, AG3,<br>AG31, AK8,<br>AK11, AK17,<br>AK20, AL14,<br>AL27, AN25,<br>B12, C22, M3,<br>N29, AB2,<br>AB32, AJ13,<br>AL22 | | V <sub>CCO</sub> , Bank 0 | All | D7, D8 | A17, B25,<br>D19 | A21, C29, D21 | A22, A26, A30,<br>B19, B32 | | V <sub>CCO</sub> , Bank 1 | All | D13, D14 | A10, D7,<br>D13 | A1, A11, D11 | A10, A16, B13,<br>C3, E5 | | V <sub>CCO</sub> , Bank 2 | All | G17, H17 | B2, H4, K1 | C3, L1, L4 | B2, D1, H1, M1,<br>R2 | | V <sub>CCO</sub> , Bank 3 | All | N17, P17 | P4, U1, Y4 | AA1, AA4, AJ3 | V1, AA2, AD1,<br>AK1, AL2 | | V <sub>CCO</sub> , Bank 4 | All | U13, U14 | AC8, AE2,<br>AF10 | AH11, AL1,<br>AL11 | AM2, AM15,<br>AN4, AN8, AN12 | | V <sub>CCO</sub> , Bank 5 | All | U7, U8 | AC14, AC20,<br>AF17 | AH21, AJ29,<br>AL21 | AL31, AM21,<br>AN18, AN24,<br>AN30 | | V <sub>CCO</sub> , Bank 6 | All | N4, P4 | U26, W23,<br>AE25 | AA28, AA31,<br>AL31 | W32, AB33,<br>AF33, AK33,<br>AM32 | Table 3: Virtex Pinout Tables (BGA) (Continued) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |---------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>REF</sub> , Bank 7 | XCV50 | G3, H1 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + D1 | D26, G26, | N/A | N/A | | incrementally. Connect all pins listed for both the | | | L26 | | | | required device and all | XCV200/300 | + B2 | + E24 | F28, F31, | N/A | | smaller devices listed in the same package.) | | | | J30, N30 | | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are | XCV400 | N/A | N/A | + R31 | E31, G31, K31,<br>P31, T31 | | general I/O. | XCV600 | N/A | N/A | + J28 | + H32 | | | XCV800 | N/A | N/A | + M28 | + L33 | | | XCV1000 | N/A | N/A | N/A | + D31 | | GND | All | C3, C18, D4, D5, D9, D10, D11, D12, D16, D17, E4, E17, J4, J17, K4, K17, L4, L17, M4, M17, T4, T17, U4, U5, U9, U10, U11, U12, U16, U17, V3, V18 | A1, A2, A5,<br>A8, A14,<br>A19, A22,<br>A25, A26,<br>B1, B26, E1,<br>E26, H1,<br>H26, N1,<br>P26, W1,<br>W26, AB1,<br>AB26, AF1,<br>AF2, AF5,<br>AF8, AF13,<br>AF19, AF22,<br>AF25, AF26 | A2, A3, A7, A9, A14, A18, A23, A25, A29, A30, B1, B2, B30, B31, C1, C31, D16, G1, G31, J1, J31, P1, P31, T4, T28, V1, V31, AC1, AC31, AE1, AE31, AH16, AJ1, AJ31, AK1, AK2, AK30, AK31, AL2, AL3, AL7, AL9 AL14, AL18 AL23, AL25, AL29, AL30 | A1, A7, A12, A14, A18, A20, A24, A29, A32, A33, B1, B6, B9, B15, B23, B27, B31, C2, E1, F32, G2, G33, J32, K1, L2, M33, P1, P33, R32, T1, V33, W2, Y1, Y33, AB1, AC32, AD33, AE2, AG1, AG32, AH2, AJ33, AL32, AM3, AM7, AM11, AM19, AM25, AM28, AM33, AN1, AN2, AN5, AN10, AN14, AN16, AN20, AN22, AN27, AN33 | | GND <sup>(1)</sup> | All | J9, J10,<br>J11, J12,<br>K9, K10,<br>K11, K12,<br>L9, L10,<br>L11, L12,<br>M9, M10,<br>M11, M12 | N/A | N/A | N/A | | No Connect | All | N/A | N/A | N/A | C31, AC2, AK4,<br>AL3 | ### Notes: 1. 16 extra balls (grounded) at package center. Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | No Connect (No-connect pins are listed incrementally. All pins listed for both the required device and all larger devices listed in the same package are no connects.) | XCV800 | N/A | N/A | A2, A3, A15, A25,<br>B1, B6, B11, B16,<br>B21, B24, B26,<br>C1, C2, C25, C26,<br>F2, F6, F21, F25,<br>L2, L25, N25, P2,<br>T2, T25, AA2,<br>AA6, AA21, AA25,<br>AD1, AD2, AD25,<br>AE1, AE3, AE6,<br>AE11, AE14,<br>AE16, AE21,<br>AE24, AE26, AF2,<br>AF24, AF25 | N/A | | | XCV600 | N/A | N/A | same as above | N/A | | | XCV400 | N/A | N/A | + A9, A10, A13,<br>A16, A24, AC1,<br>AC25, AE12,<br>AE15, AF3, AF10,<br>AF11, AF13,<br>AF14, AF16,<br>AF18, AF23, B4,<br>B12, B13, B15,<br>B17, D1, D25,<br>H26, J1, K26, L1,<br>M1, M25, N1, N26,<br>P1, P26, R2, R26,<br>T1, T26, U26, V1 | N/A | | | XCV300 | N/A | D4, D19, W4,<br>W19 | N/A | N/A | | | XCV200 | N/A | + A2, A6, A12,<br>B11, B16, C2,<br>D1, D18, E17,<br>E19, G2, G22,<br>L2, L19, M2,<br>M21, R3, R20,<br>U3, U18, Y22,<br>AA1, AA3, AA11,<br>AA16, AB7,<br>AB12, AB21, | N/A | N/A | | | XCV150 | N/A | + A13, A14,<br>C8, C9, E13,<br>F11, H21, J1, J4,<br>K2, K18, K19,<br>M17, N1, P1, P5,<br>P22, R22, W13,<br>W15, AA9,<br>AA10, AB8,<br>AB14 | N/A | N/A | # **TQ144 Pin Function Diagram** Figure 2: TQ144 Pin Function Diagram # **FG456 Pin Function Diagram** (Top view) Figure 9: FG456 Pin Function Diagram #### Notes: Packages FG456 and FG676 are layout compatible.