Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 4704 | | Number of Logic Elements/Cells | 21168 | | Total RAM Bits | 114688 | | Number of I/O | 404 | | Number of Gates | 888439 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 560-LBGA Exposed Pad, Metal | | Supplier Device Package | 560-MBGA (42.5x42.5) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xcv800-4bg560c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Revision History** | Date | Version | Revision | |-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/98 | 1.0 | Initial Xilinx release. | | 01/99-02/99 | 1.2-1.3 | Both versions updated package drawings and specs. | | 05/99 | 1.4 | Addition of package drawings and specifications. | | 05/99 | 1.5 | Replaced FG 676 & FG680 package drawings. | | 07/99 | 1.6 | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. | | 09/99 | 1.7 | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> . | | 01/00 | 1.8 | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43. | | 01/00 | 1.9 | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes. | | 03/00 | 2.0 | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration. | | 05/00 | 2.1 | Modified "Pins not listed" statement. Speed grade update to Final status. | | 05/00 | 2.2 | Modified Table 18. | | 09/00 | 2.3 | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> | | 10/00 | 2.4 | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul> | | 04/01 | 2.5 | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See Virtex Data Sheet section.</li> </ul> | | 03/13 | 4.0 | The products listed in this data sheet are obsolete. See XCN10016 for further information. | # **Virtex Data Sheet** The Virtex Data Sheet contains the following modules: - DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1) - DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2) - DS003-3, Virtex 2.5V FPGAs: DC and Switching Characteristics (Module 3) - DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4) DS003-2 (v4.0) March 1, 2013 # Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays #### **Product Specification** The output buffer and all of the IOB control signals have independent polarity controls. vao\_b.eps Figure 1: Virtex Architecture Overview All pads are protected against damage from electrostatic discharge (ESD) and from over-voltage transients. Two forms of over-voltage protection are provided, one that permits 5 V compliance, and one that does not. For 5 V compliance, a Zener-like structure connected to ground turns on when the output rises to approximately 6.5 V. When PCI 3.3 V compliance is required, a conventional clamp diode is connected to the output supply voltage, $V_{\rm CCO}$ . Optional pull-up and pull-down resistors and an optional weak-keeper circuit are attached to each pad. Prior to configuration, all pins not involved in configuration are forced into their high-impedance state. The pull-down resistors and the weak-keeper circuits are inactive, but inputs can optionally be pulled up. The activation of pull-up resistors prior to configuration is controlled on a global basis by the configuration mode pins. If the pull-up resistors are not activated, all the pins will float. Consequently, external pull-up or pull-down resistors must be provided on pins required to be at a well-defined logic level prior to configuration. All Virtex IOBs support IEEE 1149.1-compatible boundary scan testing. # **Architectural Description** # **Virtex Array** The Virtex user-programmable gate array, shown in Figure 1, comprises two major configurable elements: configurable logic blocks (CLBs) and input/output blocks (IOBs). - CLBs provide the functional elements for constructing logic - IOBs provide the interface between the package pins and the CLBs CLBs interconnect through a general routing matrix (GRM). The GRM comprises an array of routing switches located at the intersections of horizontal and vertical routing channels. Each CLB nests into a VersaBlock™ that also provides local routing resources to connect the CLB to the GRM. The VersaRing<sup>™</sup> I/O interface provides additional routing resources around the periphery of the device. This routing improves I/O routability and facilitates pin locking. The Virtex architecture also includes the following circuits that connect to the GRM. - Dedicated block memories of 4096 bits each - Clock DLLs for clock-distribution delay compensation and clock domain control - 3-State buffers (BUFTs) associated with each CLB that drive dedicated segmentable horizontal routing resources Values stored in static memory cells control the configurable logic elements and interconnect resources. These values load into the memory cells on power-up, and can reload if necessary to change the function of the device. # Input/Output Block The Virtex IOB, Figure 2, features SelectIO™ inputs and outputs that support a wide variety of I/O signalling standards, see Table 1. The three IOB storage elements function either as edge-triggered D-type flip-flops or as level sensitive latches. Each IOB has a clock signal (CLK) shared by the three flip-flops and independent clock enable signals for each flip-flop. In addition to the CLK and CE control signals, the three flip-flops share a Set/Reset (SR). For each flip-flop, this signal can be independently configured as a synchronous Set, a synchronous Reset, an asynchronous Preset, or an asynchronous Clear. © 1999-2013 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice. #### Input Path A buffer In the Virtex IOB input path routes the input signal either directly to internal logic or through an optional input flip-flop. An optional delay element at the D-input of this flip-flop eliminates pad-to-pad hold time. The delay is matched to the internal clock-distribution delay of the FPGA, and when used, assures that the pad-to-pad hold time is zero. Each input buffer can be configured to conform to any of the low-voltage signalling standards supported. In some of these standards the input buffer utilizes a user-supplied threshold voltage, V<sub>REF</sub>. The need to supply V<sub>REF</sub> imposes constraints on which standards can used in close proximity to each other. See I/O Banking, page 3. There are optional pull-up and pull-down resistors at each user I/O input for use after configuration. Their value is in the range 50 k $\Omega$ – 100 k $\Omega$ . ## **Output Path** The output path includes a 3-state output buffer that drives the output signal onto the pad. The output signal can be routed to the buffer directly from the internal logic or through an optional IOB output flip-flop. The 3-state control of the output can also be routed directly from the internal logic or through a flip-flip that provides synchronous enable and disable. Each output driver can be individually programmed for a wide range of low-voltage signalling standards. Each output buffer can source up to 24 mA and sink up to 48mA. Drive strength and slew rate controls minimize bus transients. In most signalling standards, the output High voltage depends on an externally supplied $V_{CCO}$ voltage. The need to supply $V_{CCO}$ imposes constraints on which standards can be used in close proximity to each other. See **I/O Banking**, page 3. An optional weak-keeper circuit is connected to each output. When selected, the circuit monitors the voltage on the pad and weakly drives the pin High or Low to match the input signal. If the pin is connected to a multiple-source signal, the weak keeper holds the signal in its last state if all drivers are disabled. Maintaining a valid logic level in this way eliminates bus chatter. Because the weak-keeper circuit uses the IOB input buffer to monitor the input level, an appropriate $V_{\text{REF}}$ voltage must be provided if the signalling standard requires one. The provision of this voltage must comply with the I/O banking rules. #### I/O Banking Some of the I/O standards described above require $V_{CCO}$ and/or $V_{REF}$ voltages. These voltages externally and connected to device pins that serve groups of IOBs, called banks. Consequently, restrictions exist about which I/O standards can be combined within a given bank. Eight I/O banks result from separating each edge of the FPGA into two banks, as shown in Figure 3. Each bank has multiple $V_{\rm CCO}$ pins, all of which must be connected to the same voltage. This voltage is determined by the output standards in use. X8778\_b Figure 3: Virtex I/O Banks Within a bank, output standards can be mixed only if they use the same $V_{CCO}$ . Compatible standards are shown in Table 2. GTL and GTL+ appear under all voltages because their open-drain outputs do not depend on $V_{CCO}$ . Table 2: Compatible Output Standards | V <sub>CCO</sub> | Compatible Standards | |------------------|----------------------------------------------------| | 3.3 V | PCI, LVTTL, SSTL3 I, SSTL3 II, CTT, AGP, GTL, GTL+ | | 2.5 V | SSTL2 I, SSTL2 II, LVCMOS2, GTL, GTL+ | | 1.5 V | HSTL I, HSTL III, HSTL IV, GTL, GTL+ | Some input standards require a user-supplied threshold voltage, $V_{REF}$ In this case, certain user-I/O pins are automatically configured as inputs for the $V_{REF}$ voltage. Approximately one in six of the I/O pins in the bank assume this role The $V_{REF}$ pins within a bank are interconnected internally and consequently only one $V_{REF}$ voltage can be used within each bank. All $V_{REF}$ pins in the bank, however, must be connected to the external voltage source for correct operation. Within a bank, inputs that require $V_{REF}$ can be mixed with those that do not. However, only one $V_{REF}$ voltage can be used within a bank. Input buffers that use $V_{REF}$ are not 5 V tolerant. LVTTL, LVCMOS2, and PCI 33 MHz 5 V, are 5 V tolerant. The $V_{CCO}$ and $V_{REF}$ pins for each bank appear in the device Pinout tables and diagrams. The diagrams also show the bank affiliation of each I/O. Within a given package, the number of $V_{REF}$ and $V_{CCO}$ pins can vary depending on the size of device. In larger devices, more I/O pins convert to $V_{REF}$ pins. Since these are always a superset of the $V_{REF}$ pins used for smaller devices, it is possible to design a PCB that permits migration to a larger device if necessary. All the $V_{REF}$ pins for the largest device anticipated must be connected to the $V_{REF}$ voltage, and not used for I/O. In smaller devices, some $V_{CCO}$ pins used in larger devices do not connect within the package. These unconnected pins can be left unconnected externally, or can be connected to the $V_{CCO}$ voltage to permit migration to a larger device if necessary. In TQ144 and PQ/HQ240 packages, all $V_{CCO}$ pins are bonded together internally, and consequently the same $V_{CCO}$ voltage must be connected to all of them. In the CS144 package, bank pairs that share a side are interconnected internally, permitting four choices for $V_{CCO}$ . In both cases, the $V_{REF}$ pins remain internally connected as eight banks, and can be used as described previously. # **Configurable Logic Block** The basic building block of the Virtex CLB is the logic cell (LC). An LC includes a 4-input function generator, carry logic, and a storage element. The output from the function generator in each LC drives both the CLB output and the D input of the flip-flop. Each Virtex CLB contains four LCs, organized in two similar slices, as shown in Figure 4. Figure 5 shows a more detailed view of a single slice. In addition to the four basic LCs, the Virtex CLB contains logic that combines function generators to provide functions of five or six inputs. Consequently, when estimating the number of system gates provided by a given device, each CLB counts as 4.5 LCs. # Look-Up Tables Virtex function generators are implemented as 4-input look-up tables (LUTs). In addition to operating as a function generator, each LUT can provide a 16 x 1-bit synchronous RAM. Furthermore, the two LUTs within a slice can be combined to create a 16 x 2-bit or 32 x 1-bit synchronous RAM, or a 16x1-bit dual-port synchronous RAM. The Virtex LUT can also provide a 16-bit shift register that is ideal for capturing high-speed or burst-mode data. This mode can also be used to store data in applications such as Digital Signal Processing. # Storage Elements The storage elements in the Virtex slice can be configured either as edge-triggered D-type flip-flops or as level-sensitive latches. The D inputs can be driven either by the function generators within the slice or directly from slice inputs, bypassing the function generators. In addition to Clock and Clock Enable signals, each Slice has synchronous set and reset signals (SR and BY). SR forces a storage element into the initialization state specified for it in the configuration. BY forces it into the opposite state. Alternatively, these signals can be configured to operate asynchronously. All of the control signals are independently invertible, and are shared by the two flip-flops within the slice. Figure 4: 2-Slice Virtex CLB Figure 5: Detailed View of Virtex Slice ### Additional Logic The F5 multiplexer in each slice combines the function generator outputs. This combination provides either a function generator that can implement any 5-input function, a 4:1 multiplexer, or selected functions of up to nine inputs. Similarly, the F6 multiplexer combines the outputs of all four function generators in the CLB by selecting one of the F5-multiplexer outputs. This permits the implementation of any 6-input function, an 8:1 multiplexer, or selected functions of up to 19 inputs. Each CLB has four direct feedthrough paths, one per LC. These paths provide extra data input lines or additional local routing that does not consume logic resources. #### Arithmetic Logic Dedicated carry logic provides fast arithmetic carry capability for high-speed arithmetic functions. The Virtex CLB supports two separate carry chains, one per Slice. The height of the carry chains is two bits per CLB. The arithmetic logic includes an XOR gate that allows a 1-bit full adder to be implemented within an LC. In addition, a dedicated AND gate improves the efficiency of multiplier implementation. The dedicated carry path can also be used to cascade function generators for implementing wide logic functions. #### **BUFTs** Each Virtex CLB contains two 3-state drivers (BUFTs) that can drive on-chip busses. See **Dedicated Routing**, page 7. Each Virtex BUFT has an independent 3-state control pin and an independent input pin. #### **Block SelectRAM** Virtex FPGAs incorporate several large block SelectRAM memories. These complement the distributed LUT SelectRAMs that provide shallow RAM structures implemented in CLBs. Block SelectRAM memory blocks are organized in columns. All Virtex devices contain two such columns, one along each vertical edge. These columns extend the full height of the chip. Each memory block is four CLBs high, and consequently, a Virtex device 64 CLBs high contains 16 memory blocks per column, and a total of 32 blocks. Table 3 shows the amount of block SelectRAM memory that is available in each Virtex device. Table 3: Virtex Block SelectRAM Amounts | Device | # of Blocks | Total Block SelectRAM Bits | |---------|-------------|----------------------------| | XCV50 | 8 | 32,768 | | XCV100 | 10 | 40,960 | | XCV150 | 12 | 49,152 | | XCV200 | 14 | 57,344 | | XCV300 | 16 | 65,536 | | XCV400 | 20 | 81,920 | | XCV600 | 24 | 98,304 | | XCV800 | 28 | 114,688 | | XCV1000 | 32 | 131,072 | Figure 17: SelectMAP Flowchart for Write Operation #### **Abort** During a given assertion of $\overline{\text{CS}}$ , the user cannot switch from a write to a read, or vice-versa. This action causes the current packet command to be aborted. The device will remain BUSY until the aborted operation has completed. Following an abort, data is assumed to be unaligned to word boundar- ies, and the FPGA requires a new synchronization word prior to accepting any new packets. To initiate an abort during a write operation, de-assert WRITE. At the rising edge of CCLK, an abort is initiated, as shown in Figure 18. Figure 18: SelectMAP Write Abort Waveforms ## Boundary-Scan Mode In the boundary-scan mode, configuration is done through the IEEE 1149.1 Test Access Port. Note that the PROGRAM pin must be pulled High prior to reconfiguration. A Low on the PROGRAM pin resets the TAP controller and no JTAG operations can be performed. Configuration through the TAP uses the CFG\_IN instruction. This instruction allows data input on TDI to be converted into data packets for the internal configuration bus. The following steps are required to configure the FPGA through the boundary-scan port (when using TCK as a start-up clock). - Load the CFG\_IN instruction into the boundary-scan instruction register (IR) - 2. Enter the Shift-DR (SDR) state - 3. Shift a configuration bitstream into TDI - 4. Return to Run-Test-Idle (RTI) - 5. Load the JSTART instruction into IR - 6. Enter the SDR state - 7. Clock TCK through the startup sequence - 8. Return to RTI Configuration and readback via the TAP is always available. The boundary-scan mode is selected by a <101> or 001> on the mode pins (M2, M1, M0). For details on TAP characteristics, refer to XAPP139. # **Configuration Sequence** The configuration of Virtex devices is a three-phase process. First, the configuration memory is cleared. Next, configuration data is loaded into the memory, and finally, the logic is activated by a start-up process. Configuration is automatically initiated on power-up unless it is delayed by the user, as described below. The configuration process can also be initiated by asserting $\overline{\mathsf{PROGRAM}}$ . The end of the memory-clearing phase is signalled by INIT going High, and the completion of the entire process is signalled by DONE going High. The power-up timing of configuration signals is shown in Figure 19. The corresponding timing characteristics are listed in Table 10. Figure 19: Power-Up Timing Configuration Signals Table 10: Power-up Timing Characteristics | Description | Symbol | Value | Units | |---------------------|----------------------|-------|---------| | Power-on Reset | T <sub>POR</sub> | 2.0 | ms, max | | Program Latency | T <sub>PL</sub> | 100.0 | μs, max | | CCLK (output) Delay | T <sub>ICCK</sub> | 0.5 | μs, min | | | | 4.0 | μs, max | | Program Pulse Width | T <sub>PROGRAM</sub> | 300 | ns, min | ## **Delaying Configuration** INIT can be held Low using an open-drain driver. An open-drain is required since INIT is a bidirectional open-drain pin that is held Low by the FPGA while the configuration memory is being cleared. Extending the time that the pin is Low causes the configuration sequencer to wait. Thus, configuration is delayed by preventing entry into the phase where data is loaded. #### Start-Up Sequence The default Start-up sequence is that one CCLK cycle after DONE goes High, the global 3-state signal (GTS) is released. This permits device outputs to turn on as necessary. One CCLK cycle later, the Global Set/Reset (GSR) and Global Write Enable (GWE) signals are released. This permits the internal storage elements to begin changing state in response to the logic and the user clock. The relative timing of these events can be changed. In addition, the GTS, GSR, and GWE events can be made dependent on the DONE pins of multiple devices all going High, forcing the devices to start in synchronism. The sequence can also be paused at any stage until lock has been achieved on any or all DLLs. ### **Power-On Power Supply Requirements** Xilinx FPGAs require a certain amount of supply current during power-on to insure proper device operation. The actual current consumed depends on the power-on ramp rate of the power supply. This is the time required to reach the nominal power supply voltage of the device<sup>(1)</sup> from 0 V. The current is highest at the fastest suggested ramp rate (0 V to nominal voltage in 2 ms) and is lowest at the slowest allowed ramp rate (0 V to nominal voltage in 50 ms). For more details on power supply requirements, see Application Note XAPP158 on <a href="https://www.xilinx.com">www.xilinx.com</a>. | Product | Description <sup>(2)</sup> | Current Requirement <sup>(1,3)</sup> | | | |---------------------------------|---------------------------------|--------------------------------------|--|--| | Virtex Family, Commercial Grade | Minimum required current supply | 500 mA | | | | Virtex Family, Industrial Grade | Minimum required current supply | 2 A | | | #### Notes: - Ramp rate used for this specification is from 0 2.7 VDC. Peak current occurs on or near the internal power-on reset threshold of 1.0V and lasts for less than 3 ms. - Devices are guaranteed to initialize properly with the minimum current available from the power supply as noted above. - 3. Larger currents can result if ramp rates are forced to be faster. # **DC Input and Output Levels** Values for $V_{IL}$ and $V_{IH}$ are recommended input voltages. Values for $I_{OL}$ and $I_{OH}$ are guaranteed output currents over the recommended operating conditions at the $V_{OL}$ and $V_{OH}$ test points. Only selected standards are tested. These are chosen to ensure that all standards meet their specifications. The selected standards are tested at minimum $V_{CCO}$ for each standard with the respective $V_{OL}$ and $V_{OH}$ voltage levels shown. Other standards are sample tested. | Input/Output | | V <sub>IL</sub> | VI | Н | V <sub>OL</sub> | V <sub>OH</sub> | I <sub>OL</sub> | I <sub>OH</sub> | |-----------------------|--------|-------------------------|-------------------------|------------------------|-------------------------|-------------------------|-----------------|-----------------| | Standard | V, min | V, max | V, min | V, max | V, Max | V, Min | mA | mA | | LVTTL <sup>(1)</sup> | - 0.5 | 0.8 | 2.0 | 5.5 | 0.4 | 2.4 | 24 | -24 | | LVCMOS2 | - 0.5 | .7 | 1.7 | 5.5 | 0.4 | 1.9 | 12 | -12 | | PCI, 3.3 V | - 0.5 | 44% V <sub>CCINT</sub> | 60% V <sub>CCINT</sub> | V <sub>CCO</sub> + 0.5 | 10% V <sub>CCO</sub> | 90% V <sub>CCO</sub> | Note 2 | Note 2 | | PCI, 5.0 V | - 0.5 | 0.8 | 2.0 | 5.5 | 0.55 | 2.4 | Note 2 | Note 2 | | GTL | - 0.5 | V <sub>REF</sub> - 0.05 | V <sub>REF</sub> + 0.05 | 3.6 | 0.4 | n/a | 40 | n/a | | GTL+ | - 0.5 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.6 | n/a | 36 | n/a | | HSTL I <sup>(3)</sup> | - 0.5 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.4 | V <sub>CCO</sub> - 0.4 | 8 | -8 | | HSTL III | - 0.5 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.4 | V <sub>CCO</sub> - 0.4 | 24 | -8 | | HSTL IV | - 0.5 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.4 | V <sub>CCO</sub> - 0.4 | 48 | -8 | | SSTL3 I | - 0.5 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.6 | V <sub>REF</sub> + 0.6 | 8 | -8 | | SSTL3 II | - 0.5 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.8 | V <sub>REF</sub> + 0.8 | 16 | -16 | | SSTL2 I | - 0.5 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.61 | V <sub>REF</sub> + 0.61 | 7.6 | -7.6 | | SSTL2 II | - 0.5 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.80 | V <sub>REF</sub> + 0.80 | 15.2 | -15.2 | | CTT | - 0.5 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | V <sub>REF</sub> - 0.4 | V <sub>REF</sub> + 0.4 | 8 | -8 | | AGP | - 0.5 | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 3.6 | 10% V <sub>CCO</sub> | 90% V <sub>CCO</sub> | Note 2 | Note 2 | - V<sub>OL</sub> and V<sub>OH</sub> for lower drive currents are sample tested. - 2. Tested according to the relevant specifications. - DC input and output levels for HSTL18 (HSTL I/O standard with V<sub>CCO</sub> of 1.8 V) are provided in an HSTL white paper on www.xilinx.com. | | | | | Speed | Grade | | | |--------------------------------------------------------|--------------------|--------------------------------------------|---------|---------|------------|---------|---------| | Description | Description Device | | Min | -6 | -5 | -4 | Units | | Setup and Hold Times with resp register <sup>(1)</sup> | ect to Clock ( | CLK at IOB input | | Setup | Time / Hol | d Time | | | Pad, no delay | All | T <sub>IOPICK</sub> /T <sub>IOICKP</sub> | 0.8 / 0 | 1.6 / 0 | 1.8 / 0 | 2.0 / 0 | ns, min | | Pad, with delay | XCV50 | T <sub>IOPICKD</sub> /T <sub>IOICKPD</sub> | 1.9 / 0 | 3.7 / 0 | 4.1 / 0 | 4.7 / 0 | ns, min | | | XCV100 | | 1.9 / 0 | 3.7 / 0 | 4.1 / 0 | 4.7 / 0 | ns, min | | | XCV150 | | 1.9 / 0 | 3.8 / 0 | 4.3 / 0 | 4.9 / 0 | ns, min | | | XCV200 | | 2.0 / 0 | 3.9 / 0 | 4.4 / 0 | 5.0 / 0 | ns, min | | | XCV300 | | 2.0 / 0 | 3.9 / 0 | 4.4 / 0 | 5.0 / 0 | ns, min | | | XCV400 | | 2.1 / 0 | 4.1 / 0 | 4.6 / 0 | 5.3 / 0 | ns, min | | | XCV600 | | 2.1 / 0 | 4.2 / 0 | 4.7 / 0 | 5.4 / 0 | ns, min | | | XCV800 | | 2.2 / 0 | 4.4 / 0 | 4.9 / 0 | 5.6 / 0 | ns, min | | | XCV1000 | | 2.3 / 0 | 4.5 / 0 | 5.0 / 0 | 5.8 / 0 | ns, min | | ICE input | All | T <sub>IOICECK</sub> /T <sub>IOCKICE</sub> | 0.37/ 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, max | | Set/Reset Delays | | | | | | | | | SR input (IFF, synchronous) | All | T <sub>IOSRCKI</sub> | 0.49 | 1.0 | 1.1 | 1.3 | ns, max | | SR input to IQ (asynchronous) | All | T <sub>IOSRIQ</sub> | 0.70 | 1.4 | 1.6 | 1.8 | ns, max | | GSR to output IQ | All | T <sub>GSRQ</sub> | 4.9 | 9.7 | 10.9 | 12.5 | ns, max | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. <sup>2.</sup> Input timing for LVTTL is measured at 1.4 V. For other I/O standards, see Table 3. # **IOB Output Switching Characteristics Standard Adjustments** Output delays terminating at a pad are specified for LVTTL with 12 mA drive and fast slew rate. For other standards, adjust the delays by the values shown. | | | | Speed | Grade | | Unit | | |-----------------------------------------------------------------------|-------------------------|-------------------------|-------|-------|-------|-------|----| | Description | Symbol | Standard <sup>(1)</sup> | Min | -6 | -5 | -4 | s | | Output Delay Adjustments | | | | | | | | | Standard-specific adjustments for | T <sub>OLVTTL_S2</sub> | LVTTL, Slow, 2 mA | 4.2 | 14.7 | 15.8 | 17.0 | ns | | output delays terminating at pads (based on standard capacitive load, | T <sub>OLVTTL_S4</sub> | 4 mA | 2.5 | 7.5 | 8.0 | 8.6 | ns | | Csl) | T <sub>OLVTTL_S6</sub> | 6 mA | 1.8 | 4.8 | 5.1 | 5.6 | ns | | | T <sub>OLVTTL_S8</sub> | 8 mA | 1.2 | 3.0 | 3.3 | 3.5 | ns | | | T <sub>OLVTTL_S12</sub> | 12 mA | 1.0 | 1.9 | 2.1 | 2.2 | ns | | | T <sub>OLVTTL_S16</sub> | 16 mA | 0.9 | 1.7 | 1.9 | 2.0 | ns | | | T <sub>OLVTTL_S24</sub> | 24 mA | 0.8 | 1.3 | 1.4 | 1.6 | ns | | | T <sub>OLVTTL_F2</sub> | LVTTL, Fast, 2mA | 1.9 | 13.1 | 14.0 | 15.1 | ns | | | T <sub>OLVTTL_F4</sub> | 4 mA | 0.7 | 5.3 | 5.7 | 6.1 | ns | | | T <sub>OLVTTL_F6</sub> | 6 mA | 0.2 | 3.1 | 3.3 | 3.6 | ns | | | T <sub>OLVTTL_F8</sub> | 8 mA | 0.1 | 1.0 | 1.1 | 1.2 | ns | | | T <sub>OLVTTL_F12</sub> | 12 mA | 0 | 0 | 0 | 0 | ns | | | T <sub>OLVTTL_F16</sub> | 16 mA | -0.10 | -0.05 | -0.05 | -0.05 | ns | | | T <sub>OLVTTL_F24</sub> | 24 mA | -0.10 | -0.20 | -0.21 | -0.23 | ns | | | T <sub>OLVCMOS2</sub> | LVCMOS2 | 0.10 | 0.10 | 0.11 | 0.12 | ns | | | T <sub>OPCl33_3</sub> | PCI, 33 MHz, 3.3 V | 0.50 | 2.3 | 2.5 | 2.7 | ns | | | T <sub>OPCl33_5</sub> | PCI, 33 MHz, 5.0 V | 0.40 | 2.8 | 3.0 | 3.3 | ns | | | T <sub>OPCI66_3</sub> | PCI, 66 MHz, 3.3 V | 0.10 | -0.40 | -0.42 | -0.46 | ns | | | T <sub>OGTL</sub> | GTL | 0.6 | 0.50 | 0.54 | 0.6 | ns | | | T <sub>OGTLP</sub> | GTL+ | 0.7 | 0.8 | 0.9 | 1.0 | ns | | | T <sub>OHSTL_I</sub> | HSTL I | 0.10 | -0.50 | -0.53 | -0.5 | ns | | | T <sub>OHSTL_III</sub> | HSTL III | -0.10 | -0.9 | -0.9 | -1.0 | ns | | | T <sub>OHSTL_IV</sub> | HSTL IV | -0.20 | -1.0 | -1.0 | -1.1 | ns | | | T <sub>OSSTL2_I</sub> | SSTL2 I | -0.10 | -0.50 | -0.53 | -0.5 | ns | | | T <sub>OSSLT2_II</sub> | SSTL2 II | -0.20 | -0.9 | -0.9 | -1.0 | ns | | | T <sub>OSSTL3_I</sub> | SSTL3 I | -0.20 | -0.50 | -0.53 | -0.5 | ns | | | T <sub>OSSTL3_II</sub> | SSTL3 II | -0.30 | -1.0 | -1.0 | -1.1 | ns | | | T <sub>OCTT</sub> | CTT | 0 | -0.6 | -0.6 | -0.6 | ns | | | T <sub>OAGP</sub> | AGP | 0 | -0.9 | -0.9 | -1.0 | ns | <sup>1.</sup> Output timing is measured at 1.4 V with 35 pF external capacitive load for LVTTL. For other I/O standards and different loads, see Table 2 and Table 3. # **Clock Distribution Guidelines** | | | | Speed Grade | | | | |------------------------------------------|---------|-----------------------|-------------|------|------|---------| | Description | Device | Symbol | -6 | -5 | -4 | Units | | Global Clock Skew <sup>(1)</sup> | | | | | | | | Global Clock Skew between IOB Flip-flops | XCV50 | T <sub>GSKEWIOB</sub> | 0.10 | 0.12 | 0.14 | ns, max | | | XCV100 | | 0.12 | 0.13 | 0.15 | ns, max | | | XCV150 | | 0.12 | 0.13 | 0.15 | ns, max | | | XCV200 | | 0.13 | 0.14 | 0.16 | ns, max | | | XCV300 | | 0.14 | 0.16 | 0.18 | ns, max | | | XCV400 | | 0.13 | 0.13 | 0.14 | ns, max | | | XCV600 | | 0.14 | 0.15 | 0.17 | ns, max | | | XCV800 | | 0.16 | 0.17 | 0.20 | ns, max | | | XCV1000 | | 0.20 | 0.23 | 0.25 | ns, max | #### Notes: # **Clock Distribution Switching Characteristics** | | | Speed Grade | | | | | |-----------------------------------------|-------------------|-------------|-----|------------|-----|---------| | Description | Symbol | Min | -6 | <b>-</b> 5 | -4 | Units | | GCLK IOB and Buffer | | | | | | | | Global Clock PAD to output. | T <sub>GPIO</sub> | 0.33 | 0.7 | 0.8 | 0.9 | ns, max | | Global Clock Buffer I input to O output | T <sub>GIO</sub> | 0.34 | 0.7 | 0.8 | 0.9 | ns, max | <sup>1.</sup> These clock-skew delays are provided for guidance only. They reflect the delays encountered in a typical design under worst-case conditions. Precise values for a particular design are provided by the timing analyzer. ## **Minimum Clock-to-Out for Virtex Devices** | | With DLL | | | | | With | out DLL | | | | | |--------------|-------------|-----|------|------|------|------|---------|------|------|-------|-------| | I/O Standard | All Devices | V50 | V100 | V150 | V200 | V300 | V400 | V600 | V800 | V1000 | Units | | *LVTTL_S2 | 5.2 | 6.0 | 6.0 | 6.0 | 6.0 | 6.1 | 6.1 | 6.1 | 6.1 | 6.1 | ns | | *LVTTL_S4 | 3.5 | 4.3 | 4.3 | 4.3 | 4.3 | 4.4 | 4.4 | 4.4 | 4.4 | 4.4 | ns | | *LVTTL_S6 | 2.8 | 3.6 | 3.6 | 3.6 | 3.6 | 3.7 | 3.7 | 3.7 | 3.7 | 3.7 | ns | | *LVTTL_S8 | 2.2 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.1 | 3.2 | 3.2 | 3.2 | ns | | *LVTTL_S12 | 2.0 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 2.9 | 3.0 | 3.0 | 3.0 | ns | | *LVTTL_S16 | 1.9 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.8 | 2.9 | 2.9 | 2.9 | ns | | *LVTTL_S24 | 1.8 | 2.6 | 2.6 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.7 | 2.8 | ns | | *LVTTL_F2 | 2.9 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.8 | 3.9 | 3.9 | 3.9 | ns | | *LVTTL_F4 | 1.7 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.7 | 2.7 | 2.7 | ns | | *LVTTL_F6 | 1.2 | 2.0 | 2.0 | 2.0 | 2.1 | 2.1 | 2.1 | 2.1 | 2.1 | 2.2 | ns | | *LVTTL_F8 | 1.1 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | ns | | *LVTTL_F12 | 1.0 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | ns | | *LVTTL_F16 | 0.9 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | ns | | *LVTTL_F24 | 0.9 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | ns | | LVCMOS2 | 1.1 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 2.1 | ns | | PCI33_3 | 1.5 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | 2.4 | 2.5 | 2.5 | 2.5 | ns | | PCI33_5 | 1.4 | 2.2 | 2.2 | 2.3 | 2.3 | 2.3 | 2.3 | 2.3 | 2.3 | 2.4 | ns | | PCI66_3 | 1.1 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | 2.1 | 2.1 | ns | | GTL | 1.6 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.5 | 2.6 | 2.6 | 2.6 | ns | | GTL+ | 1.7 | 2.5 | 2.5 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.6 | 2.7 | ns | | HSTL I | 1.1 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | 2.0 | 2.0 | 2.0 | 2.0 | ns | | HSTL III | 0.9 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | 1.9 | ns | | HSTL IV | 0.8 | 1.6 | 1.6 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | ns | | SSTL2 I | 0.9 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | 1.8 | 1.8 | 1.8 | ns | | SSTL2 II | 0.8 | 1.6 | 1.6 | 1.6 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | ns | | SSTL3 I | 0.8 | 1.6 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.7 | 1.8 | 1.8 | ns | | SSTL3 II | 0.7 | 1.5 | 1.5 | 1.6 | 1.6 | 1.6 | 1.6 | 1.6 | 1.6 | 1.7 | ns | | CTT | 1.0 | 1.8 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | ns | | AGP | 1.0 | 1.8 | 1.8 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 1.9 | 2.0 | ns | <sup>\*</sup>S = Slow Slew Rate, F = Fast Slew Rate <sup>1.</sup> Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible IOB and CLB flip-flops are clocked by the global clock net. <sup>2.</sup> Input and output timing is measured at 1.4 V for LVTTL. For other I/O standards, see Table 3. In all cases, an 8 pF external capacitive load is used. | Date | Version | Revision | | | | | |----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 01/00 | 1.9 | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes. | | | | | | 03/00 | 2.0 | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration. | | | | | | 05/00 | 2.1 | Modified "Pins not listed" statement. Speed grade update to Final status. | | | | | | 05/00 | 2.2 | Modified Table 18. | | | | | | 09/00 | 2.3 | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> | | | | | | 10/00 | 2.4 | <ul> <li>Corrected Pinout information for devices in the BG256, BG432, and BG560 packages in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul> | | | | | | 04/02/01 | 2.5 | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See the Virtex Data Sheet section.</li> </ul> | | | | | | 04/19/01 | 2.6 | Clarified TIOCKP and TIOCKON IOB Output Switching Characteristics descriptors. | | | | | | 07/19/01 | 2.7 | Under Absolute Maximum Ratings, changed (T <sub>SOL</sub> ) to 220 °C. | | | | | | 07/26/01 | 2.8 | Removed T <sub>SOL</sub> parameter and added footnote to <b>Absolute Maximum Ratings</b> table. | | | | | | 10/29/01 | 2.9 | <ul> <li>Updated the speed grade designations used in data sheets, and added Table 1, which<br/>shows the current speed grade designation for each device.</li> </ul> | | | | | | 02/01/02 | 3.0 | Added footnote to DC Input and Output Levels table. | | | | | | 07/19/02 | 3.1 | <ul> <li>Removed mention of MIL-M-38510/605 specification.</li> <li>Added link to xapp158 from the Power-On Power Supply Requirements section.</li> </ul> | | | | | | 09/10/02 | 3.2 | Added Clock CLK to IOB Input Switching Characteristics and IOB Output Switching Characteristics. | | | | | | 03/01/13 | 4.0 | The products listed in this data sheet are obsolete. See XCN10016 for further information. | | | | | # **Virtex Data Sheet** The Virtex Data Sheet contains the following modules: - DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1) - DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2) - DS003-3, Virtex 2.5V FPGAs: DC and Switching Characteristics (Module 3) - DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4) Table 4: Virtex Pinout Tables (Fine-Pitch BGA) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |-----------|--------|-------|-------|-------|-------| | GCK0 | All | N8 | W12 | AA14 | AW19 | | GCK1 | All | R8 | Y11 | AB13 | AU22 | | GCK2 | All | C9 | A11 | C13 | D21 | | GCK3 | All | B8 | C11 | E13 | A20 | | M0 | All | N3 | AB2 | AD4 | AT37 | | M1 | All | P2 | U5 | W7 | AU38 | | M2 | All | R3 | Y4 | AB6 | AT35 | | CCLK | All | D15 | B22 | D24 | E4 | | PROGRAM | All | P15 | W20 | AA22 | AT5 | | DONE | All | R14 | Y19 | AB21 | AU5 | | INIT | All | N15 | V19 | Y21 | AU2 | | BUSY/DOUT | All | C15 | C21 | E23 | E3 | | D0/DIN | All | D14 | D20 | F22 | C2 | | D1 | All | E16 | H22 | K24 | P4 | | D2 | All | F15 | H20 | K22 | P3 | | D3 | All | G16 | K20 | M22 | R1 | | D4 | All | J16 | N22 | R24 | AD3 | | D5 | All | M16 | R21 | U23 | AG2 | | D6 | All | N16 | T22 | V24 | AH1 | | D7 | All | N14 | Y21 | AB23 | AR4 | | WRITE | All | C13 | A20 | C22 | B4 | | CS | All | B13 | C19 | E21 | D5 | | TDI | All | A15 | B20 | D22 | В3 | | TDO | All | B14 | A21 | C23 | C4 | | TMS | All | D3 | D3 | F5 | E36 | | TCK | All | C4 | C4 | E6 | C36 | | DXN | All | R4 | Y5 | AB7 | AV37 | | DXP | All | P4 | V6 | Y8 | AU35 | Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |-------------------------------------------------------------|------------|----------|---------------|----------------------------|--------------------------------| | V <sub>REF</sub> , Bank 1 | XCV50 | B9, C11 | N/A | N/A | N/A | | (VREF pins are listed | XCV100/150 | + E11 | A18, B13, E14 | N/A | N/A | | incrementally. Connect all pins listed for both | XCV200/300 | + A14 | + A19 | N/A | N/A | | the required device and all smaller devices | XCV400 | N/A | N/A | A14, C20, C21,<br>D15, G16 | N/A | | listed in the same package.) Within each bank, if | XCV600 | N/A | N/A | + B19 | B6, B8, B18,<br>D11, D13, D17 | | input reference voltage | XCV800 | N/A | N/A | + A17 | + B14 | | is not required, all V <sub>REF</sub> pins are general I/O. | XCV1000 | N/A | N/A | N/A | + B5 | | V <sub>REF</sub> , Bank 2 | XCV50 | F13, H13 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + F14 | F21, H18, K21 | N/A | N/A | | incrementally. Connect all pins listed for both | XCV200/300 | + E13 | + D22 | N/A | N/A | | the required device and all smaller devices | XCV400 | N/A | N/A | F24, H23, K20,<br>M23, M26 | N/A | | listed in the same package.) Within each bank, if | XCV600 | N/A | N/A | + G26 | G1, H4, J1, L2,<br>V5, W3 | | input reference voltage | XCV800 | N/A | N/A | + K25 | + N1 | | is not required, all V <sub>REF</sub> pins are general I/O. | XCV1000 | N/A | N/A | N/A | + D2 | | V <sub>REF</sub> , Bank 3 | XCV50 | K16, L14 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + L13 | N21, R19, U21 | N/A | N/A | | incrementally. Connect all pins listed for both | XCV200/300 | + M13 | + U20 | N/A | N/A | | the required device and all smaller devices | XCV400 | N/A | N/A | R23, R25, U21,<br>W22, W23 | N/A | | listed in the same package.) Within each bank, if | XCV600 | N/A | N/A | + W26 | AC1, AJ2, AK3,<br>AL4, AR1, Y1 | | input reference voltage | XCV800 | N/A | N/A | + U25 | + AF3 | | is not required, all V <sub>REF</sub> pins are general I/O. | XCV1000 | N/A | N/A | N/A | + AP4 | Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |-------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>REF</sub> , Bank 7 | XCV50 | C1, H3 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + D1 | E2, H4, K3 | N/A | N/A | | incrementally. Connect all pins listed for both | XCV200/300 | + B1 | + D2 | N/A | N/A | | the required device and all smaller devices | XCV400 | N/A | N/A | F4, G4, K6, M2,<br>M5 | N/A | | listed in the same package.) | XCV600 | N/A | N/A | + H1 | E38, G38, L36,<br>N36, U36, U38 | | Within each bank, if input reference voltage | XCV800 | N/A | N/A | + K1 | + N38 | | is not required, all V <sub>REF</sub> pins are general I/O. | XCV1000 | N/A | N/A | N/A | + F36 | | GND | All | A1, A16, B2,<br>B15, F6, F7,<br>F10, F11,<br>G6, G7, G8,<br>G9, G10,<br>G11, H7,<br>H8, H9, H10,<br>J7, J8, J9,<br>J10, K6, K7,<br>K8, K9, K10,<br>K11, L6, L7,<br>L10, L11,<br>R2, R15, T1,<br>T16 | A1, A22, B2, B21, C3, C20, J9, J10, J11, J12, J13, J14, K9, K10, K11, K12, K13, K14, L9, L10, L11, L12, L13, L14, M9, M10, M11, M12, M13, M14, N9, N10, N11, N12, N13, N14, P9, P10, P11, P12, P13, P14, Y3, Y20, AA2, AA21, AB1, AB22 | A1, A26, B2, B9, B14, B18, B25, C3, C24, D4, D23, E5, E22, J2, J25, K10, K11, K12, K13, K14, K15, K16, K17, L10, L11, L12, L13, L14, L15, L16, L17, M10, M11, M12, M13, M14, M15, M16, M17, N2, N10, N11, N12, N13, N14, N15, N16, N17, P10, P11, P12, P13, P14, P15, P16, P17, P25, R10, R11, R12, R13, R14, R15, R16, R17, T10, T11, T12, T13, T14, T15, T16, T17, U10, U11, U12, U13, U14, U15, U16, U17, V2, V25, AB5, AB22, AC4, AC23, AD3, AD24, AE2, AE9, AE13, AE18, AE25, AF1, AF26 | A1, A2, A3, A37, A38, A39, AA5, AA35, AH4, AH5, AH35, AR19, AR20, AR21, AR28, AR35, AT4, AT12, AT20, AT28, AT36, AU1, AU3, AU20, AU37, AU39, AV1, AV2, AV38, AV39, AW1, AW2, AW3, AW37, AW38, AW37, AW38, AW39, B1, B2, B38, B39, C1, C3, C20, C37, C39, D4, D12, D20, D28, D36, E5, E12, E19, E20, E21, E28, E35, M4, M5, M35, M36, W5, W35, Y3, Y4, Y5, Y35, Y36, Y37 | # **TQ144 Pin Function Diagram** Figure 2: TQ144 Pin Function Diagram # **BG256 Pin Function Diagram** Figure 4: BG256 Pin Function Diagram # **FG676 Pin Function Diagram** Figure 10: FG676 Pin Function Diagram #### Notes: Packages FG456 and FG676 are layout compatible. # FG680 Pin Function Diagram Figure 11: FG680 Pin Function Diagram