Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 4704 | | Number of Logic Elements/Cells | 21168 | | Total RAM Bits | 114688 | | Number of I/O | 512 | | Number of Gates | 888439 | | Voltage - Supply | 2.375V ~ 2.625V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 680-LBGA Exposed Pad | | Supplier Device Package | 680-FTEBGA (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xcv800-5fg680i | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Virtex Device/Package Combinations and Maximum I/O Table 3: Virtex Family Maximum User I/O by Device/Package (Excluding Dedicated Clock Pins) | Package | XCV50 | XCV100 | XCV150 | XCV200 | XCV300 | XCV400 | XCV600 | XCV800 | XCV1000 | |---------|-------|--------|--------|--------|--------|--------|--------|--------|---------| | CS144 | 94 | 94 | | | | | | | | | TQ144 | 98 | 98 | | | | | | | | | PQ240 | 166 | 166 | 166 | 166 | 166 | | | | | | HQ240 | | | | | | 166 | 166 | 166 | | | BG256 | 180 | 180 | 180 | 180 | | | | | | | BG352 | | | 260 | 260 | 260 | | | | | | BG432 | | | | | 316 | 316 | 316 | 316 | | | BG560 | | | | | | 404 | 404 | 404 | 404 | | FG256 | 176 | 176 | 176 | 176 | | | | | | | FG456 | | | 260 | 284 | 312 | | | | | | FG676 | | | | | | 404 | 444 | 444 | | | FG680 | | | | | | | 512 | 512 | 512 | # **Virtex Ordering Information** Figure 1: Virtex Ordering Information more I/O pins convert to $V_{REF}$ pins. Since these are always a superset of the $V_{REF}$ pins used for smaller devices, it is possible to design a PCB that permits migration to a larger device if necessary. All the $V_{REF}$ pins for the largest device anticipated must be connected to the $V_{REF}$ voltage, and not used for I/O. In smaller devices, some $V_{CCO}$ pins used in larger devices do not connect within the package. These unconnected pins can be left unconnected externally, or can be connected to the $V_{CCO}$ voltage to permit migration to a larger device if necessary. In TQ144 and PQ/HQ240 packages, all $V_{CCO}$ pins are bonded together internally, and consequently the same $V_{CCO}$ voltage must be connected to all of them. In the CS144 package, bank pairs that share a side are interconnected internally, permitting four choices for $V_{CCO}$ . In both cases, the $V_{REF}$ pins remain internally connected as eight banks, and can be used as described previously. # **Configurable Logic Block** The basic building block of the Virtex CLB is the logic cell (LC). An LC includes a 4-input function generator, carry logic, and a storage element. The output from the function generator in each LC drives both the CLB output and the D input of the flip-flop. Each Virtex CLB contains four LCs, organized in two similar slices, as shown in Figure 4. Figure 5 shows a more detailed view of a single slice. In addition to the four basic LCs, the Virtex CLB contains logic that combines function generators to provide functions of five or six inputs. Consequently, when estimating the number of system gates provided by a given device, each CLB counts as 4.5 LCs. # Look-Up Tables Virtex function generators are implemented as 4-input look-up tables (LUTs). In addition to operating as a function generator, each LUT can provide a 16 x 1-bit synchronous RAM. Furthermore, the two LUTs within a slice can be combined to create a 16 x 2-bit or 32 x 1-bit synchronous RAM, or a 16x1-bit dual-port synchronous RAM. The Virtex LUT can also provide a 16-bit shift register that is ideal for capturing high-speed or burst-mode data. This mode can also be used to store data in applications such as Digital Signal Processing. ## Storage Elements The storage elements in the Virtex slice can be configured either as edge-triggered D-type flip-flops or as level-sensitive latches. The D inputs can be driven either by the function generators within the slice or directly from slice inputs, bypassing the function generators. In addition to Clock and Clock Enable signals, each Slice has synchronous set and reset signals (SR and BY). SR forces a storage element into the initialization state specified for it in the configuration. BY forces it into the opposite state. Alternatively, these signals can be configured to operate asynchronously. All of the control signals are independently invertible, and are shared by the two flip-flops within the slice. Figure 4: 2-Slice Virtex CLB Figure 5: Detailed View of Virtex Slice ### Additional Logic The F5 multiplexer in each slice combines the function generator outputs. This combination provides either a function generator that can implement any 5-input function, a 4:1 multiplexer, or selected functions of up to nine inputs. Similarly, the F6 multiplexer combines the outputs of all four function generators in the CLB by selecting one of the F5-multiplexer outputs. This permits the implementation of any 6-input function, an 8:1 multiplexer, or selected functions of up to 19 inputs. Each CLB has four direct feedthrough paths, one per LC. These paths provide extra data input lines or additional local routing that does not consume logic resources. ### Arithmetic Logic Dedicated carry logic provides fast arithmetic carry capability for high-speed arithmetic functions. The Virtex CLB supports two separate carry chains, one per Slice. The height of the carry chains is two bits per CLB. The arithmetic logic includes an XOR gate that allows a 1-bit full adder to be implemented within an LC. In addition, a dedicated AND gate improves the efficiency of multiplier implementation. The dedicated carry path can also be used to cascade function generators for implementing wide logic functions. #### **BUFTs** Each Virtex CLB contains two 3-state drivers (BUFTs) that can drive on-chip busses. See **Dedicated Routing**, page 7. Each Virtex BUFT has an independent 3-state control pin and an independent input pin. ### **Block SelectRAM** Virtex FPGAs incorporate several large block SelectRAM memories. These complement the distributed LUT SelectRAMs that provide shallow RAM structures implemented in CLBs. Block SelectRAM memory blocks are organized in columns. All Virtex devices contain two such columns, one along each vertical edge. These columns extend the full height of the chip. Each memory block is four CLBs high, and consequently, a Virtex device 64 CLBs high contains 16 memory blocks per column, and a total of 32 blocks. Table 3 shows the amount of block SelectRAM memory that is available in each Virtex device. Table 3: Virtex Block SelectRAM Amounts | Device | # of Blocks | Total Block SelectRAM Bits | |---------|-------------|----------------------------| | XCV50 | 8 | 32,768 | | XCV100 | 10 | 40,960 | | XCV150 | 12 | 49,152 | | XCV200 | 14 | 57,344 | | XCV300 | 16 | 65,536 | | XCV400 | 20 | 81,920 | | XCV600 | 24 | 98,304 | | XCV800 | 28 | 114,688 | | XCV1000 | 32 | 131,072 | ers with a common user interface regardless of their choice of entry and verification tools. The XDM software simplifies the selection of implementation options with pull-down menus and on-line help. Application programs ranging from schematic capture to Placement and Routing (PAR) can be accessed through the XDM software. The program command sequence is generated prior to execution, and stored for documentation. Several advanced software features facilitate Virtex design. RPMs, for example, are schematic-based macros with relative location constraints to guide their placement. They help ensure optimal implementation of common functions. For HDL design entry, the Xilinx FPGA Foundation development system provides interfaces to the following synthesis design environments. - Synopsys (FPGA Compiler, FPGA Express) - Exemplar (Spectrum) - Synplicity (Synplify) For schematic design entry, the Xilinx FPGA Foundation and alliance development system provides interfaces to the following schematic-capture design environments. - Mentor Graphics V8 (Design Architect, QuickSim II) - Viewlogic Systems (Viewdraw) Third-party vendors support many other environments. A standard interface-file specification, Electronic Design Interchange Format (EDIF), simplifies file transfers into and out of the development system. Virtex FPGAs supported by a unified library of standard functions. This library contains over 400 primitives and macros, ranging from 2-input AND gates to 16-bit accumulators, and includes arithmetic functions, comparators, counters, data registers, decoders, encoders, I/O functions, latches, Boolean functions, multiplexers, shift registers, and barrel shifters. The "soft macro" portion of the library contains detailed descriptions of common logic functions, but does not contain any partitioning or placement information. The performance of these macros depends, therefore, on the partitioning and placement obtained during implementation. RPMs, on the other hand, do contain predetermined partitioning and placement information that permits optimal implementation of these functions. Users can create their own library of soft macros or RPMs based on the macros and primitives in the standard library. The design environment supports hierarchical design entry, with high-level schematics that comprise major functional blocks, while lower-level schematics define the logic in these blocks. These hierarchical design elements are automatically combined by the implementation tools. Different design entry tools can be combined within a hierarchical design, thus allowing the most convenient entry method to be used for each portion of the design. # **Design Implementation** The place-and-route tools (PAR) automatically provide the implementation flow described in this section. The partitioner takes the EDIF net list for the design and maps the logic into the architectural resources of the FPGA (CLBs and IOBs, for example). The placer then determines the best locations for these blocks based on their interconnections and the desired performance. Finally, the router interconnects the blocks. The PAR algorithms support fully automatic implementation of most designs. For demanding applications, however, the user can exercise various degrees of control over the process. User partitioning, placement, and routing information is optionally specified during the design-entry process. The implementation of highly structured designs can benefit greatly from basic floor planning. The implementation software incorporates Timing Wizard® timing-driven placement and routing. Designers specify timing requirements along entire paths during design entry. The timing path analysis routines in PAR then recognize these user-specified requirements and accommodate them. Timing requirements are entered on a schematic in a form directly relating to the system requirements, such as the targeted clock frequency, or the maximum allowable delay between two registers. In this way, the overall performance of the system along entire signal paths is automatically tailored to user-generated specifications. Specific timing information for individual nets is unnecessary. # **Design Verification** In addition to conventional software simulation, FPGA users can use in-circuit debugging techniques. Because Xilinx devices are infinitely reprogrammable, designs can be verified in real time without the need for extensive sets of software simulation vectors. The development system supports both software simulation and in-circuit debugging techniques. For simulation, the system extracts the post-layout timing information from the design database, and back-annotates this information into the net list for use by the simulator. Alternatively, the user can verify timing-critical portions of the design using the TRACE® static timing analyzer. For in-circuit debugging, the development system includes a download and readback cable. This cable connects the FPGA in the target system to a PC or workstation. After downloading the design into the FPGA, the designer can single-step the logic, readback the contents of the flip-flops, and so observe the internal logic state. Simple modifications can be downloaded into the system in a matter of minutes. ### Master-Serial Mode In master-serial mode, the CCLK output of the FPGA drives a Xilinx Serial PROM that feeds bit-serial data to the DIN input. The FPGA accepts this data on each rising CCLK edge. After the FPGA has been loaded, the data for the next device in a daisy-chain is presented on the DOUT pin after the rising CCLK edge. The interface is identical to slave-serial except that an internal oscillator is used to generate the configuration clock (CCLK). A wide range of frequencies can be selected for CCLK which always starts at a slow default frequency. Configuration bits then switch CCLK to a higher frequency for the remainder of the configuration. Switching to a lower frequency is prohibited. The CCLK frequency is set using the ConfigRate option in the bitstream generation software. The maximum CCLK frequency that can be selected is 60 MHz. When selecting a CCLK frequency, ensure that the serial PROM and any daisy-chained FPGAs are fast enough to support the clock rate. On power-up, the CCLK frequency is 2.5 MHz. This frequency is used until the ConfigRate bits have been loaded when the frequency changes to the selected ConfigRate. Unless a different frequency is specified in the design, the default ConfigRate is 4 MHz. Figure 12 shows a full master/slave system. In this system, the left-most device operates in master-serial mode. The remaining devices operate in slave-serial mode. The SPROM RESET pin is driven by $\overline{\text{INIT}}$ , and the $\overline{\text{CE}}$ input is driven by DONE. There is the potential for contention on the DONE pin, depending on the start-up sequence options chosen. Figure 14 shows the timing of master-serial configuration. Master-serial mode is selected by a <000> or <100> on the mode pins (M2, M1, M0). Table 8 shows the timing information for Figure 14. Figure 14: Master-Serial Mode Programming Switching Characteristics At power-up, $V_{CC}$ must rise from 1.0 V to $V_{CC}$ min in less than 50 ms, otherwise delay configuration by pulling PROGRAM Low until $V_{CC}$ is valid. The sequence of operations necessary to configure a Virtex FPGA serially appears in Figure 15. ### SelectMAP Mode The SelectMAP mode is the fastest configuration option. Byte-wide data is written into the FPGA with a BUSY flag controlling the flow of data. An external data source provides a byte stream, CCLK, a Chip Select $(\overline{CS})$ signal and a Write signal $(\overline{WRITE})$ . If BUSY is asserted (High) by the FPGA, the data must be held until BUSY goes Low. Data can also be read using the SelectMAP mode. If WRITE is not asserted, configuration data is read out of the FPGA as part of a readback operation. In the SelectMAP mode, multiple Virtex devices can be chained in parallel. DATA pins (D7:D0), CCLK, WRITE, BUSY, PROGRAM, DONE, and INIT can be connected in parallel between all the FPGAs. Note that the data is organized with the MSB of each byte on pin DO and the LSB of each byte on D7. The CS pins are kept separate, insuring that each FPGA can be selected individually. WRITE should be Low before loading the first bitstream and returned High after the last device has been programmed. Use $\overline{\text{CS}}$ to select the appropriate FPGA for loading the bitstream and sending the configuration data. at the end of the bitstream, deselect the loaded device and select the next target FPGA by setting its $\overline{\text{CS}}$ pin High. A free-running oscillator or other externally generated signal can be used for CCLK. The BUSY signal can be ignored for frequencies below 50 MHz. For details about frequencies above 50 MHz, see XAPP138, Virtex Configuration and Readback. Once all the devices have been programmed, the DONE pin goes High. # **DC Characteristics Over Recommended Operating Conditions** | Symbol | Description | 1 | Device | Min | Max | Units | |---------------------|--------------------------------------------------------------------------------|-------------------------------------|---------|----------|------|-------| | V <sub>DRINT</sub> | Data Retention V <sub>CCINT</sub> Voltage | | All | 2.0 | | V | | 21 | (below which configuration data can be | e lost) | | | | | | $V_{\mathrm{DRIO}}$ | Data Retention V <sub>CCO</sub> Voltage (below which configuration data can be | e lost) | All | 1.2 | | V | | I <sub>CCINTQ</sub> | Quiescent V <sub>CCINT</sub> supply current <sup>(1,3)</sup> | | XCV50 | | 50 | mA | | | | | XCV100 | | 50 | mA | | | | | XCV150 | | 50 | mA | | | | | XCV200 | | 75 | mA | | | | | XCV300 | | 75 | mA | | | | | XCV400 | | 75 | mA | | | | | XCV600 | | 100 | mA | | | | | XCV800 | | 100 | mA | | | | | XCV1000 | | 100 | mA | | Iccoq | Quiescent V <sub>CCO</sub> supply current <sup>(1)</sup> | | XCV50 | | 2 | mA | | | | | XCV100 | | 2 | mA | | | | | XCV150 | | 2 | mA | | | | | XCV200 | | 2 | mA | | | | | XCV300 | | 2 | mA | | | | | XCV400 | | 2 | mA | | | | | XCV600 | | 2 | mA | | | | | XCV800 | | 2 | mA | | | | | XCV1000 | | 2 | mA | | I <sub>REF</sub> | V <sub>REF</sub> current per V <sub>REF</sub> pin | | All | | 20 | μΑ | | ΙL | Input or output leakage current | | All | -10 | +10 | μΑ | | C <sub>IN</sub> | Input capacitance (sample tested) | BGA, PQ, HQ, packages | All | | 8 | pF | | I <sub>RPU</sub> | Pad pull-up (when selected) @ V <sub>in</sub> = 0 tested) | V, V <sub>CCO</sub> = 3.3 V (sample | All | Note (2) | 0.25 | mA | | I <sub>RPD</sub> | Pad pull-down (when selected) @ V <sub>in</sub> = | = 3.6 V (sample tested) | | Note (2) | 0.15 | mA | - 1. With no output current loads, no active input pull-up resistors, all I/O pins 3-stated and floating. - 2. Internal pull-up and pull-down resistors guarantee valid logic levels at unconnected input pins. These pull-up and pull-down resistors do not guarantee valid logic levels when input pins are connected to other circuits. - 3. Multiply I<sub>CCINTQ</sub> limit by two for industrial grade. # **Clock Distribution Guidelines** | | | | Sp | eed Gra | de | | |------------------------------------------|---------|-----------------------|------|---------|------|---------| | Description | Device | Symbol | -6 | -5 | -4 | Units | | Global Clock Skew <sup>(1)</sup> | | | | | | | | Global Clock Skew between IOB Flip-flops | XCV50 | T <sub>GSKEWIOB</sub> | 0.10 | 0.12 | 0.14 | ns, max | | | XCV100 | | 0.12 | 0.13 | 0.15 | ns, max | | | XCV150 | | 0.12 | 0.13 | 0.15 | ns, max | | | XCV200 | | 0.13 | 0.14 | 0.16 | ns, max | | | XCV300 | | 0.14 | 0.16 | 0.18 | ns, max | | | XCV400 | | 0.13 | 0.13 | 0.14 | ns, max | | | XCV600 | | 0.14 | 0.15 | 0.17 | ns, max | | | XCV800 | | 0.16 | 0.17 | 0.20 | ns, max | | | XCV1000 | | 0.20 | 0.23 | 0.25 | ns, max | #### Notes: # **Clock Distribution Switching Characteristics** | | | Speed Grade | | | | | |-----------------------------------------|-------------------|-------------|-----|------------|-----|---------| | Description | Symbol | Min | -6 | <b>-</b> 5 | -4 | Units | | GCLK IOB and Buffer | | | | | | | | Global Clock PAD to output. | T <sub>GPIO</sub> | 0.33 | 0.7 | 0.8 | 0.9 | ns, max | | Global Clock Buffer I input to O output | T <sub>GIO</sub> | 0.34 | 0.7 | 0.8 | 0.9 | ns, max | <sup>1.</sup> These clock-skew delays are provided for guidance only. They reflect the delays encountered in a typical design under worst-case conditions. Precise values for a particular design are provided by the timing analyzer. # I/O Standard Global Clock Input Adjustments | | | | Speed Grade | | Grade | | | |--------------------------------------------------------|------------------------|-------------------------|-------------|-------|-------|-------|------------| | Description | Symbol | Standard <sup>(1)</sup> | Min | -6 | -5 | -4 | Units | | Data Input Delay Adjustments | | | | | | | | | Standard-specific global clock input delay adjustments | T <sub>GPLVTTL</sub> | LVTTL | 0 | 0 | 0 | 0 | ns,<br>max | | | T <sub>GPLVCMOS</sub> | LVCMOS2 | -0.02 | -0.04 | -0.04 | -0.05 | ns,<br>max | | | T <sub>GPPCl33_3</sub> | PCI, 33 MHz, 3.3<br>V | -0.05 | -0.11 | -0.12 | -0.14 | ns,<br>max | | | T <sub>GPPCl33_5</sub> | PCI, 33 MHz, 5.0<br>V | 0.13 | 0.25 | 0.28 | 0.33 | ns,<br>max | | | T <sub>GPPCl66_3</sub> | PCI, 66 MHz, 3.3<br>V | -0.05 | -0.11 | -0.12 | -0.14 | ns,<br>max | | | T <sub>GPGTL</sub> | GTL | 0.7 | 0.8 | 0.9 | 0.9 | ns,<br>max | | | T <sub>GPGTLP</sub> | GTL+ | 0.7 | 0.8 | 0.8 | 0.8 | ns,<br>max | | | T <sub>GPHSTL</sub> | HSTL | 0.7 | 0.7 | 0.7 | 0.7 | ns,<br>max | | | T <sub>GPSSTL2</sub> | SSTL2 | 0.6 | 0.52 | 0.51 | 0.50 | ns,<br>max | | | T <sub>GPSSTL3</sub> | SSTL3 | 0.6 | 0.6 | 0.55 | 0.54 | ns,<br>max | | | T <sub>GPCTT</sub> | СТТ | 0.7 | 0.7 | 0.7 | 0.7 | ns,<br>max | | | T <sub>GPAGP</sub> | AGP | 0.6 | 0.54 | 0.53 | 0.52 | ns,<br>max | <sup>1.</sup> Input timing for GPLVTTL is measured at 1.4 V. For other I/O standards, see Table 3. # **CLB Switching Characteristics** Delays originating at F/G inputs vary slightly according to the input used. The values listed below are worst-case. Precise values are provided by the timing analyzer. | | | | Speed | Grade | | | |----------------------------------------------------------------------|------------------------------------------|----------|---------|---------|---------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Combinatorial Delays | | • | | | | | | 4-input function: F/G inputs to X/Y outputs | T <sub>ILO</sub> | 0.29 | 0.6 | 0.7 | 0.8 | ns, max | | 5-input function: F/G inputs to F5 output | T <sub>IF5</sub> | 0.32 | 0.7 | 0.8 | 0.9 | ns, max | | 5-input function: F/G inputs to X output | T <sub>IF5X</sub> | 0.36 | 0.8 | 0.8 | 1.0 | ns, max | | 6-input function: F/G inputs to Y output via F6 MUX | T <sub>IF6Y</sub> | 0.44 | 0.9 | 1.0 | 1.2 | ns, max | | 6-input function: F5IN input to Y output | T <sub>F5INY</sub> | 0.17 | 0.32 | 0.36 | 0.42 | ns, max | | Incremental delay routing through transparent latch to XQ/YQ outputs | T <sub>IFNCTL</sub> | 0.31 | 0.7 | 0.7 | 0.8 | ns, max | | BY input to YB output | T <sub>BYYB</sub> | 0.27 | 0.53 | 0.6 | 0.7 | ns, max | | Sequential Delays | | | | | | T. | | FF Clock CLK to XQ/YQ outputs | T <sub>CKO</sub> | 0.54 | 1.1 | 1.2 | 1.4 | ns, max | | Latch Clock CLK to XQ/YQ outputs | T <sub>CKLO</sub> | 0.6 | 1.2 | 1.4 | 1.6 | ns, max | | Setup and Hold Times before/after Clock CLK <sup>(1)</sup> | Setup Time / Hold Time | | | | | | | 4-input function: F/G Inputs | T <sub>ICK</sub> /T <sub>CKI</sub> | 0.6 / 0 | 1.2 / 0 | 1.4 / 0 | 1.5 / 0 | ns, min | | 5-input function: F/G inputs | T <sub>IF5CK</sub> /T <sub>CKIF5</sub> | 0.7 / 0 | 1.3 / 0 | 1.5 / 0 | 1.7 / 0 | ns, min | | 6-input function: F5IN input | T <sub>F5INCK</sub> /T <sub>CKF5IN</sub> | 0.46 / 0 | 1.0 / 0 | 1.1 / 0 | 1.2 / 0 | ns, min | | 6-input function: F/G inputs via F6 MUX | T <sub>IF6CK</sub> /T <sub>CKIF6</sub> | 0.8 / 0 | 1.5 / 0 | 1.7 / 0 | 1.9 / 0 | ns, min | | BX/BY inputs | $T_{DICK}/T_{CKDI}$ | 0.30 / 0 | 0.6 / 0 | 0.7 / 0 | 0.8 / 0 | ns, min | | CE input | $T_{CECK}/T_{CKCE}$ | 0.37 / 0 | 0.8 / 0 | 0.9 / 0 | 1.0 / 0 | ns, min | | SR/BY inputs (synchronous) | $T_{RCK}T_{CKR}$ | 0.33 / 0 | 0.7 / 0 | 0.8 / 0 | 0.9 / 0 | ns, min | | Clock CLK | | | | | | | | Minimum Pulse Width, High | T <sub>CH</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Minimum Pulse Width, Low | $T_CL$ | 0.8 | 1.5 | 1.7 | 2.0 | ns, min | | Set/Reset | | | | | | | | Minimum Pulse Width, SR/BY inputs | T <sub>RPW</sub> | 1.3 | 2.5 | 2.8 | 3.3 | ns, min | | Delay from SR/BY inputs to XQ/YQ outputs (asynchronous) | T <sub>RQ</sub> | 0.54 | 1.1 | 1.3 | 1.4 | ns, max | | Delay from GSR to XQ/YQ outputs | T <sub>IOGSRQ</sub> | 4.9 | 9.7 | 10.9 | 12.5 | ns, max | | Toggle Frequency (MHz) (for export control) | F <sub>TOG</sub> (MHz) | 625 | 333 | 294 | 250 | MHz | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. # **CLB Arithmetic Switching Characteristics** Setup times not listed explicitly can be approximated by decreasing the combinatorial delays by the setup time adjustment listed. Precise values are provided by the timing analyzer. | | | | Speed | Grade | | | |------------------------------------------------------------|-----------------------------------------|----------|---------|---------|---------|---------| | Description | Symbol | Min | -6 | -5 | -4 | Units | | Combinatorial Delays | | | | | • | • | | F operand inputs to X via XOR | T <sub>OPX</sub> | 0.37 | 0.8 | 0.9 | 1.0 | ns, max | | F operand input to XB output | T <sub>OPXB</sub> | 0.54 | 1.1 | 1.3 | 1.4 | ns, max | | F operand input to Y via XOR | T <sub>OPY</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, max | | F operand input to YB output | T <sub>OPYB</sub> | 0.8 | 1.5 | 1.7 | 2.0 | ns, max | | F operand input to COUT output | T <sub>OPCYF</sub> | 0.6 | 1.2 | 1.3 | 1.5 | ns, max | | G operand inputs to Y via XOR | T <sub>OPGY</sub> | 0.46 | 1.0 | 1.1 | 1.2 | ns, max | | G operand input to YB output | T <sub>OPGYB</sub> | 0.8 | 1.6 | 1.8 | 2.1 | ns, max | | G operand input to COUT output | T <sub>OPCYG</sub> | 0.7 | 1.3 | 1.4 | 1.6 | ns, max | | BX initialization input to COUT | T <sub>BXCY</sub> | 0.41 | 0.9 | 1.0 | 1.1 | ns, max | | CIN input to X output via XOR | T <sub>CINX</sub> | 0.21 | 0.41 | 0.46 | 0.53 | ns, max | | CIN input to XB | T <sub>CINXB</sub> | 0.02 | 0.04 | 0.05 | 0.06 | ns, max | | CIN input to Y via XOR | T <sub>CINY</sub> | 0.23 | 0.46 | 0.52 | 0.6 | ns, max | | CIN input to YB | T <sub>CINYB</sub> | 0.23 | 0.45 | 0.51 | 0.6 | ns, max | | CIN input to COUT output | T <sub>BYP</sub> | 0.05 | 0.09 | 0.10 | 0.11 | ns, max | | Multiplier Operation | | | | | | • | | F1/2 operand inputs to XB output via AND | T <sub>FANDXB</sub> | 0.18 | 0.36 | 0.40 | 0.46 | ns, max | | F1/2 operand inputs to YB output via AND | T <sub>FANDYB</sub> | 0.40 | 0.8 | 0.9 | 1.1 | ns, max | | F1/2 operand inputs to COUT output via AND | T <sub>FANDCY</sub> | 0.22 | 0.43 | 0.48 | 0.6 | ns, max | | G1/2 operand inputs to YB output via AND | T <sub>GANDYB</sub> | 0.25 | 0.50 | 0.6 | 0.7 | ns, max | | G1/2 operand inputs to COUT output via AND | T <sub>GANDCY</sub> | 0.07 | 0.13 | 0.15 | 0.17 | ns, max | | Setup and Hold Times before/after Clock CLK <sup>(1)</sup> | K <sup>(1)</sup> Setup Time / Hold Time | | | | | • | | CIN input to FFX | T <sub>CCKX</sub> /T <sub>CKCX</sub> | 0.50 / 0 | 1.0 / 0 | 1.2 / 0 | 1.3 / 0 | ns, min | | CIN input to FFY | T <sub>CCKY</sub> /T <sub>CKCY</sub> | 0.53 / 0 | 1.1 / 0 | 1.2 / 0 | 1.4 / 0 | ns, min | <sup>1.</sup> A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. # **Virtex Pin-to-Pin Input Parameter Guidelines** All devices are 100% functionally tested. Listed below are representative values for typical pin locations and normal clock loading. Values are expressed in nanoseconds unless otherwise noted # Global Clock Set-Up and Hold for LVTTL Standard, with DLL | | | | | Speed | Grade | | | | | | |--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------|-----------|-----------|-----------|------------|--|--|--| | Description | Symbol | Device | Min | -6 | -5 | -4 | Units | | | | | | nput Setup and Hold Time Relative to Global Clock Input Signal for LVTTL Standard. For data input with different standards, adjust the setup time delay by the values shown in Input Delay Adjustments. | | | | | | | | | | | No Delay<br>Global Clock and IFF, with DLL | T <sub>PSDLL</sub> /T <sub>PHDLL</sub> | XCV50 | 0.40 / -0.4 | 1.7 /-0.4 | 1.8 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV100 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV150 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV200 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV300 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV400 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV600 | 0.40 /0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV800 | 0.40 /-0.4 | 1.7 /-0.4 | 1.9 /-0.4 | 2.1 /-0.4 | ns,<br>min | | | | | | | XCV1000 | 0.40 /-0.4 | 1.7 /-0.4 | 1.9 /0.4 | 2.1 /-0.4 | ns,<br>min | | | | IFF = Input Flip-Flop or Latch - 2. DLL output jitter is already included in the timing calculation. - 3. A Zero "0" Hold Time listing indicates no hold time or a negative hold time. Negative values can not be guaranteed "best-case", but if a "0" is listed, there is no positive hold time. <sup>1.</sup> Set-up time is measured relative to the Global Clock input signal with the fastest route and the lightest load. Hold time is measured relative to the Global Clock input signal with the slowest route and heaviest load. # Virtex<sup>™</sup> 2.5 V Field Programmable Gate Arrays DS003-4 (v4.0) March 1, 2013 **Production Product Specification** # **Virtex Pin Definitions** Table 1: Special Purpose Pins | Pin Name | Dedicated<br>Pin | Direction | Description | | | | |------------------------------------------------|------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | GCK0, GCK1,<br>GCK2, GCK3 | Yes | Input | Clock input pins that connect to Global Clock Buffers. These pins becor user inputs when not needed for clocks. | | | | | M0, M1, M2 | Yes | Input | Mode pins are used to specify the configuration mode. | | | | | CCLK | Yes | Input or<br>Output | The configuration Clock I/O pin: it is an input for SelectMAP and slave-serial modes, and output in master-serial mode. After configuration, it is input only, logic level = Don't Care. | | | | | PROGRAM | Yes | Input | Initiates a configuration sequence when asserted Low. | | | | | DONE | Yes | Bidirectional | Indicates that configuration loading is complete, and that the start-up sequence is in progress. The output can be open drain. | | | | | INIT | No | Bidirectional<br>(Open-drain) | When Low, indicates that the configuration memory is being cleared. The pin becomes a user I/O after configuration. | | | | | BUSY/<br>DOUT | No | Output | In SelectMAP mode, BUSY controls the rate at which configuration data is loaded. The pin becomes a user I/O after configuration unless the SelectMAP port is retained. | | | | | | | | In bit-serial modes, DOUT provides header information to downstream devices in a daisy-chain. The pin becomes a user I/O after configuration. | | | | | D0/DIN,<br>D1, D2,<br>D3, D4,<br>D5, D6,<br>D7 | No | Input or<br>Output | In SelectMAP mode, D0 - D7 are configuration data pins. These pins become user I/Os after configuration unless the SelectMAP port is retained. In bit-serial modes, DIN is the single data input. This pin becomes a user | | | | | WRITE | No | Input | I/O after configuration. In SelectMAP mode, the active-low Write Enable signal. The pin becomes a user I/O after configuration unless the SelectMAP port is retained. | | | | | CS | No | Input | In SelectMAP mode, the active-low Chip Select signal. The pin becomes a user I/O after configuration unless the SelectMAP port is retained. | | | | | TDI, TDO,<br>TMS, TCK | Yes | Mixed | Boundary-scan Test-Access-Port pins, as defined in IEEE 1149.1. | | | | | DXN, DXP | Yes | N/A | Temperature-sensing diode pins. (Anode: DXP, cathode: DXN) | | | | | V <sub>CCINT</sub> | Yes | Input | Power-supply pins for the internal core logic. | | | | | V <sub>CCO</sub> | Yes | Input | Power-supply pins for the output drivers (subject to banking rules) | | | | | V <sub>REF</sub> | No | Input | Input threshold voltage pins. Become user I/Os when an external threshold voltage is not needed (subject to banking rules). | | | | | GND | Yes | Input | Ground | | | | <sup>© 1999-2013</sup> Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice. # **Virtex Pinout Information** ### **Pinout Tables** See <a href="https://www.xilinx.com">www.xilinx.com</a> for updates or additional pinout information. For convenience, Table 2, Table 3 and Table 4 list the locations of special-purpose and power-supply pins. Pins not listed are either user I/Os or not connected, depending on the device/package combination. See the Pinout Diagrams starting on page 17 for any pins not listed for a particular part/package combination. Table 2: Virtex Pinout Tables (Chip-Scale and QFP Packages) | Pin Name | Device | CS144 | TQ144 | PQ/HQ240 | |--------------------|--------|------------------------------------|------------------------------------|-------------------------------------------------------| | GCK0 | All | K7 | 90 | 92 | | GCK1 | All | M7 | 93 | 89 | | GCK2 | All | A7 | 19 | 210 | | GCK3 | All | A6 | 16 | 213 | | MO | All | M1 | 110 | 60 | | M1 | All | L2 | 112 | 58 | | M2 | All | N2 | 108 | 62 | | CCLK | All | B13 | 38 | 179 | | PROGRAM | All | L12 | 72 | 122 | | DONE | All | M12 | 74 | 120 | | INIT | All | L13 | 71 | 123 | | BUSY/DOUT | All | C11 | 39 | 178 | | D0/DIN | All | C12 | 40 | 177 | | D1 | All | E10 | 45 | 167 | | D2 | All | E12 | 47 | 163 | | D3 | All | F11 | 51 | 156 | | D4 | All | H12 | 59 | 145 | | D5 | All | J13 | 63 | 138 | | D6 | All | J11 | 65 | 134 | | D7 | All | K10 | 70 | 124 | | WRITE | All | C10 | 32 | 185 | | CS | All | D10 | 33 | 184 | | TDI | All | A11 | 34 | 183 | | TDO | All | A12 | 36 | 181 | | TMS | All | B1 | 143 | 2 | | TCK | All | C3 | 2 | 239 | | V <sub>CCINT</sub> | All | A9, B6, C5, G3,<br>G12, M5, M9, N6 | 10, 15, 25, 57, 84, 94,<br>99, 126 | 16, 32, 43, 77, 88, 104, 137, 148, 164, 198, 214, 225 | Table 3: Virtex Pinout Tables (BGA) (Continued) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VCCINT Notes: Superset includes all pins, including the ones in bold type. Subset excludes pins in bold type. In BG352, for XCV300 all the VCCINT pins in the superset must be connected. For XCV150/200, VCCINT pins in the subset must be connected, and pins in bold type can be left unconnected (these unconnected pins cannot be used as user I/O.) In BG432, for XCV400/600/800 all VCCINT pins in the superset must be connected. For XCV300, VCCINT pins in the superset must be connected. For XCV300, VCCINT pins in the subset must be connected, and pins in bold type can be left unconnected (these unconnected pins cannot be used as user I/O.) In BG560, for XCV800/1000 all VCCINT pins in the superset must be connected. For XCV400/600, VCCINT pins in the superset must be connected. For XCV400/600, VCCINT pins in the subset must be connected, and pins in bold type can be left unconnected (these unconnected pins cannot be used as user I/O.) | XCV50/100 | C10, D6,<br>D15, F4,<br>F17, L3,<br>L18, R4,<br>R17, U6,<br>U15, V10 | N/A | N/A | N/A | | | XCV150/200/300 | Same as<br>above | A20, C14,<br>D10, J24,<br>K4, P2, P25,<br>V24, W2,<br>AC10, AE14,<br>AE19,<br>B16, D12,<br>L1, L25,<br>R23, T1,<br>AF11, AF16 | A10, A17, B23,<br>C14, C19, K3,<br>K29, N2, N29,<br>T1, T29, W2,<br>W31, AB2,<br>AB30, AJ10,<br>AJ16, AK13,<br>AK19, AK22,<br>B26, C7, F1,<br>F30, AE29, AF1,<br>AH8, AH24 | N/A | | | XCV400/600/800/1000 | N/A | N/A | Same as above | A21, B14, B18,<br>B28, C24, E9,<br>E12, F2, H30,<br>J1, K32, N1,<br>N33, U5, U30,<br>Y2, Y31, AD2,<br>AD32, AG3,<br>AG31, AK8,<br>AK11, AK17,<br>AK20, AL14,<br>AL27, AN25,<br>B12, C22, M3,<br>N29, AB2,<br>AB32, AJ13,<br>AL22 | | V <sub>CCO</sub> , Bank 0 | All | D7, D8 | A17, B25,<br>D19 | A21, C29, D21 | A22, A26, A30,<br>B19, B32 | | V <sub>CCO</sub> , Bank 1 | All | D13, D14 | A10, D7,<br>D13 | A1, A11, D11 | A10, A16, B13,<br>C3, E5 | | V <sub>CCO</sub> , Bank 2 | All | G17, H17 | B2, H4, K1 | C3, L1, L4 | B2, D1, H1, M1,<br>R2 | | V <sub>CCO</sub> , Bank 3 | All | N17, P17 | P4, U1, Y4 | AA1, AA4, AJ3 | V1, AA2, AD1,<br>AK1, AL2 | | V <sub>CCO</sub> , Bank 4 | All | U13, U14 | AC8, AE2,<br>AF10 | AH11, AL1,<br>AL11 | AM2, AM15,<br>AN4, AN8, AN12 | | V <sub>CCO</sub> , Bank 5 | All | U7, U8 | AC14, AC20,<br>AF17 | AH21, AJ29,<br>AL21 | AL31, AM21,<br>AN18, AN24,<br>AN30 | | V <sub>CCO</sub> , Bank 6 | All | N4, P4 | U26, W23,<br>AE25 | AA28, AA31,<br>AL31 | W32, AB33,<br>AF33, AK33,<br>AM32 | Table 3: Virtex Pinout Tables (BGA) (Continued) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |---------------------------------------------------------------------------------------|------------|----------|------------------|-----------------------|----------------------------| | V <sub>CCO</sub> , Bank 7 | All | G4, H4 | G23, K26,<br>N23 | A31, L28, L31 | C32, D33, K33,<br>N32, T33 | | V <sub>REF</sub> , Bank 0 | XCV50 | A8, B4 | N/A | N/A | N/A | | (VREF pins are listed incrementally. Connect all | XCV100/150 | + A4 | A16,C19,<br>C21 | N/A | N/A | | pins listed for both the required device and all smaller devices listed in the | XCV200/300 | + A2 | + D21 | B19, D22, D24,<br>D26 | N/A | | same package.) | XCV400 | N/A | N/A | + C18 | A19, D20, | | Within each bank, if input | | | | | D26, E23, E27 | | reference voltage is not required, all V <sub>REF</sub> pins are | XCV600 | N/A | N/A | + C24 | + E24 | | general I/O. | XCV800 | N/A | N/A | + B21 | + E21 | | | XCV1000 | N/A | N/A | N/A | + D29 | | V <sub>REF</sub> , Bank 1 | XCV50 | A17, B12 | N/A | N/A | N/A | | (VREF pins are listed incrementally. Connect all | XCV100/150 | + B15 | B6, C9,<br>C12 | N/A | N/A | | pins listed for both the required device and all smaller devices listed in the | XCV200/300 | + B17 | + D6 | A13, B7,<br>C6, C10 | N/A | | same package.) Within each bank, if input reference voltage is not | XCV400 | N/A | N/A | + B15 | A6, D7,<br>D11, D16, E15 | | required, all V <sub>REF</sub> pins are | XCV600 | N/A | N/A | + D10 | + D10 | | general I/O. | XCV800 | N/A | N/A | + B12 | + D13 | | | XCV1000 | N/A | N/A | N/A | + E7 | | V <sub>REF</sub> , Bank 2 | XCV50 | C20, J18 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed incrementally. Connect all pins listed for both the | XCV100/150 | + F19 | E2, H2,<br>M4 | N/A | N/A | | required device and all smaller devices listed in the same package.) | XCV200/300 | + G18 | + D2 | E2, G3,<br>J2, N1 | N/A | | | XCV400 | N/A | N/A | + R3 | G5, H4, | | Within each bank, if input reference voltage is not | | | | | L5, P4, R1 | | required, all V <sub>REF</sub> pins are | XCV600 | N/A | N/A | + H1 | + K5 | | general I/O. | XCV800 | N/A | N/A | + M3 | + N5 | | | XCV1000 | N/A | N/A | N/A | + B3 | Table 3: Virtex Pinout Tables (BGA) (Continued) | Pin Name | Device | BG256 | BG352 | BG432 | BG560 | |---------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>REF</sub> , Bank 7 | XCV50 | G3, H1 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed | XCV100/150 | + D1 | D26, G26, | N/A | N/A | | incrementally. Connect all pins listed for both the | | | L26 | | | | required device and all | XCV200/300 | + B2 | + E24 | F28, F31, | N/A | | smaller devices listed in the same package.) | | | | J30, N30 | | | Within each bank, if input reference voltage is not required, all V <sub>REF</sub> pins are | XCV400 | N/A | N/A | + R31 | E31, G31, K31,<br>P31, T31 | | general I/O. | XCV600 | N/A | N/A | + J28 | + H32 | | | XCV800 | N/A | N/A | + M28 | + L33 | | | XCV1000 | N/A | N/A | N/A | + D31 | | GND | All | C3, C18, D4, D5, D9, D10, D11, D12, D16, D17, E4, E17, J4, J17, K4, K17, L4, L17, M4, M17, T4, T17, U4, U5, U9, U10, U11, U12, U16, U17, V3, V18 | A1, A2, A5,<br>A8, A14,<br>A19, A22,<br>A25, A26,<br>B1, B26, E1,<br>E26, H1,<br>H26, N1,<br>P26, W1,<br>W26, AB1,<br>AB26, AE1,<br>AE26, AF1,<br>AF2, AF5,<br>AF8, AF13,<br>AF19, AF22,<br>AF25, AF26 | A2, A3, A7, A9, A14, A18, A23, A25, A29, A30, B1, B2, B30, B31, C1, C31, D16, G1, G31, J1, J31, P1, P31, T4, T28, V1, V31, AC1, AC31, AE1, AE31, AH16, AJ1, AJ31, AK1, AK2, AK30, AK31, AL2, AL3, AL7, AL9 AL14, AL18 AL23, AL25, AL29, AL30 | A1, A7, A12, A14, A18, A20, A24, A29, A32, A33, B1, B6, B9, B15, B23, B27, B31, C2, E1, F32, G2, G33, J32, K1, L2, M33, P1, P33, R32, T1, V33, W2, Y1, Y33, AB1, AC32, AD33, AE2, AG1, AG32, AH2, AJ33, AL32, AM3, AM7, AM11, AM19, AM25, AM28, AM33, AN1, AN2, AN5, AN10, AN14, AN16, AN20, AN22, AN27, AN33 | | GND <sup>(1)</sup> | All | J9, J10,<br>J11, J12,<br>K9, K10,<br>K11, K12,<br>L9, L10,<br>L11, L12,<br>M9, M10,<br>M11, M12 | N/A | N/A | N/A | | No Connect | All | N/A | N/A | N/A | C31, AC2, AK4,<br>AL3 | ### Notes: 1. 16 extra balls (grounded) at package center. Table 4: Virtex Pinout Tables (Fine-Pitch BGA) (Continued) | Pin Name | Device | FG256 | FG456 | FG676 | FG680 | |-----------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>REF</sub> , Bank 7 | XCV50 | C1, H3 | N/A | N/A | N/A | | (V <sub>REF</sub> pins are listed incrementally. Connect all pins listed for both | XCV100/150 | + D1 | E2, H4, K3 | N/A | N/A | | | XCV200/300 | + B1 | + D2 | N/A | N/A | | the required device and all smaller devices | XCV400 | N/A | N/A | F4, G4, K6, M2,<br>M5 | N/A | | listed in the same package.) | XCV600 | N/A | N/A | + H1 | E38, G38, L36,<br>N36, U36, U38 | | Within each bank, if input reference voltage | XCV800 | N/A | N/A | + K1 | + N38 | | is not required, all V <sub>REF</sub> pins are general I/O. | XCV1000 | N/A | N/A | N/A | + F36 | | GND | All | A1, A16, B2,<br>B15, F6, F7,<br>F10, F11,<br>G6, G7, G8,<br>G9, G10,<br>G11, H7,<br>H8, H9, H10,<br>J7, J8, J9,<br>J10, K6, K7,<br>K8, K9, K10,<br>K11, L6, L7,<br>L10, L11,<br>R2, R15, T1,<br>T16 | A1, A22, B2, B21, C3, C20, J9, J10, J11, J12, J13, J14, K9, K10, K11, K12, K13, K14, L9, L10, L11, L12, L13, L14, M9, M10, M11, M12, M13, M14, N9, N10, N11, N12, N13, N14, P9, P10, P11, P12, P13, P14, Y3, Y20, AA2, AA21, AB1, AB22 | A1, A26, B2, B9, B14, B18, B25, C3, C24, D4, D23, E5, E22, J2, J25, K10, K11, K12, K13, K14, K15, K16, K17, L10, L11, L12, L13, L14, L15, L16, L17, M10, M11, M12, M13, M14, M15, M16, M17, N2, N10, N11, N12, N13, N14, N15, N16, N17, P10, P11, P12, P13, P14, P15, P16, P17, P25, R10, R11, R12, R13, R14, R15, R16, R17, T10, T11, T12, T13, T14, T15, T16, T17, U10, U11, U12, U13, U14, U15, U16, U17, V2, V25, AB5, AB22, AC4, AC23, AD3, AD24, AE2, AE9, AE13, AE18, AE25, AF1, AF26 | A1, A2, A3, A37, A38, A39, AA5, AA35, AH4, AH5, AH35, AR19, AR20, AR21, AR28, AR35, AT4, AT12, AT20, AT28, AT36, AU1, AU3, AU20, AU37, AU39, AV1, AV2, AV38, AV39, AW1, AW2, AW3, AW37, AW38, AW37, AW38, AW39, B1, B2, B38, B39, C1, C3, C20, C37, C39, D4, D12, D20, D28, D36, E5, E12, E19, E20, E21, E28, E35, M4, M5, M35, M36, W5, W35, Y3, Y4, Y5, Y35, Y36, Y37 | # **BG256 Pin Function Diagram** Figure 4: BG256 Pin Function Diagram # **FG256 Pin Function Diagram** Figure 8: FG256 Pin Function Diagram # **Revision History** | Date | Version | Revision | |-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11/98 | 1.0 | Initial Xilinx release. | | 01/99-02/99 | 1.2-1.3 | Both versions updated package drawings and specs. | | 05/99 | 1.4 | Addition of package drawings and specifications. | | 05/99 | 1.5 | Replaced FG 676 & FG680 package drawings. | | 07/99 | 1.6 | Changed Boundary Scan Information and changed Figure 11, Boundary Scan Bit Sequence. Updated IOB Input & Output delays. Added Capacitance info for different I/O Standards. Added 5 V tolerant information. Added DLL Parameters and waveforms and new Pin-to-pin Input and Output Parameter tables for Global Clock Input to Output and Setup and Hold. Changed Configuration Information including Figures 12, 14, 17 & 19. Added device-dependent listings for quiescent currents ICCINTQ and ICCOQ. Updated IOB Input and Output Delays based on default standard of LVTTL, 12 mA, Fast Slew Rate. Added IOB Input Switching Characteristics Standard Adjustments. | | 09/99 | 1.7 | Speed grade update to preliminary status, Power-on specification and Clock-to-Out Minimums additions, "0" hold time listing explanation, quiescent current listing update, and Figure 6 ADDRA input label correction. Added T <sub>IJITCC</sub> parameter, changed T <sub>OJIT</sub> to T <sub>OPHASE</sub> . | | 01/00 | 1.8 | Update to speed.txt file 1.96. Corrections for CRs 111036,111137, 112697, 115479, 117153, 117154, and 117612. Modified notes for Recommended Operating Conditions (voltage and temperature). Changed Bank information for V <sub>CCO</sub> in CS144 package on p.43. | | 01/00 | 1.9 | Updated DLL Jitter Parameter table and waveforms, added Delay Measurement Methodology table for different I/O standards, changed buffered Hex line info and Input/Output Timing measurement notes. | | 03/00 | 2.0 | New TBCKO values; corrected FG680 package connection drawing; new note about status of CCLK pin after configuration. | | 05/00 | 2.1 | Modified "Pins not listed" statement. Speed grade update to Final status. | | 05/00 | 2.2 | Modified Table 18. | | 09/00 | 2.3 | <ul> <li>Added XCV400 values to table under Minimum Clock-to-Out for Virtex Devices.</li> <li>Corrected Units column in table under IOB Input Switching Characteristics.</li> <li>Added values to table under CLB SelectRAM Switching Characteristics.</li> </ul> | | 10/00 | 2.4 | <ul> <li>Corrected pinout info for devices in the BG256, BG432, and BG560 pkgs in Table 18.</li> <li>Corrected BG256 Pin Function Diagram.</li> </ul> | | 04/02/01 | 2.5 | <ul> <li>Revised minimums for Global Clock Set-Up and Hold for LVTTL Standard, with DLL.</li> <li>Converted file to modularized format. See section Virtex Data Sheet, below.</li> </ul> | | 04/19/01 | 2.6 | Corrected pinout information for FG676 device in Table 4. (Added AB22 pin.) | | 07/19/01 | 2.7 | <ul> <li>Clarified V<sub>CCINT</sub> pinout information and added AE19 pin for BG352 devices in Table 3.</li> <li>Changed pinouts listed for BG352 XCV400 devices in banks 0 thru 7.</li> </ul> | | 07/19/02 | 2.8 | Changed pinouts listed for GND in TQ144 devices (see Table 2). | | 03/01/13 | 4.0 | The products listed in this data sheet are obsolete. See XCN10016 for further information. | # **Virtex Data Sheet** The Virtex Data Sheet contains the following modules: - DS003-1, Virtex 2.5V FPGAs: Introduction and Ordering Information (Module 1) - DS003-2, Virtex 2.5V FPGAs: Functional Description (Module 2) - DS003-3, Virtex 2.5V FPGAs: DC and Switching Characteristics (Module 3) - DS003-4, Virtex 2.5V FPGAs: Pinout Tables (Module 4)