



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 25                                                                        |
| Program Memory Size        | 3.5KB (2K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 128 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                               |
| Data Converters            | A/D 11x8b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 28-VQFN Exposed Pad                                                       |
| Supplier Device Package    | 28-QFN (6x6)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f722a-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Table of Contents**

| 1.0   | Device Overview                                                              | 7    |
|-------|------------------------------------------------------------------------------|------|
| 2.0   | Memory Organization                                                          | . 11 |
| 3.0   | Resets                                                                       | . 23 |
| 4.0   | Interrupts                                                                   | . 33 |
| 5.0   | Low Dropout (LDO) Voltage Regulator                                          | . 41 |
| 6.0   | I/O Ports                                                                    | . 42 |
| 7.0   | Oscillator Module                                                            | . 71 |
| 8.0   | Device Configuration                                                         | 77   |
| 9.0   | Analog-to-Digital Converter (ADC) Module                                     | . 80 |
| 10.0  | Fixed Voltage Reference                                                      | . 90 |
| 11.0  | Timer0 Module                                                                | . 91 |
| 12.0  | Timer1 Module with Gate Control                                              | 103  |
| 13.0  | Timer2 Module                                                                | 115  |
| 14.0  | Capacitive Sensing Module                                                    | 108  |
| 15.0  | Capture/Compare/PWM (CCP) Module                                             | 114  |
| 16.0  | Addressable Universal Synchronous Asynchronous Receiver Transmitter (AUSART) | 124  |
| 17.0  | SSP Module Overview                                                          | 145  |
| 18.0  | Program Memory Read                                                          | 167  |
| 19.0  | Power-Down Mode (Sleep)                                                      | 170  |
| 20.0  | In-Circuit Serial Programming™ (ICSP™)                                       | 172  |
| 21.0  | Instruction Set Summary                                                      | 173  |
| 22.0  | Development Support                                                          | 182  |
| 23.0  | Electrical Specifications                                                    | 186  |
| 24.0  | DC and AC Characteristics Graphs and Charts                                  | 214  |
| 25.0  | Packaging Information                                                        | 249  |
| Appe  | ndix A: Data Sheet Revision History                                          | 261  |
| Appe  | ndix B: Migrating From Other PIC <sup>®</sup> Devices                        | 261  |
| The I | Nicrochip Website                                                            | 262  |
| Cust  | omer Change Notification Service                                             | 262  |
| Cust  | omer Support                                                                 | 262  |
| Prod  | uct Identification System                                                    | 263  |

# 2.0 MEMORY ORGANIZATION

# 2.1 Program Memory Organization

The PIC16(L)F722A/723A has a 13-bit program counter capable of addressing a 2K x 14 program memory space for the PIC16(L)F722A (0000h-07FFh) and a 4K x 14 program memory space for the PIC16(L)F723A (0000h-0FFFh). Accessing a location above the memory boundaries for the PIC16(L)F722A will cause a wrap-around within the first 2K x 14 program memory space. Accessing a location above the memory boundaries for the PIC16(L)F723A will cause a wrap-around within the first 4K x 14 program memory space. The Reset vector is at 0000h and the interrupt vector is at 0004h.

# FIGURE 2-1: PROGRAM MEMORY MAP AND STACK FOR THE



### FIGURE 2-2:

#### PROGRAM MEMORY MAP AND STACK FOR THE PIC16(L)F723A



| POR | BOR | то | PD | Condition                                               |  |  |  |  |
|-----|-----|----|----|---------------------------------------------------------|--|--|--|--|
| 0   | x   | 1  | 1  | Power-on Reset or LDO Reset                             |  |  |  |  |
| 0   | x   | 0  | x  | egal, TO is set on POR                                  |  |  |  |  |
| 0   | x   | x  | 0  | egal, PD is set on POR                                  |  |  |  |  |
| 1   | 0   | 1  | 1  | rown-out Reset                                          |  |  |  |  |
| 1   | 1   | 0  | 1  | /DT Reset                                               |  |  |  |  |
| 1   | 1   | 0  | 0  | DT Wake-up                                              |  |  |  |  |
| 1   | 1   | u  | u  | ICLR Reset during normal operation                      |  |  |  |  |
| 1   | 1   | 1  | 0  | MCLR Reset during Sleep or interrupt wake-up from Sleep |  |  |  |  |

### TABLE 3-1: STATUS BITS AND THEIR SIGNIFICANCE

# TABLE 3-2: RESET CONDITION FOR SPECIAL REGISTERS<sup>(2)</sup>

| Condition                          | Program<br>Counter    | STATUS<br>Register | PCON<br>Register |
|------------------------------------|-----------------------|--------------------|------------------|
| Power-on Reset                     | 0000h                 | 0001 1xxx          | 0x               |
| MCLR Reset during normal operation | 0000h                 | 000u uuuu          | uu               |
| MCLR Reset during Sleep            | 0000h                 | 0001 Ouuu          | uu               |
| WDT Reset                          | 0000h                 | 0000 luuu          | uu               |
| WDT Wake-up                        | PC + 1                | uuu0 0uuu          | uu               |
| Brown-out Reset                    | 0000h                 | 0001 luuu          | u0               |
| Interrupt Wake-up from Sleep       | PC + 1 <sup>(1)</sup> | uuul Ouuu          | uu               |

**Legend:** u = unchanged, x = unknown, - = unimplemented bit, reads as '0'.

**Note 1:** When the wake-up is due to an interrupt and Global Enable bit (GIE) is set, the return address is pushed on the stack and PC is loaded with the interrupt vector (0004h) after execution of PC + 1.

**2:** If a Status bit is not implemented, that bit will be read as '0'.

#### 3.4.2 WDT CONTROL

The WDTE bit is located in the Configuration Word Register 1. When set, the WDT runs continuously.

The PSA and PS<2:0> bits of the OPTION register control the WDT period. See **Section 11.0 "Timer0 Module"** for more information.





#### TABLE 3-1: WDT STATUS

| Conditions                                               | WDT                          |
|----------------------------------------------------------|------------------------------|
| WDTE = 0                                                 | Cleared                      |
| CLRWDT Command                                           |                              |
| Exit Sleep + System Clock = T1OSC, EXTRC, INTOSC, EXTCLK |                              |
| Exit Sleep + System Clock = XT, HS, LP                   | Cleared until the end of OST |

# 4.1 Operation

Interrupts are disabled upon any device Reset. They are enabled by setting the following bits:

- GIE bit of the INTCON register
- Interrupt Enable bit(s) for the specific interrupt event(s)
- PEIE bit of the INTCON register (if the Interrupt Enable bit of the interrupt event is contained in the PIE1 and PIE2 registers)

The INTCON, PIR1 and PIR2 registers record individual interrupts via interrupt flag bits. Interrupt flag bits will be set, regardless of the status of the GIE, PEIE and individual interrupt enable bits.

The following events happen when an interrupt event occurs while the GIE bit is set:

- · Current prefetched instruction is flushed
- · GIE bit is cleared
- Current Program Counter (PC) is pushed onto the stack
- · PC is loaded with the interrupt vector 0004h

The ISR determines the source of the interrupt by polling the interrupt flag bits. The interrupt flag bits must be cleared before exiting the ISR to avoid repeated



interrupts. Because the GIE bit is cleared, any interrupt that occurs while executing the ISR will be recorded through its interrupt flag, but will not cause the processor to redirect to the interrupt vector.

The RETFIE instruction exits the ISR by popping the previous address from the stack and setting the GIE bit.

For additional information on a specific interrupt's operation, refer to its peripheral chapter.

- Note 1: Individual interrupt flag bits are set, regardless of the state of any other enable bits.
  - 2: All interrupts will be ignored while the GIE bit is cleared. Any interrupt occurring while the GIE bit is clear will be serviced when the GIE bit is set again.

### 4.2 Interrupt Latency

Interrupt latency is defined as the time from when the interrupt event occurs to the time code execution at the interrupt vector begins. The latency for synchronous interrupts is three instruction cycles. For asynchronous interrupts, the latency is three to four instruction cycles, depending on when the interrupt occurs. See Figure 4-2 for timing details.



Note 1: INTF flag is sampled here (every Q1).

- 2: Asynchronous interrupt latency = 3-4 TCY. Synchronous latency = 3 TCY, where TCY = instruction cycle time. Latency is the same whether Inst (PC) is a single cycle or a 2-cycle instruction.
- 3: CLKOUT is available only in INTOSC and RC Oscillator modes.
- 4: For minimum width of INT pulse, refer to AC specifications in Section 23.0 "Electrical Specifications".
- 5: INTF is enabled to be set any time during the Q4-Q1 cycles.

#### 4.5.4 PIR1 REGISTER

The PIR1 register contains the interrupt flag bits, as shown in Register 4-4.

| Note: | Interrupt flag bits are set when an interrupt   |  |  |  |  |  |  |  |
|-------|-------------------------------------------------|--|--|--|--|--|--|--|
|       | condition occurs, regardless of the state of    |  |  |  |  |  |  |  |
|       | its corresponding enable bit or the Global      |  |  |  |  |  |  |  |
|       | Enable bit, GIE of the INTCON register.         |  |  |  |  |  |  |  |
|       | User software should ensure the                 |  |  |  |  |  |  |  |
|       | appropriate interrupt flag bits are clear prior |  |  |  |  |  |  |  |
|       | to enabling an interrupt.                       |  |  |  |  |  |  |  |

### REGISTER 4-4: PIR1: PERIPHERAL INTERRUPT REQUEST REGISTER 1

| R/W-0   | R/W-0 | R-0  | R-0  | R/W-0 | R/W-0  | R/W-0  | R/W-0  |
|---------|-------|------|------|-------|--------|--------|--------|
| TMR1GIF | ADIF  | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF |
| bit 7   |       |      |      |       |        |        | bit 0  |

| Legend:                                                       |                                                                                              |                                                       |                    |  |  |  |  |
|---------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------|--|--|--|--|
| R = Readable                                                  | bit W = Writable bit                                                                         | U = Unimplemented bit, r                              | read as '0'        |  |  |  |  |
| -n = Value at F                                               | OR '1' = Bit is set                                                                          | '0' = Bit is cleared                                  | x = Bit is unknown |  |  |  |  |
|                                                               |                                                                                              |                                                       |                    |  |  |  |  |
| bit 7                                                         | TMR1GIF: Timer1 Gate Interrupt Flag                                                          | g bit                                                 |                    |  |  |  |  |
|                                                               | 1 = Timer1 gate is inactive                                                                  |                                                       |                    |  |  |  |  |
|                                                               | 0 = Timer1 gate is active                                                                    |                                                       |                    |  |  |  |  |
| bit 6                                                         | ADIF: A/D Converter Interrupt Flag b                                                         | it                                                    |                    |  |  |  |  |
|                                                               | <ul> <li>1 = A/D conversion complete (must be 0 = A/D conversion has not complete</li> </ul> | be cleared in software)<br>ed or has not been started |                    |  |  |  |  |
| bit 5                                                         | RCIF: USART Receive Interrupt Flag                                                           | bit                                                   |                    |  |  |  |  |
|                                                               | 1 = The USART receive buffer is full                                                         | (cleared by reading RCREG)                            |                    |  |  |  |  |
| hit 1                                                         | U = The USART fecelve build is hot                                                           |                                                       |                    |  |  |  |  |
| DIL 4                                                         | 1 – The USART transmit huffer is on                                                          | bit                                                   |                    |  |  |  |  |
| 0 = The USART transmit buffer is full                         |                                                                                              |                                                       |                    |  |  |  |  |
| bit 3 SSPIF: Synchronous Serial Port (SSP) Interrupt Flag bit |                                                                                              |                                                       |                    |  |  |  |  |
|                                                               | 1 = The Transmission/Reception is c                                                          | omplete (must be cleared in so                        | ftware)            |  |  |  |  |
| 1                                                             | 0 = Waiting to Transmit/Receive                                                              |                                                       |                    |  |  |  |  |
| bit 2                                                         | CCP1IF: CCP1 Interrupt Flag bit                                                              |                                                       |                    |  |  |  |  |
|                                                               | <u>Capture mode</u> :<br>1 = A TMP1 register conture or                                      | ourrad (must be alcored in coffu                      | wara)              |  |  |  |  |
|                                                               | 0 =  No TMR1 register capture of                                                             | ccurred                                               | ware)              |  |  |  |  |
|                                                               | Compare mode:                                                                                |                                                       |                    |  |  |  |  |
|                                                               | 1 = A TMR1 register compare m                                                                | atch occurred (must be cleared                        | d in software)     |  |  |  |  |
|                                                               | 0 = No TMR1 register compare<br>PWM mode:                                                    | match occurred                                        |                    |  |  |  |  |
|                                                               | Unused in this mode                                                                          |                                                       |                    |  |  |  |  |
| bit 1                                                         | TMR2IF: Timer2 to PR2 Interrupt Flag                                                         | g bit                                                 |                    |  |  |  |  |
|                                                               | 1 = A Timer2 to PR2 match occurred                                                           | (must be cleared in software)                         |                    |  |  |  |  |
|                                                               | 0 = No Timer2 to PR2 match occurre                                                           | ed                                                    |                    |  |  |  |  |
| bit 0                                                         | TMR1IF: Timer1 Overflow Interrupt F                                                          | lag bit                                               |                    |  |  |  |  |
|                                                               | 1 = The TMR1 register overflowed (r                                                          | nust be cleared in software)                          |                    |  |  |  |  |
|                                                               | U = The TMR1 register aid not overfl                                                         | OW                                                    |                    |  |  |  |  |











# 6.5 **PORTE and TRISE Registers**

PORTE<sup>(1)</sup> is an 1-bit wide, input-only port. RE3 is inputonly and its TRIS bit will always read as '1'.

Reading the PORTE register (Register 6-12) reads the status of the pins. RE3 reads '0' when MCLRE = 1.

#### REGISTER 6-12: PORTE: PORTE REGISTER

| U-0   | U-0 | U-0 | U-0 | R-x | U-0 | U-0 | U-0   |
|-------|-----|-----|-----|-----|-----|-----|-------|
| —     | —   | —   | —   | RE3 | —   | —   | _     |
| bit 7 |     |     |     |     |     |     | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

|         | 0 = Port pin is < VIL                  |
|---------|----------------------------------------|
|         | 1 = Port pin is > VIH                  |
| bit 3   | RE3: PORTE I/O Pin bits <sup>(1)</sup> |
| bit 7-4 | Unimplemented: Read as '0'             |

#### **REGISTER 6-13:** TRISE: PORTE TRI-STATE REGISTER

| U-0   | U-0 | U-0 | U-0 | R-1    | U-0 | U-0 | U-0   |
|-------|-----|-----|-----|--------|-----|-----|-------|
| _     | —   | _   | —   | TRISE3 | _   | —   | —     |
| bit 7 |     |     |     |        |     |     | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7-4 | Unimplemented: Read as '0'                     |
|---------|------------------------------------------------|
| bit 3   | TRISE3: RE3 Port Tri-state Control bit         |
|         | This bit is always '1' as RE3 is an input-only |
| bit 2-0 | Unimplemented: Read as '0'                     |

#### TABLE 6-5: SUMMARY OF REGISTERS ASSOCIATED WITH PORTE

| Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3                 | Bit 2 | Bit 1 | Bit 0 | Register on<br>Page |
|-------|-------|-------|-------|-------|-----------------------|-------|-------|-------|---------------------|
| PORTE | —     | —     | -     | —     | RE3                   | —     | —     | —     | 69                  |
| TRISE | —     | —     |       | —     | TRISE3 <sup>(1)</sup> | —     | —     | —     | 69                  |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by PORTE

**Note 1:** This bit is always '1' as RE3 is input-only.

# 7.4 Oscillator Control

The Oscillator Control (OSCCON) register (Figure 7-1) displays the status and allows frequency selection of the internal oscillator (INTOSC) system clock. The OSCCON register contains the following bits:

- Frequency selection bits (IRCF)
- Status Locked bits (ICSL)
- Status Stable bits (ICSS)

#### REGISTER 7-1: OSCCON: OSCILLATOR CONTROL REGISTER

| U-0     | U-0 | R/W-1 | R/W-0 | R-q  | R-q  | U-0 | U-0   |
|---------|-----|-------|-------|------|------|-----|-------|
| —       | —   | IRCF1 | IRCF0 | ICSL | ICSS | —   | —     |
| bit 7   |     |       |       |      |      |     | bit 0 |
|         |     |       |       |      |      |     |       |
| Legend: |     |       |       |      |      |     |       |

| 3                              |                  |                       |                    |  |  |
|--------------------------------|------------------|-----------------------|--------------------|--|--|
| R = Readable bit               | W = Writable bit | U = Unimplemented bit | , read as '0'      |  |  |
| -n = Value at POR              | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |  |  |
| q = Value depends on condition |                  |                       |                    |  |  |

| bit 7-6 | Unimplemented: Read as '0'                                                                                                                                                             |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 5-4 | IRCF<1:0>: Internal Oscillator Frequency Select bits                                                                                                                                   |
|         | When PLLEN = 1 (16 MHz INTOSC)                                                                                                                                                         |
|         | 11 <b>= 16 MHz</b>                                                                                                                                                                     |
|         | 10 = 8 MHz (POR value)                                                                                                                                                                 |
|         | 01 = 4  MHz                                                                                                                                                                            |
|         | 00 = 2  MHz                                                                                                                                                                            |
|         | <u>When PLLEN = 0 (500 kHz INTOSC)</u>                                                                                                                                                 |
|         | 11 = 500  kHz                                                                                                                                                                          |
|         | 10 = 250 kHz (POR value)                                                                                                                                                               |
|         | 01 = 125 kHz                                                                                                                                                                           |
|         | 00 = 62.5  KHz                                                                                                                                                                         |
| bit 3   | ICSL: Internal Clock Oscillator Status Locked bit (2% Stable)                                                                                                                          |
|         | 1 = 16 MHz/500 kHz Internal Oscillator (HFIOSC) is in lock                                                                                                                             |
|         | 0 = 16 MHz/500 kHz Internal Oscillator (HFIOSC) has not yet locked                                                                                                                     |
| bit 2   | ICSS: Internal Clock Oscillator Status Stable bit (0.5% Stable)                                                                                                                        |
|         | 1 = 16  MHz/500  kHz Internal Oscillator (HFIOSC) has stabilized to its maximum accuracy<br>0 = 16  MHz/500  kHz Internal Oscillator (HEIOSC) has not vet reached its maximum accuracy |
| hit 1 0 |                                                                                                                                                                                        |
|         | Uninpiententeu. Reau as 0                                                                                                                                                              |

### REGISTER 8-1: CONFIG1: CONFIGURATION WORD REGISTER 1 (CONTINUED)

bit 2-0

FOSC<2:0>: Oscillator Selection bits

111 = RC oscillator: CLKOUT function on RA6/OSC2/CLKOUT pin, RC on RA7/OSC1/CLKIN

110 = RCIO oscillator: I/O function on RA6/OSC2/CLKOUT pin, RC on RA7/OSC1/CLKIN

101 = INTOSC oscillator: CLKOUT function on RA6/OSC2/CLKOUT pin, I/O function on RA7/OSC1/CLKIN

- 100 = INTOSCIO oscillator: I/O function on RA6/OSC2/CLKOUT pin, I/O function on RA7/OSC1/CLKIN
- 011 = EC: I/O function on RA6/OSC2/CLKOUT pin, CLKIN on RA7/OSC1/CLKIN
- 010 = HS oscillator: High-speed crystal/resonator on RA6/OSC2/CLKOUT and RA7/OSC1/CLKIN
- 001 = XT oscillator: Crystal/resonator on RA6/OSC2/CLKOUT and RA7/OSC1/CLKIN
- 000 = LP oscillator: Low-power crystal on RA6/OSC2/CLKOUT and RA7/OSC1/CLKIN

**Note 1:** Enabling Brown-out Reset does not automatically enable Power-up Timer.

- 2: The entire program memory will be erased when the code protection is turned off.
- 3: When MCLR is asserted in INTOSC or RC mode, the internal clock oscillator is disabled.
- 4: MPLAB<sup>®</sup> X IDE masks unimplemented Configuration bits to '0'.

#### REGISTER 8-2: CONFIG2: CONFIGURATION WORD REGISTER 2



| Legend:           | P = Programmable bit |                                |                    |
|-------------------|----------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit     | U = Unimplemented bit, read as | ʻ0'                |
| -n = Value at POR | '1' = Bit is set     | '0' = Bit is cleared           | x = Bit is unknown |

bit 13-6 Unimplemented: Read as '1'

| bit 5-4 | VCAPEN<1:0>: Voltage Regulator Capacitor Enable bits                                                                                                                                                                                 |  |  |  |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|         | These bits are ignored. All VCAP pin functions are disabled.                                                                                                                                                                         |  |  |  |  |
|         | 00 =       VCAP functionality is enabled on RA0         01 =       VCAP functionality is enabled on RA5         10 =       VCAP functionality is enabled on RA6         11 =       All VCAP functions are disabled (not recommended) |  |  |  |  |
| bit 3-0 | Unimplemented: Read as '1'                                                                                                                                                                                                           |  |  |  |  |

Note 1: MPLAB<sup>®</sup> X IDE masks unimplemented Configuration bits to '0'.

# 12.6 Timer1 Gate

Timer1 can be configured to count freely or the count can be enabled and disabled using Timer1 gate circuitry. This is also referred to as Timer1 Gate Count Enable.

Timer1 gate can also be driven by multiple selectable sources.

#### 12.6.1 TIMER1 GATE COUNT ENABLE

The Timer1 gate is enabled by setting the TMR1GE bit of the T1GCON register. The polarity of the Timer1 gate is configured using the T1GPOL bit of the T1GCON register.

When Timer1 Gate (T1G) input is active, Timer1 will increment on the rising edge of the Timer1 clock source. When Timer1 gate input is inactive, no incrementing will occur and Timer1 will hold the current count. See Figure 12-4 for timing details.

# TABLE 12-3: TIMER1 GATE ENABLE SELECTIONS

| T1CLK      | T1GPOL | T1G | Timer1 Operation |
|------------|--------|-----|------------------|
| $\uparrow$ | 0      | 0   | Counts           |
| $\uparrow$ | 0      | 1   | Holds Count      |
| $\uparrow$ | 1      | 0   | Holds Count      |
| $\uparrow$ | 1      | 1   | Counts           |

#### 12.6.2 TIMER1 GATE SOURCE SELECTION

The Timer1 gate source can be selected from one of four different sources. Source selection is controlled by the T1GSS bits of the T1GCON register. The polarity for each available source is also selectable. Polarity selection is controlled by the T1GPOL bit of the T1GCON register.

### TABLE 12-4: TIMER1 GATE SOURCES

| T1GSS | Timer1 Gate Source                                                    |
|-------|-----------------------------------------------------------------------|
| 00    | Timer1 Gate Pin                                                       |
| 01    | Overflow of Timer0<br>(TMR0 increments from FFh to 00h)               |
| 10    | Timer2 match PR2<br>(TMR2 increments to match PR2)                    |
| 11    | Count Enabled by WDT Overflow<br>(Watchdog Time-out interval expired) |

#### 12.6.2.1 T1G Pin Gate Operation

The T1G pin is one source for Timer1 gate control. It can be used to supply an external source to the Timer1 gate circuitry.

#### 12.6.2.2 Timer0 Overflow Gate Operation

When Timer0 increments from FFh to 00h, a low-tohigh pulse will automatically be generated and internally supplied to the Timer1 gate circuitry.

#### 12.6.2.3 Timer2 Match Gate Operation

The TMR2 register will increment until it matches the value in the PR2 register. On the very next increment cycle, TMR2 will be reset to 00h. When this Reset occurs, a low-to-high pulse will automatically be generated and internally supplied to the Timer1 gate circuitry.

#### 12.6.2.4 Watchdog Overflow Gate Operation

The Watchdog Timer oscillator, prescaler and counter will be automatically turned on when TMR1GE = 1 and T1GSS selects the WDT as a gate source for Timer1 (T1GSS = 11). TMR1ON does not factor into the oscillator, prescaler and counter enable. See Table .

The PSA and PS bits of the OPTION register still control what time-out interval is selected. Changing the prescaler during operation may result in a spurious capture.

Enabling the Watchdog Timer oscillator does not automatically enable a Watchdog Reset or Wake-up from Sleep upon counter overflow.

| Note: | When using the WDT as a gate source for     |
|-------|---------------------------------------------|
|       | Timer1, operations that clear the Watchdog  |
|       | Timer (CLRWDT, SLEEP instructions) will     |
|       | affect the time interval being measured for |
|       | capacitive sensing. This includes waking    |
|       | from Sleep. All other interrupts that might |
|       | wake the device from Sleep should be        |
|       | disabled to prevent them from disturbing    |
|       | the measurement period.                     |

As the gate signal coming from the WDT counter will generate different pulse widths depending on if the WDT is enabled, when the CLRWDT instruction is executed, and so on, Toggle mode must be used. A specific sequence is required to put the device into the correct state to capture the next WDT counter interval.

# 14.1 Analog MUX

The capacitive sensing module can monitor up to 8 inputs. The capacitive sensing inputs are defined as CPS<7:0>. To determine if a frequency change has occurred the user must:

- Select the appropriate CPS pin by setting the CPSCH<2:0> bits of the CPSCON1 register
- Set the corresponding ANSEL bit
- Set the corresponding TRIS bit
- Run the software algorithm

Selection of the CPSx pin while the module is enabled will cause the capacitive sensing oscillator to be on the CPSx pin. Failure to set the corresponding ANSEL and TRIS bits can cause the capacitive sensing oscillator to stop, leading to false frequency readings.

# 14.2 Capacitive Sensing Oscillator

The capacitive sensing oscillator consists of a constant current source and a constant current sink, to produce a triangle waveform. The CPSOUT bit of the CPSCON0 register shows the status of the capacitive sensing oscillator, whether it is a sinking or sourcing current. The oscillator is designed to drive a capacitive load (single PCB pad) and at the same time, be a clock source to either Timer0 or Timer1. The oscillator has three different current settings as defined by CPS-RNG<1:0> of the CPSCON0 register. The different current settings for the oscillator serve two purposes:

- Maximize the number of counts in a timer for a fixed-time base
- Maximize the count differential in the timer during a change in frequency

# 14.3 Timer Resources

To measure the change in frequency of the capacitive sensing oscillator, a fixed-time base is required. For the period of the fixed-time base, the capacitive sensing oscillator is used to clock either Timer0 or Timer1. The frequency of the capacitive sensing oscillator is equal to the number of counts in the timer divided by the period of the fixed-time base.

# 14.4 Fixed-Time Base

To measure the frequency of the capacitive sensing oscillator, a fixed-time base is required. Any timer resource or software loop can be used to establish the fixed-time base. It is up to the end user to determine the method in which the fixed-time base is generated.

Note: The fixed-time base can not be generated by the timer resource the capacitive sensing oscillator is clocking.

### 14.4.1 TIMER0

To select Timer0 as the timer resource for the capacitive sensing module:

- · Set the T0XCS bit of the CPSCON0 register
- · Clear the T0CS bit of the OPTION register

When Timer0 is chosen as the timer resource, the capacitive sensing oscillator will be the clock source for Timer0. Refer to **Section 11.0** "**Timer0 Module**" for additional information.

### 14.4.2 TIMER1

To select Timer1 as the timer resource for the capacitive sensing module, set the TMR1CS<1:0> of the T1CON register to '11'. When Timer1 is chosen as the timer resource, the capacitive sensing oscillator will be the clock source for Timer1. Because the Timer1 module has a gate control, developing a time base for the frequency measurement can be simplified using either:

- The Timer0 overflow flag
- The Timer2 overflow flag
- The WDT overflow flag

It is recommended that one of these flags, in conjunction with the toggle mode of the Timer1 gate, is used to develop the fixed-time base required by the software portion of the capacitive sensing module. Refer to **Section 12.0 "Timer1 Module with Gate Control**" for additional information.

#### TABLE 14-1: TIMER1 ENABLE FUNCTION

| TMR10N | TMR1GE | Timer1 Operation       |
|--------|--------|------------------------|
| 0      | 0      | Off                    |
| 0      | 1      | Off                    |
| 1      | 0      | On                     |
| 1      | 1      | Count Enabled by input |



#### **FIGURE 16-4: ASYNCHRONOUS TRANSMISSION (BACK-TO-BACK)**

#### TABLE 16-1: **REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION**

| Name   | Bit 7                         | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|-------------------------------|--------|--------|--------|--------|--------|--------|--------|----------------------|---------------------------------|
| INTCON | GIE                           | PEIE   | T0IE   | INTE   | RBIE   | T0IF   | INTF   | RBIF   | x000 0000            | x000 0000                       |
| PIE1   | TMR1GIE                       | ADIE   | RCIE   | TXIE   | SSPIE  | CCP1IE | TMR2IE | TMR1IE | 0000 0000            | 0000 0000                       |
| PIR1   | TMR1GIF                       | ADIF   | RCIF   | TXIF   | SSPIF  | CCP1IF | TMR2IF | TMR1IF | 0000 0000            | 0000 0000                       |
| RCSTA  | SPEN                          | RX9    | SREN   | CREN   | ADDEN  | FERR   | OERR   | RX9D   | x000 0000            | x000 000x                       |
| SPBRG  | BRG7                          | BRG6   | BRG5   | BRG4   | BRG3   | BRG2   | BRG1   | BRG0   | 0000 0000            | 0000 0000                       |
| TRISC  | TRISC7                        | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 1111 1111            | 1111 1111                       |
| TXREG  | AUSART Transmit Data Register |        |        |        |        |        |        |        |                      | 0000 0000                       |
| TXSTA  | CSRC                          | TX9    | TXEN   | SYNC   | _      | BRGH   | TRMT   | TX9D   | 0000 -010            | 0000 -010                       |

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for asynchronous transmission.

### REGISTER 18-4: PMADRH: PROGRAM MEMORY ADDRESS HIGH REGISTER

| U-0   | U-0   | U-0 | R/W-x | R/W-x | R/W-x       | R/W-x | R/W-x |
|-------|-------|-----|-------|-------|-------------|-------|-------|
| _     | —     | _   | PMA12 | PMA11 | PMA11 PMA10 |       | PMA8  |
| bit 7 | bit 7 |     |       |       |             |       | bit 0 |
|       |       |     |       |       |             |       |       |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-5 Unimplemented: Read as '0'

bit 4-0 **PMA<12:8>:** Program Memory Read Address bits

#### REGISTER 18-5: PMADRL: PROGRAM MEMORY ADDRESS LOW REGISTER

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| PMA7  | PMA6  | PMA5  | PMA4  | PMA3  | PMA2  | PMA1  | PMA0  |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0 **PMA<7:0>:** Program Memory Read Address bits

#### TABLE 18-1: SUMMARY OF REGISTERS ASSOCIATED WITH PROGRAM MEMORY READ

| Name   | Bit 7                                         | Bit 6 | Bit 5                                       | Bit 4                                          | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on<br>Page |  |  |
|--------|-----------------------------------------------|-------|---------------------------------------------|------------------------------------------------|-------|-------|-------|-------|---------------------|--|--|
| PMCON1 | Reserved                                      |       | —                                           | —                                              | —     | —     | —     | RD    | 168                 |  |  |
| PMADRH | —                                             | _     | —                                           | Program Memory Read Address Register High Byte |       |       |       |       |                     |  |  |
| PMADRL | Program Memory Read Address Register Low Byte |       |                                             |                                                |       |       |       |       | 169                 |  |  |
| PMDATH | —                                             |       | Program Memory Read Data Register High Byte |                                                |       |       |       |       |                     |  |  |
| PMDATL | Program Memory Read Data Register Low Byte    |       |                                             |                                                |       |       |       |       | 168                 |  |  |

**Legend:** x = unknown, u = unchanged, – = unimplemented, read as '0'. Shaded cells are not used by the Program Memory Read.

# 23.3 DC Characteristics: PIC16(L)F722A/723A-I/E (Power-Down)

| PIC16LF722A/723A<br>PIC16F722A/723A |                               |                      | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |       |        |                                                                                                                                |     |                                    |  |  |
|-------------------------------------|-------------------------------|----------------------|------------------------------------------------------|-------|--------|--------------------------------------------------------------------------------------------------------------------------------|-----|------------------------------------|--|--|
|                                     |                               |                      | Standard Operating Conc<br>Operating temperature     |       |        | ditions (unless otherwise stated)<br>-40°C $\leq$ TA $\leq$ +85°C for industrial<br>-40°C $\leq$ TA $\leq$ +125°C for extended |     |                                    |  |  |
| Param                               | m Device Characteristics Min. |                      | Typt                                                 | Max.  | Max.   | Units                                                                                                                          |     | Conditions                         |  |  |
| No.                                 |                               |                      | 2111                                                 | +85°C | +125°C |                                                                                                                                | Vdd | Note                               |  |  |
|                                     | Power-down Base Current       | (IPD) <sup>(2)</sup> |                                                      |       |        |                                                                                                                                |     |                                    |  |  |
| D020                                |                               |                      | 0.02                                                 | 0.7   | 3.9    | μA                                                                                                                             | 1.8 | WDT, BOR, FVR, and T1OSC           |  |  |
|                                     |                               | —                    | 0.08                                                 | 1.0   | 4.3    | μA                                                                                                                             | 3.0 | disabled, all Peripherals Inactive |  |  |
| D020                                |                               |                      | 4.3                                                  | 10.2  | 17     | μΑ                                                                                                                             | 1.8 | WDT, BOR, FVR, and T1OSC           |  |  |
|                                     |                               |                      | 5                                                    | 10.5  | 18     | μΑ                                                                                                                             | 3.0 | disabled, all Peripherals Inactive |  |  |
|                                     |                               | —                    | 5.5                                                  | 11.8  | 21     | μA                                                                                                                             | 5.0 |                                    |  |  |
| D021                                |                               |                      | 0.5                                                  | 1.7   | 4.1    | μA                                                                                                                             | 1.8 | LPWDT Current (Note 1)             |  |  |
|                                     |                               | —                    | 0.8                                                  | 2.5   | 4.8    | μA                                                                                                                             | 3.0 |                                    |  |  |
| D021                                |                               |                      | 6                                                    | 13.5  | 16.4   | μA                                                                                                                             | 1.8 | LPWDT Current (Note 1)             |  |  |
|                                     |                               |                      | 6.5                                                  | 14.5  | 16.8   | μA                                                                                                                             | 3.0 |                                    |  |  |
|                                     |                               | —                    | 7.5                                                  | 16    | 18.7   | μA                                                                                                                             | 5.0 |                                    |  |  |
| D021A                               |                               |                      | 8.5                                                  | 14    | 19     | μA                                                                                                                             | 1.8 | FVR current (Note 1. Note 3)       |  |  |
|                                     |                               | —                    | 8.5                                                  | 14    | 20     | μA                                                                                                                             | 3.0 |                                    |  |  |
| D021A                               |                               | —                    | 23                                                   | 44    | 48     | μA                                                                                                                             | 1.8 | FVR current (Note 1, Note 3,       |  |  |
|                                     |                               | _                    | 25                                                   | 45    | 55     | μΑ                                                                                                                             | 3.0 | Note 5)                            |  |  |
|                                     |                               |                      | 26                                                   | 60    | 70     | μΑ                                                                                                                             | 5.0 |                                    |  |  |
| D022                                |                               |                      |                                                      | —     | —      | μA                                                                                                                             | 1.8 | BOR Current (Note 1, Note 3)       |  |  |
|                                     |                               | —                    | 7.5                                                  | 12    | 22     | μA                                                                                                                             | 3.0 |                                    |  |  |
| D022                                |                               |                      |                                                      | —     | —      | μA                                                                                                                             | 1.8 | BOR Current (Note 1, Note 3,       |  |  |
|                                     |                               | _                    | 23                                                   | 42    | 49     | μΑ                                                                                                                             | 3.0 | Note 5)                            |  |  |
|                                     |                               | —                    | 25                                                   | 46    | 50     | μA                                                                                                                             | 5.0 |                                    |  |  |
| D026                                |                               |                      | 0.6                                                  | 2     | —      | μΑ                                                                                                                             | 1.8 | T1OSC Current (Note 1)             |  |  |
|                                     |                               |                      | 1.8                                                  | 3.0   |        | μΑ                                                                                                                             | 3.0 |                                    |  |  |
| D026                                |                               | _                    | 4.5                                                  | 11.1  | —      | μΑ                                                                                                                             | 1.8 | T1OSC Current (Note 1)             |  |  |
|                                     |                               | _                    | 6                                                    | 12.5  | —      | μA                                                                                                                             | 3.0 |                                    |  |  |
|                                     |                               | —                    | 7                                                    | 13.5  | —      | μA                                                                                                                             | 5.0 |                                    |  |  |

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: The peripheral current is the sum of the base IDD or IPD and the additional current consumed when this peripheral is enabled. The peripheral ∆ current can be determined by subtracting the base IDD or IPD current from this limit. Max values should be used when calculating total current consumption.

2: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD.

3: Fixed Voltage Reference is automatically enabled whenever the BOR is enabled.

4: A/D oscillator source is FRC.

5: 0.1 μF capacitor on VCAP (RA0).



#### FIGURE 24-4: PIC16LF722A/723A TYPICAL IDD vs. Fosc OVER VDD, EC MODE











FIGURE 24-53: VOH vs. IOH OVER TEMPERATURE, VDD = 3.6V

# THE MICROCHIP WEBSITE

Microchip provides online support via our website at www.microchip.com. This website is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the website contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Micro-chip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip website at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

# **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or Field Application Engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the website at: http://www.microchip.com/support

NOTES: