# Microchip Technology - PIC16LF722A-E/SP Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | I²C, SPI, UART/USART                                                       |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 128 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 11x8b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Through Hole                                                               |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                    |
| Supplier Device Package    | 28-SPDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf722a-e-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.2 Data Memory Organization

The data memory is partitioned into multiple banks which contain the General Purpose Registers (GPRs) and the Special Function Registers (SFRs). Bits RP0 and RP1 are bank select bits.

#### <u>RP1</u> <u>RP0</u>

| 0 | 0 | $\rightarrow$ | Bank 0 is selected |
|---|---|---------------|--------------------|
| 0 | 1 | $\rightarrow$ | Bank 1 is selected |
| 1 | 0 | $\rightarrow$ | Bank 2 is selected |
| 1 | 1 | $\rightarrow$ | Bank 3 is selected |
|   |   |               |                    |

Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are the General Purpose Registers, implemented as static RAM. All implemented banks contain Special Function Registers. Some frequently used Special Function Registers from one bank are mirrored in another bank for code reduction and quicker access.

#### 2.2.1 GENERAL PURPOSE REGISTER FILE

The register file is organized as 128 x 8 bits in the PIC16(L)F722A and 192 x 8 bits in the PIC16(L)F723A. Each register is accessed either directly or indirectly through the File Select Register (FSR), (Refer to Section 2.5 "Indirect Addressing, INDF and FSR Registers").

#### 2.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral functions for controlling the desired operation of the device (refer to Table 2-1). These registers are static RAM.

The Special Function Registers can be classified into two sets: core and peripheral. The Special Function Registers associated with the "core" are described in this section. Those related to the operation of the peripheral features are described in the section of that peripheral feature.

# FIGURE 6-10: BLOCK DIAGRAM OF RB5



# 7.6 External Clock Modes

### 7.6.1 OSCILLATOR START-UP TIMER (OST)

If the oscillator module is configured for LP, XT or HS modes, the Oscillator Start-up Timer (OST) counts 1024 oscillations on the OSC1 pin before the device is released from Reset. This occurs following a Power-on Reset (POR) and when the Power-up Timer (PWRT) has expired (if configured), or a wake-up from Sleep. During this time, the program counter does not increment and program execution is suspended. The OST ensures that the oscillator circuit, using a quartz crystal resonator or ceramic resonator, has started and is providing a stable system clock to the oscillator module.

# 7.6.2 EC MODE

The External Clock (EC) mode allows an externally generated logic level as the system clock source. When operating in this mode, an external clock source is connected to the OSC1 input and the OSC2 is available for general purpose I/O. Figure 7-2 shows the pin connections for EC mode.

The Oscillator Start-up Timer (OST) is disabled when EC mode is selected. Therefore, there is no delay in operation after a Power-on Reset (POR) or wake-up from Sleep. Because the PIC<sup>®</sup> MCU design is fully static, stopping the external clock input will have the effect of halting the device while leaving all data intact. Upon restarting the external clock, the device will resume operation as if no time had elapsed.

#### FIGURE 7-2: EXTERNAL CLOCK (EC) MODE OPERATION



# 7.6.3 LP, XT, HS MODES

The LP, XT and HS modes support the use of quartz crystal resonators or ceramic resonators connected to OSC1 and OSC2 (Figure 7-3). The mode selects a low, medium or high gain setting of the internal inverter-amplifier to support various resonator types and speed.

LP Oscillator mode selects the lowest gain setting of the internal inverter-amplifier. LP mode current consumption is the least of the three modes. This mode is best suited to drive resonators with a low drive level specification, for example, tuning fork type crystals.

**XT** Oscillator mode selects the intermediate gain setting of the internal inverter-amplifier. XT mode current consumption is the medium of the three modes. This mode is best suited to drive resonators with a medium drive level specification.

**HS** Oscillator mode selects the highest gain setting of the internal inverter-amplifier. HS mode current consumption is the highest of the three modes. This mode is best suited for resonators that require a high drive setting.

Figure 7-3 and Figure 7-4 show typical circuits for quartz crystal and ceramic resonators, respectively.

#### FIGURE 7-3: QUARTZ CRYSTAL OPERATION (LP, XT OR HS MODE)



Note 1: Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application.

- **2:** Always verify oscillator performance over the VDD and temperature range that is expected for the application.
- **3:** For oscillator design assistance, reference the following Microchip Applications Notes:
  - AN826, Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices (DS00826)
  - AN849, Basic PIC<sup>®</sup> Oscillator Design (DS00849)
  - AN943, Practical PIC<sup>®</sup> Oscillator Analysis and Design (DS00943)
  - AN949, Making Your Oscillator Work (DS00949)

# 10.0 FIXED VOLTAGE REFERENCE

This device contains an internal voltage regulator. To provide a reference for the regulator, a band gap reference is provided. This band gap is also user accessible via an A/D converter channel.

User level band gap functions are controlled by the FVRCON register, which is shown in Register 10-1.

#### REGISTER 10-1: FVRCON: FIXED VOLTAGE REFERENCE REGISTER

| R-q    | R/W-0 | U-0 | U-0 | U-0 | U-0 | R/W-0  | R/W-0  |
|--------|-------|-----|-----|-----|-----|--------|--------|
| FVRRDY | FVREN | —   | —   | —   | —   | ADFVR1 | ADFVR0 |
| bit 7  |       |     |     |     |     |        | bit 0  |

| Legend:                   |                  |                        |                    |
|---------------------------|------------------|------------------------|--------------------|
| R = Readable bit          | W = Writable bit | U = Unimplemented bit, | read as '0'        |
| -n = Value at POR         | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |
| q = Value depends on cond | dition           |                        |                    |

| bit 7   | <ul> <li>FVRRDY: Fixed Voltage Reference Ready Flag bit</li> <li>0 = Fixed Voltage Reference output is not active or stable</li> <li>1 = Fixed Voltage Reference output is ready for use</li> </ul> |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6   | FVREN <sup>(1)</sup> : Fixed Voltage Reference Enable bit                                                                                                                                           |
|         | <ul><li>0 = Fixed Voltage Reference is disabled</li><li>1 = Fixed Voltage Reference is enabled</li></ul>                                                                                            |
| hit 5-2 | Unimplemented: Read as '0'                                                                                                                                                                          |
| Dit 3-2 | Uninplemented. Read as 0                                                                                                                                                                            |
| bit 1-0 | ADFVR<1:0>: A/D Converter Fixed Voltage Reference Selection bits                                                                                                                                    |

**Note 1:** Fixed Voltage Reference output cannot exceed VDD.

| R/W-1          | R/W-1                                                | R/                                                   | W-1                                                                         | R/W-1                                                                    | R/W-1                      | R/W-         | -1 F          | र/W-1       | R/W-1    |
|----------------|------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------|--------------|---------------|-------------|----------|
| RBPU           | INTEDG                                               | Т                                                    | DCS                                                                         | TOSE                                                                     | PSA                        | PS2          | 2             | PS1         | PS0      |
| pit 7          |                                                      |                                                      |                                                                             |                                                                          |                            |              |               |             | bit (    |
|                |                                                      |                                                      |                                                                             |                                                                          |                            |              |               |             |          |
| Legend:        |                                                      |                                                      |                                                                             |                                                                          |                            |              |               |             |          |
| R = Readable I | oit                                                  | W = V                                                | Vritable bit                                                                |                                                                          | U = Unim                   | plemented bi | t, read as 'C | )'          |          |
| n = Value at P | OR                                                   | '1' = E                                              | Bit is set                                                                  |                                                                          | '0' = Bit is               | cleared      | x = 1         | Bit is unkn | own      |
| bit 7          | <b>RBPU:</b> POR                                     | TB Pull                                              | -up Enable<br>are disable                                                   | bit<br>ad                                                                |                            |              |               |             |          |
|                | 0 = PORTB                                            | pull ups                                             | are enable                                                                  | ed by indiv                                                              | idual PORT                 | latch values |               |             |          |
| bit 6          | INTEDG: Int                                          | errupt E                                             | dge Select                                                                  | bit                                                                      |                            |              |               |             |          |
|                | 1 = Interrupt<br>0 = Interrupt                       | on risin<br>on fallir                                | g edge of I<br>ng edge of                                                   | NT pin<br>INT pin                                                        |                            |              |               |             |          |
| bit 5          | <b>TOCS:</b> TMR(<br>1 = Transitio<br>0 = Internal i | 0 Clock<br>n on T0<br>instructio                     | Source Se<br>CKI pin or<br>on cycle clo                                     | lect bit<br>CPSOSC<br>ock (Fosc,                                         | signal<br>/4)              |              |               |             |          |
| bit 4          | <b>TOSE:</b> TMRC<br>1 = Increment<br>0 = Increment  | ) Source<br>nt on hig<br>nt on lov                   | e Edge Sel<br>gh-to-low tr<br>v-to-high tr                                  | ect bit<br>ansition oi<br>ansition oi                                    | n T0CKI pin<br>n T0CKI pin |              |               |             |          |
| bit 3          | PSA: Presca                                          | aler Assi                                            | ignment bit                                                                 |                                                                          |                            |              |               |             |          |
|                | 1 = Prescale<br>0 = Prescale                         | er is assi<br>er is assi                             | igned to the                                                                | e WDT<br>e Timer0 n                                                      | nodule                     |              |               |             |          |
| bit 2-0        | <b>PS&lt;2:0&gt;:</b> Pr                             | escaler                                              | Rate Selec                                                                  | ct bits                                                                  |                            |              |               |             |          |
|                | Вп                                                   | r Value                                              | TMR0 RAT                                                                    | e WDT R                                                                  | ATE                        |              |               |             |          |
|                |                                                      | 000<br>001<br>010<br>011<br>100<br>101<br>110<br>111 | 1 : 2<br>1 : 4<br>1 : 8<br>1 : 16<br>1 : 32<br>1 : 64<br>1 : 128<br>1 : 256 | 1 : 1<br>1 : 2<br>1 : 4<br>1 : 8<br>1 : 16<br>1 : 32<br>1 : 64<br>1 : 12 | 5<br>2<br>4<br>28          |              |               |             |          |
| TABLE 11-1:    | SUMMAR                                               | Y OF F                                               | REGISTEI                                                                    | RS ASSO                                                                  |                            |              | R0            |             | I        |
| Namo           | Bit 7                                                | Bit 6                                                | Bit 5                                                                       | Bit 4                                                                    | Bit 2                      | Bit 2        | Bit 1         | Rit 0       | Register |

# REGISTER 11-1: OPTION\_REG: OPTION REGISTER

| Name           | Bit 7           | Bit 6       | Bit 5  | Bit 4  | Bit 3        | Bit 2   | Bit 1  | Bit 0  | Register<br>on Page                 |
|----------------|-----------------|-------------|--------|--------|--------------|---------|--------|--------|-------------------------------------|
| CPSCON0        | CPSON           | —           | —      | —      | CPS-<br>RNG1 | CPSRNG0 | CPSOUT | T0XCS  | 112                                 |
| INTCON         | GIE             | PEIE        | TOIE   | INTE   | RBIE         | T0IF    | INTF   | RBIF   | 36                                  |
| OPTION_RE<br>G | RBPU            | INTEDG      | TOCS   | TOSE   | PSA          | PS2     | PS1    | PS0    | 93                                  |
| TMR0           | Timer0 N        | lodule Regi | ster   |        |              |         |        |        |                                     |
| TRISA          | TRISA7          | TRISA6      | TRISA5 | TRISA4 | TRISA3       | TRISA2  | TRISA1 | TRISA0 | 43                                  |
| Laward. I      | Les transformer |             |        | (0)    |              |         |        | - 11   | · · · · · · · · · · · · · · · · · · |

**Legend:** -= Un implemented locations, read as '0', u = unchanged, x = unknown. Shaded cells are not used by the Timer0 module.

# 12.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

# 12.4 Timer1 Oscillator

A dedicated low-power 32.768 kHz oscillator circuit is built-in between pins T1OSI (input) and T1OSO (amplifier output). This internal circuit is to be used in conjunction with an external 32.768 kHz crystal.

The oscillator circuit is enabled by setting the T1OSCEN bit of the T1CON register. The oscillator will continue to run during Sleep.

| Note: | The oscillator requires a start-up and   |
|-------|------------------------------------------|
|       | stabilization time before use. Thus,     |
|       | T1OSCEN should be set and a suitable     |
|       | delay observed prior to enabling Timer1. |

# 12.5 Timer1 Operation in Asynchronous Counter Mode

If control bit T1SYNC of the T1CON register is set, the external clock input is not synchronized. The timer increments asynchronously to the internal phase clocks. If external clock source is selected then the timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Section 12.5.1 "Reading and Writing Timer1 in Asynchronous Counter Mode").

**Note:** When switching from synchronous to asynchronous operation, it is possible to skip an increment. When switching from asynchronous to synchronous operation, it is possible to produce an additional increment.

#### 12.5.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TMR1L register pair.

# 14.1 Analog MUX

The capacitive sensing module can monitor up to 8 inputs. The capacitive sensing inputs are defined as CPS<7:0>. To determine if a frequency change has occurred the user must:

- Select the appropriate CPS pin by setting the CPSCH<2:0> bits of the CPSCON1 register
- Set the corresponding ANSEL bit
- Set the corresponding TRIS bit
- Run the software algorithm

Selection of the CPSx pin while the module is enabled will cause the capacitive sensing oscillator to be on the CPSx pin. Failure to set the corresponding ANSEL and TRIS bits can cause the capacitive sensing oscillator to stop, leading to false frequency readings.

# 14.2 Capacitive Sensing Oscillator

The capacitive sensing oscillator consists of a constant current source and a constant current sink, to produce a triangle waveform. The CPSOUT bit of the CPSCON0 register shows the status of the capacitive sensing oscillator, whether it is a sinking or sourcing current. The oscillator is designed to drive a capacitive load (single PCB pad) and at the same time, be a clock source to either Timer0 or Timer1. The oscillator has three different current settings as defined by CPS-RNG<1:0> of the CPSCON0 register. The different current settings for the oscillator serve two purposes:

- Maximize the number of counts in a timer for a fixed-time base
- Maximize the count differential in the timer during a change in frequency

# 14.3 Timer Resources

To measure the change in frequency of the capacitive sensing oscillator, a fixed-time base is required. For the period of the fixed-time base, the capacitive sensing oscillator is used to clock either Timer0 or Timer1. The frequency of the capacitive sensing oscillator is equal to the number of counts in the timer divided by the period of the fixed-time base.

# 14.4 Fixed-Time Base

To measure the frequency of the capacitive sensing oscillator, a fixed-time base is required. Any timer resource or software loop can be used to establish the fixed-time base. It is up to the end user to determine the method in which the fixed-time base is generated.

Note: The fixed-time base can not be generated by the timer resource the capacitive sensing oscillator is clocking.

# 14.4.1 TIMER0

To select Timer0 as the timer resource for the capacitive sensing module:

- · Set the T0XCS bit of the CPSCON0 register
- · Clear the T0CS bit of the OPTION register

When Timer0 is chosen as the timer resource, the capacitive sensing oscillator will be the clock source for Timer0. Refer to **Section 11.0** "**Timer0 Module**" for additional information.

### 14.4.2 TIMER1

To select Timer1 as the timer resource for the capacitive sensing module, set the TMR1CS<1:0> of the T1CON register to '11'. When Timer1 is chosen as the timer resource, the capacitive sensing oscillator will be the clock source for Timer1. Because the Timer1 module has a gate control, developing a time base for the frequency measurement can be simplified using either:

- The Timer0 overflow flag
- The Timer2 overflow flag
- The WDT overflow flag

It is recommended that one of these flags, in conjunction with the toggle mode of the Timer1 gate, is used to develop the fixed-time base required by the software portion of the capacitive sensing module. Refer to **Section 12.0 "Timer1 Module with Gate Control**" for additional information.

#### TABLE 14-1: TIMER1 ENABLE FUNCTION

| TMR10N | TMR1GE | Timer1 Operation       |
|--------|--------|------------------------|
| 0      | 0      | Off                    |
| 0      | 1      | Off                    |
| 1      | 0      | On                     |
| 1      | 1      | Count Enabled by input |

# 15.3.4 PWM RESOLUTION

The resolution determines the number of available duty cycles for a given period. For example, a 10-bit resolution will result in 1024 discrete duty cycles, whereas an 8-bit resolution will result in 256 discrete duty cycles.

The maximum PWM resolution is ten bits when PR2 is 255. The resolution is a function of the PR2 register value as shown by Equation 15-4.

#### EQUATION 15-4: PWM RESOLUTION

Resolution = 
$$\frac{\log[4(PR2 + 1)]}{\log(2)}$$
 bits

Note: If the pulse-width value is greater than the period, the assigned PWM pin(s) will remain unchanged.

### TABLE 15-5: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 20 MHz)

| PWM Frequency             | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
|---------------------------|----------|----------|-----------|-----------|-----------|-----------|
| Timer Prescale (1, 4, 16) | 16       | 4        | 1         | 1         | 1         | 1         |
| PR2 Value                 | 0xFF     | 0xFF     | 0xFF      | 0x3F      | 0x1F      | 0x17      |
| Maximum Resolution (bits) | 10       | 10       | 10        | 8         | 7         | 6.6       |

#### TABLE 15-6: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 8 MHz)

| PWM Frequency             | 1.22 kHz | 4.90 kHz | 19.61 kHz | 76.92 kHz | 153.85 kHz | 200.0 kHz |
|---------------------------|----------|----------|-----------|-----------|------------|-----------|
| Timer Prescale (1, 4, 16) | 16       | 4        | 1         | 1         | 1          | 1         |
| PR2 Value                 | 0x65     | 0x65     | 0x65      | 0x19      | 0x0C       | 0x09      |
| Maximum Resolution (bits) | 8        | 8        | 8         | 6         | 5          | 5         |

#### 15.3.5 OPERATION IN SLEEP MODE

In Sleep mode, the TMR2 register will not increment and the state of the module will not change. If the CCPx pin is driving a value, it will continue to drive that value. When the device wakes up, TMR2 will continue from its previous state.

#### 15.3.6 CHANGES IN SYSTEM CLOCK FREQUENCY

The PWM frequency is derived from the system clock frequency (Fosc). Any changes in the system clock frequency will result in changes to the PWM frequency. Refer to **Section 7.0** "**Oscillator Module**" for additional details.

#### 15.3.7 EFFECTS OF RESET

Any Reset will force all ports to Input mode and the CCP registers to their Reset states.

# 15.3.8 SETUP FOR PWM OPERATION

The following steps should be taken when configuring the CCP module for PWM operation:

- 1. Disable the PWM pin (CCPx) output driver(s) by setting the associated TRIS bit(s).
- 2. Load the PR2 register with the PWM period value.
- Configure the CCP module for the PWM mode by loading the CCPxCON register with the appropriate values.
- Load the CCPRxL register and the DCxBx bits of the CCPxCON register, with the PWM duty cycle value.
- 5. Configure and start Timer2:
  - Clear the TMR2IF interrupt flag bit of the PIR1 register. See Note below.
  - Configure the T2CKPS bits of the T2CON register with the Timer2 prescale value.
  - Enable Timer2 by setting the TMR2ON bit of the T2CON register.
- 6. Enable PWM output pin:
  - Wait until Timer2 overflows, TMR2IF bit of the PIR1 register is set. See Note below.
  - Enable the PWM pin (CCPx) output driver(s) by clearing the associated TRIS bit(s).
  - **Note:** In order to send a complete duty cycle and period on the first PWM output, the above steps must be included in the setup sequence. If it is not critical to start with a complete PWM signal on the first output, then step 6 may be ignored.





The operation of the AUSART module is controlled through two registers:

- Transmit Status and Control (TXSTA)
- Receive Status and Control (RCSTA)

These registers are detailed in Register 16-1 and Register 16-2, respectively.

| REGISTER 17-5: SSPMSK: SSP MASK REGIST |
|----------------------------------------|
|----------------------------------------|

| R/W-1 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| MSK7  | MSK6  | MSK5  | MSK4  | MSK3  | MSK2  | MSK1  | MSK0  |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7-1 | MSK<7:1>: Mask bits  |
|---------|----------------------|
|         | 1 - The received add |

| 1 = The received address bit n is compared to SSPADD <n> to detect I<sup>2</sup>C</n> | c address match |
|---------------------------------------------------------------------------------------|-----------------|
| 0 = The received address bit n is not used to detect I <sup>2</sup> C address match   |                 |

#### bit 0 MSK<0>: Mask bit for I<sup>2</sup>C Slave Mode, 10-bit Address

I<sup>2</sup>C Slave Mode, 10-bit Address (SSPM<3:0> = 0111):

1 = The received address bit '0' is compared to SSPADD<0> to detect  $I^2C$  address match

0 = The received address bit '0' is not used to detect I<sup>2</sup>C address match

All other SSP modes: this bit has no effect.

# REGISTER 17-6: SSPADD: SSP I<sup>2</sup>C ADDRESS REGISTER

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| ADD7  | ADD6  | ADD5  | ADD4  | ADD3  | ADD2  | ADD1  | ADD0  |
| bit 7 |       |       |       |       |       |       | bit 0 |
|       |       |       |       |       |       |       |       |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0 ADD<7:0>: Address bits Received address

# TABLE 17-7: SUMMARY OF REGISTERS ASSOCIATED WITH I<sup>2</sup>C OPERATION

| Name                  | Bit 7                                                                 | Bit 6              | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Register on<br>Page |
|-----------------------|-----------------------------------------------------------------------|--------------------|--------|--------|--------|--------|--------|--------|---------------------|
| INTCON                | GIE                                                                   | PEIE               | TOIE   | INTE   | RBIE   | T0IF   | INTF   | RBIF   | 36                  |
| PIR1                  | TMR1GIF                                                               | ADIF               | RCIF   | TXIF   | SSPIF  | CCP1IF | TMR2IF | TMR1IF | 39                  |
| PIE1                  | TMR1GIE                                                               | ADIE               | RCIE   | TXIE   | SSPIE  | CCP1IE | TMR2IE | TMR1IE | 37                  |
| SSPBUF                | Synchronous Serial Port Receive Buffer/Transmit Register              |                    |        |        |        |        | 147    |        |                     |
| SSPADD                | Synchronous Serial Port (I <sup>2</sup> C mode) Address Register      |                    |        |        |        | 155    |        |        |                     |
| SSPCON                | WCOL                                                                  | SSPOV              | SSPEN  | CKP    | SSPM3  | SSPM2  | SSPM1  | SSPM0  | 164                 |
| SSPMSK <sup>(2)</sup> | Synchronous Serial Port (I <sup>2</sup> C mode) Address Mask Register |                    |        |        |        | 166    |        |        |                     |
| SSPSTAT               | SMP <sup>(1)</sup>                                                    | CKE <sup>(1)</sup> | D/A    | Р      | S      | R/W    | UA     | BF     | 165                 |
| TRISC                 | TRISC7                                                                | TRISC6             | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 62                  |

Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by SSP module in I<sup>2</sup>C mode.

**Note 1:** Maintain these bits clear in  $I^2C$  mode.

**2:** Accessible only when SSPM < 3:0 > = 1001.

| DECFSZ           | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                           |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [ <i>label</i> ] DECFSZ f,d                                                                                                                                                                                                                                                                                      |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                                                                                                                  |  |  |
| Operation:       | (f) - 1 $\rightarrow$ (destination);<br>skip if result = 0                                                                                                                                                                                                                                                       |  |  |
| Status Affected: | None                                                                                                                                                                                                                                                                                                             |  |  |
| Description:     | The contents of register 'f' are decremented. If 'd' is '0', the result is placed in the W register. If 'd' is '1', the result is placed back in register 'f'.<br>If the result is '1', the next instruction is executed. If the result is '0', then a NOP is executed instead, making it a 2-cycle instruction. |  |  |

| INCFSZ           | Increment f, Skip if 0                                                                                                                                                                                                                                                                                                              |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] INCFSZ f,d                                                                                                                                                                                                                                                                                                                  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                                                                                                                                     |
| Operation:       | (f) + 1 $\rightarrow$ (destination),<br>skip if result = 0                                                                                                                                                                                                                                                                          |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                                |
| Description:     | The contents of register 'f' are<br>incremented. If 'd' is '0', the result<br>is placed in the W register. If 'd' is<br>'1', the result is placed back in<br>register 'f'.<br>If the result is '1', the next<br>instruction is executed. If the<br>result is '0', a NOP is executed<br>instead, making it a 2-cycle<br>instruction. |

| GOTO             | Unconditional Branch                                                                                                                                                                       |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] GOTO k                                                                                                                                                                    |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                       |
| Operation:       | $k \rightarrow PC<10:0>$<br>PCLATH<4:3> $\rightarrow$ PC<12:11>                                                                                                                            |
| Status Affected: | None                                                                                                                                                                                       |
| Description:     | GOTO is an unconditional branch.<br>The 11-bit immediate value is<br>loaded into PC bits <10:0>. The<br>upper bits of PC are loaded from<br>PCLATH<4:3>. GOTO is a<br>2-cycle instruction. |

| IORLW            | Inclusive OR literal with W                                                                                           |
|------------------|-----------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] IORLW k                                                                                              |
| Operands:        | $0 \leq k \leq 255$                                                                                                   |
| Operation:       | (W) .OR. $k \rightarrow$ (W)                                                                                          |
| Status Affected: | Z                                                                                                                     |
| Description:     | The contents of the W register are<br>OR'ed with the 8-bit literal 'k'. The<br>result is placed in the<br>W register. |

| INCF             | Increment f                                                                                                                                                                |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] INCF f,d                                                                                                                                                           |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                            |
| Operation:       | (f) + 1 $\rightarrow$ (destination)                                                                                                                                        |
| Status Affected: | Z                                                                                                                                                                          |
| Description:     | The contents of register 'f' are<br>incremented. If 'd' is '0', the result<br>is placed in the W register. If 'd' is<br>'1', the result is placed back in<br>register 'f'. |

| IORWF            | Inclusive OR W with f                                                                                                                                                       |  |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] IORWF f,d                                                                                                                                                  |  |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                             |  |  |  |  |  |  |
| Operation:       | (W) .OR. (f) $\rightarrow$ (destination)                                                                                                                                    |  |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                           |  |  |  |  |  |  |
| Description:     | Inclusive OR the W register with<br>register 'f'. If 'd' is '0', the result is<br>placed in the W register. If 'd' is<br>'1', the result is placed back in<br>register 'f'. |  |  |  |  |  |  |

| PIC16LF722A/723A |        | $\begin{array}{llllllllllllllllllllllllllllllllllll$      |                                                      |      |                          |                  |                                                                                                                                                                                                                              |  |  |  |
|------------------|--------|-----------------------------------------------------------|------------------------------------------------------|------|--------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIC16F722A/723A  |        |                                                           | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |      |                          |                  |                                                                                                                                                                                                                              |  |  |  |
| Param.<br>No.    | Sym.   | Characteristic                                            | Min.                                                 | Тур† | Max.                     | Units            | Conditions                                                                                                                                                                                                                   |  |  |  |
| D001             | Vdd    | Supply Voltage                                            |                                                      |      |                          |                  |                                                                                                                                                                                                                              |  |  |  |
|                  |        | PIC16LF722A/723A                                          | 1.8<br>1.8<br>2.3<br>2.5                             |      | 3.6<br>3.6<br>3.6<br>3.6 | V<br>V<br>V<br>V | Fosc $\leq$ 16 MHz: HFINTOSC, EC<br>Fosc $\leq$ 4 MHz<br>Fosc $\leq$ 20 MHz, EC<br>Fosc $\leq$ 20 MHz, HS                                                                                                                    |  |  |  |
| D001             |        | PIC16F722A/723A                                           | 1.8<br>1.8<br>2.3<br>2.5                             |      | 5.5<br>5.5<br>5.5<br>5.5 | V<br>V<br>V<br>V | $\begin{array}{l} \mbox{Fosc} \leq 16 \mbox{ MHz: HFINTOSC, EC} \\ \mbox{Fosc} \leq 4 \mbox{ MHz} \\ \mbox{Fosc} \leq 20 \mbox{ MHz, EC} \\ \mbox{Fosc} \leq 20 \mbox{ MHz, HS} \end{array}$                                 |  |  |  |
| D002*            | Vdr    | RAM Data Retention Voltage <sup>(1)</sup>                 |                                                      |      |                          |                  |                                                                                                                                                                                                                              |  |  |  |
|                  |        | PIC16LF722A/723A                                          | 1.5                                                  | _    | —                        | V                | Device in Sleep mode                                                                                                                                                                                                         |  |  |  |
| D002*            |        | PIC16F722A/723A                                           | 1.7                                                  | _    | _                        | V                | Device in Sleep mode                                                                                                                                                                                                         |  |  |  |
| -                | VPOR*  | Power-on Reset Release Voltage                            | _                                                    | 1.6  | <b>—</b>                 | V                |                                                                                                                                                                                                                              |  |  |  |
|                  | VPORR* | Power-on Reset Rearm Voltage                              |                                                      |      |                          |                  |                                                                                                                                                                                                                              |  |  |  |
|                  |        | PIC16LF722A/723A                                          |                                                      | 0.8  | -                        | V                | Device in Sleep mode                                                                                                                                                                                                         |  |  |  |
|                  |        | PIC16F722A/723A                                           |                                                      | 1.7  | —                        | V                | Device in Sleep mode                                                                                                                                                                                                         |  |  |  |
| D003             | Vfvr   | Fixed Voltage Reference Voltage,<br>Initial Accuracy      | -5.5<br>-5.5<br>-5.5                                 |      | 5.5<br>5.5<br>5.5        | %<br>%<br>%      | $\label{eq:VFVR} \begin{split} &V{\sf FVR} = 1.024V,  V{\sf DD} \ge 2.5V \\ &V{\sf FVR} = 2.048V,  V{\sf DD} \ge 2.5V \\ &V{\sf FVR} = 4.096V,  V{\sf DD} \ge 4.75V; \\ &-40 \le {\sf TA} \le 85^{\circ}{\sf C} \end{split}$ |  |  |  |
|                  |        |                                                           | -6<br>-6<br>-6                                       |      | 6<br>6<br>6              | %<br>%<br>%      | $\label{eq:VFVR} \begin{split} &V{\sf FVR} = 1.024V,  V{\sf DD} \ge 2.5V \\ &V{\sf FVR} = 2.048V,  V{\sf DD} \ge 2.5V \\ &V{\sf FVR} = 4.096V,  V{\sf DD} \ge 4.75V; \\ &-40 \le TA \le 125^\circ C \end{split}$             |  |  |  |
| D004*            | SVDD   | VDD Rise Rate to ensure internal<br>Power-on Reset signal | 0.05                                                 | _    | _                        | V/ms             | See Section 3.2 "Power-on Reset (POR)" for details.                                                                                                                                                                          |  |  |  |

# 23.1 DC Characteristics: PIC16(L)F722A/723A-I/E (Industrial, Extended)

These parameters are characterized but not tested.

† Data in "Typ" column is at 3.3V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered in Sleep mode without losing RAM data.

| Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le Ta \le +125^{\circ}C$ |       |                                             |      |        |          |       |                                    |  |
|----------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------|------|--------|----------|-------|------------------------------------|--|
| Param<br>No.                                                                                                         | Sym.  | Characteristic                              | Min. | Тур†   | Max.     | Units | Conditions                         |  |
| OS01                                                                                                                 | Fosc  | External CLKIN Frequency <sup>(1)</sup>     | DC   | _      | 37       | kHz   | LP Oscillator mode                 |  |
|                                                                                                                      |       |                                             | DC   | —      | 4        | MHz   | XT Oscillator mode                 |  |
|                                                                                                                      |       |                                             | DC   | —      | 20       | MHz   | HS Oscillator mode                 |  |
|                                                                                                                      |       |                                             | DC   | —      | 20       | MHz   | EC Oscillator mode                 |  |
|                                                                                                                      |       | Oscillator Frequency <sup>(1)</sup>         | —    | 32.768 | _        | kHz   | LP Oscillator mode                 |  |
|                                                                                                                      |       |                                             | 0.1  | —      | 4        | MHz   | XT Oscillator mode                 |  |
|                                                                                                                      |       |                                             | 1    | —      | 20       | MHz   | HS Oscillator mode, $VDD \ge 2.7V$ |  |
|                                                                                                                      |       |                                             | DC   | —      | 4        | MHz   | RC Oscillator mode                 |  |
| OS02 To                                                                                                              | Tosc  | External CLKIN Period <sup>(1)</sup>        | 27   | _      | ×        | μs    | LP Oscillator mode                 |  |
|                                                                                                                      |       |                                             | 250  | —      | $\infty$ | ns    | XT Oscillator mode                 |  |
|                                                                                                                      |       |                                             | 50   | —      | $\infty$ | ns    | HS Oscillator mode                 |  |
|                                                                                                                      |       |                                             | 50   | —      | $\infty$ | ns    | EC Oscillator mode                 |  |
|                                                                                                                      |       | Oscillator Period <sup>(1)</sup>            | —    | 30.5   | —        | μs    | LP Oscillator mode                 |  |
|                                                                                                                      |       |                                             | 250  | —      | 10,000   | ns    | XT Oscillator mode                 |  |
|                                                                                                                      |       |                                             | 50   | —      | 1,000    | ns    | HS Oscillator mode, $VDD \ge 2.7V$ |  |
|                                                                                                                      |       |                                             | 250  | —      | —        | ns    | RC Oscillator mode                 |  |
| OS03                                                                                                                 | TCY   | Instruction Cycle Time <sup>(1)</sup>       | 200  | TCY    | DC       | ns    | TCY = 4/FOSC                       |  |
| OS04*                                                                                                                | TosH, | External CLKIN High,                        | 2    | _      |          | μs    | LP oscillator                      |  |
| F                                                                                                                    | TosL  | External CLKIN Low                          | 100  | _      | —        | ns    | XT oscillator                      |  |
|                                                                                                                      |       |                                             | 20   | -      | —        | ns    | HS oscillator                      |  |
| OS05*                                                                                                                | TosR, | External CLKIN Rise,<br>External CLKIN Fall | 0    | —      | ×        | ns    | LP oscillator                      |  |
|                                                                                                                      | TosF  |                                             | 0    | -      | $\infty$ | ns    | XT oscillator                      |  |
|                                                                                                                      |       |                                             | 0    | —      | ×        | ns    | HS oscillator                      |  |

#### TABLE 23-1: CLOCK OSCILLATOR TIMING REQUIREMENTS

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Instruction cycle period (TcY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to OSC1 pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.





FIGURE 24-18: PIC16LF722A/723A IDD vs. VDD, LP MODE







#### FIGURE 24-22: PIC16LF722A/723A MAXIMUM IDD vs. Fosc OVER VDD, INTOSC MODE







#### FIGURE 24-40: PIC16LF722A/723A CAP SENSE LOW POWER IPD vs. VDD



























