

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

-XF

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | I²C, SPI, UART/USART                                                       |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 7KB (4K x 14)                                                              |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 192 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 11x8b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-VQFN Exposed Pad                                                        |
| Supplier Device Package    | 28-QFN (6x6)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf723a-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.2.2.3 PCON Register

The Power Control (PCON) register contains flag bits (refer to Table 3-2) to differentiate between a:

- Power-on Reset (POR)
- Brown-out Reset (BOR)
- Watchdog Timer Reset (WDT)
- External MCLR Reset

The PCON register also controls the software enable of the BOR.

The PCON register bits are shown in Register 2-3.

# REGISTER 2-3: PCON: POWER CONTROL REGISTER

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-q | R/W-q |
|-------|-----|-----|-----|-----|-----|-------|-------|
| —     | —   | —   | —   | —   | —   | POR   | BOR   |
| bit 7 |     |     |     |     |     |       | bit 0 |

| Legend:                |                  |                       |                    |
|------------------------|------------------|-----------------------|--------------------|
| R = Readable bit       | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR      | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |
| q = Value depends on c | ondition         |                       |                    |

| hit 7-2 | Unimplemented: Read as '0'                                                                                                                                                                                      |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 1   | POR: Power-on Reset Status bit                                                                                                                                                                                  |
|         | <ul> <li>1 = No Power-on Reset occurred</li> <li>0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)</li> </ul>                                                               |
| bit 0   | <ul> <li>BOR: Brown-out Reset Status bit</li> <li>1 = No Brown-out Reset occurred</li> <li>0 = A Brown-out Reset occurred (must be set in software after a Power-on Reset or Brown-out Reset occurs)</li> </ul> |

**Note 1:** Set BOREN<1:0> = 01 in the Configuration Word register for this bit to control the  $\overline{\text{BOR}}$ .

# 4.3 Interrupts During Sleep

Some interrupts can be used to wake from Sleep. To wake from Sleep, the peripheral must be able to operate without the system clock. The interrupt source must have the appropriate interrupt enable bit(s) set prior to entering Sleep.

On waking from Sleep, if the GIE bit is also set, the processor will branch to the interrupt vector. Otherwise, the processor will continue executing instructions after the SLEEP instruction. The instruction directly after the SLEEP instruction will always be executed before branching to the ISR. Refer to **Section 19.0 "Power-Down Mode (Sleep)"** for more details.

# 4.4 INT Pin

The external interrupt, INT pin, causes an asynchronous, edge-triggered interrupt. The INTEDG bit of the OPTION register determines on which edge the interrupt will occur. When the INTEDG bit is set, the rising edge will cause the interrupt. When the INTEDG bit is clear, the falling edge will cause the interrupt. The INTF bit of the INTCON register will be set when a valid edge appears on the INT pin. If the GIE and INTE bits are also set, the processor will redirect program execution to the interrupt vector. This interrupt is disabled by clearing the INTE bit of the INTCON register.

# 4.5 Context Saving

When an interrupt occurs, only the return PC value is saved to the stack. If the ISR modifies or uses an instruction that modifies key registers, their values must be saved at the beginning of the ISR and restored when the ISR completes. This prevents instructions following the ISR from using invalid data. Examples of key registers include the W, STATUS, FSR and PCLATH registers.

| Note: | The microcontroller does not normally    |  |  |  |  |  |  |
|-------|------------------------------------------|--|--|--|--|--|--|
|       | require saving the PCLATH register.      |  |  |  |  |  |  |
|       | However, if computed GOTO's are used,    |  |  |  |  |  |  |
|       | the PCLATH register must be saved at the |  |  |  |  |  |  |
|       | beginning of the ISR and restored when   |  |  |  |  |  |  |
|       | the ISR is complete to ensure correct    |  |  |  |  |  |  |
|       | program flow.                            |  |  |  |  |  |  |

The code shown in Example 4-1 can be used to do the following.

- Save the W register
- Save the STATUS register
- Save the PCLATH register
- Execute the ISR program
- Restore the PCLATH register
- Restore the STATUS register
- · Restore the W register

Since most instructions modify the W register, it must be saved immediately upon entering the ISR. The SWAPF instruction is used when saving and restoring the W and STATUS registers because it will not affect any bits in the STATUS register. It is useful to place  $W_{TEMP}$  in shared memory because the ISR cannot predict which bank will be selected when the interrupt occurs.

The processor will branch to the interrupt vector by loading the PC with 0004h. The PCLATH register will remain unchanged. This requires the ISR to ensure that the PCLATH register is set properly before using an instruction that causes PCLATH to be loaded into the PC. See **Section 2.3 "PCL and PCLATH"** for details on PC operation.

EXAMPLE 4-1: SAVING W, STATUS AND PCLATH REGISTERS IN RAM

| ;Copy W to W_TEMP register<br>;Swap status to be saved into W<br>;Swaps are used because they do not affect the status bits |
|-----------------------------------------------------------------------------------------------------------------------------|
| ;Select regardless of current bank                                                                                          |
| ;Copy status to bank zero STATUS_TEMP register                                                                              |
| ;Copy PCLATH to W register                                                                                                  |
| ;Copy W register to PCLATH_TEMP                                                                                             |
|                                                                                                                             |
| ;Insert user code here                                                                                                      |
|                                                                                                                             |
| ;Select regardless of current bank                                                                                          |
| 1;                                                                                                                          |
| ;Restore PCLATH                                                                                                             |
| ;Swap STATUS_TEMP register into W                                                                                           |
| ;(sets bank to original state)                                                                                              |
| ;Move W into STATUS register                                                                                                |
| ;Swap W_TEMP                                                                                                                |
| ;Swap W_TEMP into W                                                                                                         |
|                                                                                                                             |

#### 4.5.1 INTCON REGISTER

The INTCON register is a readable and writable register, which contains the various enable and flag bits for TMR0 register overflow, PORTB change and external RB0/INT/SEG0 pin interrupts.

Note: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

#### REGISTER 4-1: INTCON: INTERRUPT CONTROL REGISTER

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0               | R/W-0               | R/W-0 | R/W-x |
|-------|-------|-------|-------|---------------------|---------------------|-------|-------|
| GIE   | PEIE  | TOIE  | INTE  | RBIE <sup>(1)</sup> | T0IF <sup>(2)</sup> | INTF  | RBIF  |
| bit 7 |       |       |       |                     |                     |       | bit 0 |
|       |       |       |       |                     |                     |       |       |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | GIE: Global Interrupt Enable bit                                                                                                                                                  |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul><li>1 = Enables all unmasked interrupts</li><li>0 = Disables all interrupts</li></ul>                                                                                         |
| bit 6   | <b>PEIE:</b> Peripheral Interrupt Enable bit<br>1 = Enables all unmasked peripheral interrupts<br>0 = Disables all peripheral interrupts                                          |
| bit 5   | <b>TolE:</b> Timer0 Overflow Interrupt Enable bit<br>1 = Enables the Timer0 interrupt<br>0 = Disables the Timer0 interrupt                                                        |
| bit 4   | INTE: RB0/INT External Interrupt Enable bit<br>1 = Enables the RB0/INT external interrupt<br>0 = Disables the RB0/INT external interrupt                                          |
| bit 3   | <b>RBIE:</b> PORTB Change Interrupt Enable bit <sup>(1)</sup><br>1 = Enables the PORTB change interrupt<br>0 = Disables the PORTB change interrupt                                |
| bit 2   | <b>T0IF:</b> Timer0 Overflow Interrupt Flag bit <sup>(2)</sup><br>1 = TMR0 register has overflowed (must be cleared in software)<br>0 = TMR0 register did not overflow            |
| bit 1   | INTF: RB0/INT External Interrupt Flag bit<br>1 = The RB0/INT external interrupt occurred (must be cleared in software)<br>0 = The RB0/INT external interrupt did not occur        |
| bit 0   | <ul> <li><b>RBIF:</b> PORTB Change Interrupt Flag bit</li> <li>1 = When at least one of the PORTB general purpose I/O pins changed state (must be cleared in software)</li> </ul> |
|         | 0 = None of the PORTB general purpose I/O pins have changed state                                                                                                                 |
| Note 1. | The expression hits in the IOCD register must also be act                                                                                                                         |

- **Note 1:** The appropriate bits in the IOCB register must also be set.
  - 2: T0IF bit is set when Timer0 rolls over. Timer0 is unchanged on Reset and should be initialized before clearing T0IF bit.

# 6.2.2 PIN DESCRIPTIONS AND DIAGRAMS

Each PORTA pin is multiplexed with other functions. The pins and their combined functions are briefly described here. For specific information about individual functions such as the A/D Converter (ADC), refer to the appropriate section in this data sheet.

### 6.2.2.1 RA0/AN0/SS/VCAP

Figure 6-1 shows the diagram for this pin. This pin is configurable to function as one of the following:

- General purpose I/O
- Analog input for the ADC
- Slave select input for the SSP(1)
- Voltage regulator capacitor pin (PIC16F722A/ 723A only)

# Note 1: SS pin location may be selected as RA5 or RA0.

# 6.2.2.2 RA1/AN1

Figure 6-2 shows the diagram for this pin. This pin is configurable to function as one of the following:

- General purpose I/O
- Analog input for the ADC

#### 6.2.2.3 RA2/AN2

Figure 6-2 shows the diagram for this pin. This pin is configurable to function as one of the following:

- General purpose I/O
- Analog input for the ADC

#### 6.2.2.4 RA3/AN3/VREF

Figure 6-2 shows the diagram for this pin. This pin is configurable to function as one of the following:

- General purpose I/O
- · Analog input for the ADC
- Voltage reference input for the ADC

#### 6.2.2.5 RA4/CPS6/T0CKI

Figure 6-3 shows the diagram for this pin. This pin is configurable to function as one of the following:

- General purpose I/O
- Capacitive sensing input
- Clock input for Timer0

The Timer0 clock input function works independently of any TRIS register setting. Effectively, if TRISA4 = 0, the PORTA4 register bit will output to the pad and clock Timer0 at the same time.

# 6.2.2.6 RA5/AN4/CPS7/SS/VCAP

Figure 6-4 shows the diagram for this pin. This pin is configurable to function as one of the following:

- General purpose I/O
- Analog input for the ADC
- · Capacitive sensing input
- Slave select input for the SSP<sup>(1)</sup>
- Voltage regulator capacitor pin (PIC16F722A/ 723A only)

**Note 1:** SS pin location may be selected as RA5 or RA0.

# 6.2.2.7 RA6/OSC2/CLKOUT/VCAP

Figure 6-5 shows the diagram for this pin. This pin is configurable to function as one of the following:

- General purpose I/O
- Crystal/resonator connection
- Clock output
- Voltage regulator capacitor pin (PIC16F722A/ 723A only)

# 6.2.2.8 RA7/OSC1/CLKIN

Figure 6-6 shows the diagram for this pin. This pin is configurable to function as one of the following:

- General purpose I/O
- Crystal/resonator connection
- Clock input













| FIGURE 12-6:           | TIMER1 GATE SINGLE-PULSE MODE |                                               |
|------------------------|-------------------------------|-----------------------------------------------|
|                        |                               |                                               |
| TMR1GE                 |                               |                                               |
| T1GPOL                 |                               |                                               |
| T1GSPM                 |                               |                                               |
| T1GGO <u>/</u><br>DONE | ← Set by software ←           | Cleared by hardware on falling edge of T1GVAL |
| T1G_IN                 | rising edge of T1G            |                                               |
| T1CKI                  |                               |                                               |
| T1GVAL                 |                               |                                               |
| TIMER1                 | N N + 1                       | N + 2                                         |
| TMR1GIF                | Cleared by software           | - Set by hardware on falling edge of T1GVAL   |

# 12.12 Timer1 Gate Control Register

The Timer1 Gate Control register (T1GCON), shown in Register 12-2, is used to control Timer1 gate.

| R/W-0           | R/W-0                                                                                                                                                                                                                                                 | R/W-0                                                                               | R/W-0                                                 | R/W-0                      | R-x              | R/W-0           | R/W-0  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------|------------------|-----------------|--------|
| TMR1GE          | T1GPOL                                                                                                                                                                                                                                                | T1GTM                                                                               | T1GSPM                                                | T1GGO/<br>DONE             | T1GVAL           | T1GSS1          | T1GSS0 |
| bit 7           |                                                                                                                                                                                                                                                       | L                                                                                   |                                                       | I                          |                  | •               | bit C  |
|                 |                                                                                                                                                                                                                                                       |                                                                                     |                                                       |                            |                  |                 |        |
| Legend:         |                                                                                                                                                                                                                                                       |                                                                                     |                                                       |                            |                  |                 |        |
| R = Readable    | bit                                                                                                                                                                                                                                                   | W = Writable                                                                        | bit                                                   | U = Unimpler               | mented bit, rea  | d as '0'        |        |
| -n = Value at F | POR                                                                                                                                                                                                                                                   | '1' = Bit is set                                                                    |                                                       | '0' = Bit is cle           | ared             | x = Bit is unkr | nown   |
| bit 7           | <b>TMR1GE:</b> Tin<br>If TMR1ON =<br>This bit is igno<br>If TMR1ON =<br>1 = Timer1 cc<br>0 = Timer1 cc                                                                                                                                                | ner1 Gate Enal<br>_0:<br>ored<br>_1:<br>ounting is contr<br>ounts regardles         | ble bit<br>rolled by the Ti<br>as of Timer1 ga        | mer1 gate fun              | ction            |                 |        |
| bit 6           | <b>TIGPOL:</b> Timer1 Gate Polarity bit<br>1 = Timer1 gate is active-high (Timer1 counts when gate is high)<br>0 = Timer1 gate is active low (Timer1 counts when gate is high)                                                                        |                                                                                     |                                                       |                            |                  |                 |        |
| bit 5           | T1GTM: Time                                                                                                                                                                                                                                           | er1 Gate Toggle                                                                     | Mode bit                                              | 0                          | ,                |                 |        |
|                 | 1 = Timer1 G<br>0 = Timer1 G<br>Timer1 gate fl                                                                                                                                                                                                        | ate Toggle mo<br>ate Toggle mo<br>lip-flop toggles                                  | de is enabled.<br>de is disabled a<br>on every rising | and toggle flip<br>1 edge. | flop is cleared  |                 |        |
| bit 4           | T1GSPM: Tin                                                                                                                                                                                                                                           | ner1 Gate Sing                                                                      | le Pulse Mode                                         | bit                        |                  |                 |        |
|                 | <ul> <li>1 = Timer1 Gate Single-Pulse mode is enabled and is controlling Timer1 gate</li> <li>0 = Timer1 Gate Single-Pulse mode is disabled</li> </ul>                                                                                                |                                                                                     |                                                       |                            |                  |                 |        |
| bit 3           | 3 <b>T1GGO/DONE:</b> Timer1 Gate Single-Pulse Acquisition Status bit                                                                                                                                                                                  |                                                                                     |                                                       |                            |                  |                 |        |
|                 | <ul> <li>1 = Timer1 gate single-pulse acquisition is ready, waiting for an edge</li> <li>0 = Timer1 gate single-pulse acquisition has completed or has not been started</li> <li>This bit is automatically cleared when T1GSPM is cleared.</li> </ul> |                                                                                     |                                                       |                            |                  |                 |        |
| bit 2           | T1GVAL: Tim                                                                                                                                                                                                                                           | er1 Gate Curre                                                                      | ent State bit                                         |                            |                  |                 |        |
|                 | Indicates the<br>Unaffected by                                                                                                                                                                                                                        | current state of<br>Timer1 Gate I                                                   | the Timer1 ga<br>Enable (TMR10                        | ite that could b<br>GE).   | be provided to T | rmr1H:TMR1L     |        |
| bit 1-0         | T1GSS<1:0>                                                                                                                                                                                                                                            | : Timer1 Gate                                                                       | Source Select                                         | bits                       |                  |                 |        |
|                 | 00 = Timer1 g<br>01 = Timer0 d<br>10 = TMR2 M<br>11 = Watchdo<br>Watchdo                                                                                                                                                                              | gate pin<br>Overflow outpu<br>latch PR2 outp<br>og Timer scaler<br>og Timer oscilla | t<br>ut<br>· overflow<br>ator is turned o             | n if TMR1GE =              | = 1, regardless  | of the state of | TMR1ON |

# REGISTER 12-2: T1GCON: TIMER1 GATE CONTROL REGISTER

#### 15.3.2 PWM PERIOD

The PWM period is specified by the PR2 register of Timer2. The PWM period can be calculated using the formula of Equation 15-1.

#### EQUATION 15-1: PWM PERIOD

$$PWM Period = [(PR2) + 1] \bullet 4 \bullet Tosc \bullet$$
$$(TMR2 Prescale Value)$$
Note: Tosc = 1/Fosc

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- TMR2 is cleared
- The CCPx pin is set. (Exception: If the PWM duty cycle = 0%, the pin will not be set.)
- The PWM duty cycle is latched from CCPRxL into CCPRxH.

| Note: | The    | Timer2    | postscaler   | (refer                 | to  |
|-------|--------|-----------|--------------|------------------------|-----|
|       | Secti  | on 13.1 " | Timer2 Ope   | r <b>ation"</b> ) is r | not |
|       | used   | in the d  | etermination | of the PW              | /M  |
|       | freque | ency.     |              |                        |     |

#### 15.3.3 PWM DUTY CYCLE

The PWM duty cycle is specified by writing a 10-bit value to multiple registers: CCPRxL register and DCxB<1:0> bits of the CCPxCON register. The CCPRxL contains the eight MSbs and the DCxB<1:0> bits of the CCPxCON register contain the two LSbs. CCPRxL and DCxB<1:0> bits of the CCPxCON register can be written to at any time. The duty cycle value is not latched into CCPRxH until after the period completes (i.e., a match between PR2 and TMR2 registers occurs). While using the PWM, the CCPRxH register is read-only.

Equation 15-2 is used to calculate the PWM pulse width.

Equation 15-3 is used to calculate the PWM duty cycle ratio.

#### EQUATION 15-2: PULSE WIDTH

 $Pulse Width = (CCPRxL:CCPxCON < 5:4>) \bullet$ 

TOSC • (TMR2 Prescale Value)

Note: Tosc = 1/Fosc

# EQUATION 15-3: DUTY CYCLE RATIO

 $Duty Cycle Ratio = \frac{(CCPRxL:CCPxCON < 5:4>)}{4(PR2 + 1)}$ 

The CCPRxH register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation.

The 8-bit timer TMR2 register is concatenated with either the 2-bit internal system clock (Fosc), or 2 bits of the prescaler, to create the 10-bit time base. The system clock is used if the Timer2 prescaler is set to 1:1.

When the 10-bit time base matches the CCPRxH and 2-bit latch, then the CCPx pin is cleared (refer to Figure 15-3).

|        | SYNC = 0, BRGH = 1 |            |                             |                  |            |                             |                |            |                             |                |            |                             |
|--------|--------------------|------------|-----------------------------|------------------|------------|-----------------------------|----------------|------------|-----------------------------|----------------|------------|-----------------------------|
| BAUD   | Fosc = 8.000 MHz   |            |                             | Fosc = 4.000 MHz |            | Fosc = 3.6864 MHz           |                |            | Fosc = 1.000 MHz            |                |            |                             |
| RATE   | Actual<br>Rate     | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    | _                  | _          | _                           | _                |            |                             | _              |            | _                           | 300            | 0.16       | 207                         |
| 1200   |                    | —          | —                           | 1202             | 0.16       | 207                         | 1200           | 0.00       | 191                         | 1202           | 0.16       | 51                          |
| 2400   | 2404               | 0.16       | 207                         | 2404             | 0.16       | 103                         | 2400           | 0.00       | 95                          | 2404           | 0.16       | 25                          |
| 9600   | 9615               | 0.16       | 51                          | 9615             | 0.16       | 25                          | 9600           | 0.00       | 23                          | —              | _          | —                           |
| 10417  | 10417              | 0.00       | 47                          | 10417            | 0.00       | 23                          | 10473          | 0.53       | 21                          | 10417          | 0.00       | 5                           |
| 19.2k  | 19231              | 0.16       | 25                          | 19.23k           | 0.16       | 12                          | 19.2k          | 0.00       | 11                          | —              | _          | —                           |
| 57.6k  | 55556              | -3.55      | 8                           | —                | _          | —                           | 57.60k         | 0.00       | 3                           | —              | —          | —                           |
| 115.2k | —                  | —          | _                           | —                | _          | —                           | 115.2k         | 0.00       | 1                           | —              | —          | —                           |

#### TABLE 16-5: BAUD RATES FOR ASYNCHRONOUS MODES

| Name    | Bit 7                  | Bit 6        | Bit 5        | Bit 4        | Bit 3        | Bit 2  | Bit 1   | Bit 0   | Register<br>on Page |
|---------|------------------------|--------------|--------------|--------------|--------------|--------|---------|---------|---------------------|
| ANSELA  | —                      | —            | ANSA5        | ANSA4        | ANSA3        | ANSA2  | ANSA1   | ANSA0   | 44                  |
| APFCON  | —                      | —            | —            | —            | —            | _      | SSSEL   | CCP2SEL | 42                  |
| INTCON  | GIE                    | PEIE         | T0IE         | INTE         | RBIE         | T0IF   | INTF    | RBIF    | 36                  |
| PIE1    | TMR1GIE                | ADIE         | RCIE         | TXIE         | SSPIE        | CCP1IE | TMR2IE  | TMR1IE  | 37                  |
| PIR1    | TMR1GIF                | ADIF         | RCIF         | TXIF         | SSPIF        | CCP1IF | TMR2IF  | TMR1IF  | 39                  |
| PR2     | Timer2 Period Register |              |              |              |              |        |         |         |                     |
| SSPBUF  | Synchrono              | us Serial Po | rt Receive B | uffer/Transn | nit Register |        |         |         | 147                 |
| SSPCON  | WCOL                   | SSPOV        | SSPEN        | CKP          | SSPM3        | SSPM2  | SSPM1   | SSPM0   | 152                 |
| SSPSTAT | SMP                    | CKE          | D/A          | Р            | S            | R/W    | UA      | BF      | 153                 |
| TRISA   | TRISA7                 | TRISA6       | TRISA5       | TRISA4       | TRISA3       | TRISA2 | TRISA1  | TRISA0  | 43                  |
| TRISC   | TRISC7                 | TRISC6       | TRISC5       | TRISC4       | TRISC3       | TRISC2 | TRISC1  | TRISC0  | 62                  |
| T2CON   | —                      | TOUTPS3      | TOUTPS2      | TOUTPS1      | TOUTPS0      | TMR2ON | T2CKPS1 | T2CKPS0 | 107                 |

#### TABLE 17-1: SUMMARY OF REGISTERS ASSOCIATED WITH SPI OPERATION

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the SSP in SPI mode.

# 19.0 POWER-DOWN MODE (SLEEP)

The Power-down mode is entered by executing a  $\ensuremath{\mathtt{SLEEP}}$  instruction.

If the Watchdog Timer is enabled:

- WDT will be cleared but keeps running.
- PD bit of the STATUS register is cleared.
- TO bit of the STATUS register is set.
- Oscillator driver is turned off.
- Timer1 oscillator is unaffected
- I/O ports maintain the status they had before SLEEP was executed (driving high, low or highimpedance).

For lowest current consumption in this mode, all I/O pins should be either at VDD or VSs, with no external circuitry drawing current from the I/O pin. I/O pins that are high-impedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The TOCKI input should also be at VDD or VSs for lowest current consumption. The contribution from on-chip pull ups on PORTB should be considered.

The MCLR pin must be at a logic high level when external MCLR is enabled.

Note: A Reset generated by a WDT time out does not drive MCLR pin low.

### 19.1 Wake-up from Sleep

The device can wake-up from Sleep through one of the following events:

- 1. External Reset input on  $\overline{\text{MCLR}}$  pin.
- 2. Watchdog Timer wake-up (if WDT was enabled).
- 3. Interrupt from RB0/INT pin, PORTB change or a peripheral interrupt.

The first event will cause a device Reset. The two latter events are considered a continuation of program execution. The TO and PD bits in the STATUS register can be used to determine the cause of device Reset. The PD bit, which is set on power-up, is cleared when Sleep is invoked. TO bit is cleared if WDT wake-up occurred. The following peripheral interrupts can wake the device from Sleep:

- 1. TMR1 Interrupt. Timer1 must be operating as an asynchronous counter.
- USART Receive Interrupt (Synchronous Slave mode only)
- 3. A/D conversion (when A/D clock source is RC)
- 4. Interrupt-on-change
- 5. External Interrupt from INT pin
- 6. Capture event on CCP1 or CCP2
- 7. SSP Interrupt in SPI or I<sup>2</sup>C Slave mode

Other peripherals cannot generate interrupts since during Sleep, no on-chip clocks are present.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is pre-fetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up is regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction, then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

| Note: | If the global interrupts are disabled (GIE is |  |  |  |  |  |  |  |
|-------|-----------------------------------------------|--|--|--|--|--|--|--|
|       | cleared), but any interrupt source has both   |  |  |  |  |  |  |  |
|       | its interrupt enable bit and the              |  |  |  |  |  |  |  |
|       | corresponding interrupt flag bits set, the    |  |  |  |  |  |  |  |
|       | device will immediately wake-up from          |  |  |  |  |  |  |  |
|       | Sleep. The SLEEP instruction is               |  |  |  |  |  |  |  |
|       | completely executed.                          |  |  |  |  |  |  |  |

The WDT is cleared when the device wakes up from Sleep, regardless of the source of wake-up.

# 19.2 Wake-up Using Interrupts

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT prescaler and postscaler (if enabled) will not be cleared, the TO bit will not be set and the PD bit will not be cleared.
- If the interrupt occurs **during or after** the execution of a SLEEP instruction, the device will immediately wake-up from Sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT prescaler and postscaler (if enabled) will be cleared, the TO bit will be set and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.

# FIGURE 19-1: WAKE-UP FROM SLEEP THROUGH INTERRUPT

| ; Q1  Q2  Q3   Q4; Q1  Q2 Q3  <br>OSC1 <sup>(1)</sup> /~~~/~/~/~/_/ |              | Q1  Q2  Q3   Q4         | Q1 Q2 Q3 Q4;     | Q1 Q2 Q3 Q4; | Q1 Q2 Q3 Q4; |
|---------------------------------------------------------------------|--------------|-------------------------|------------------|--------------|--------------|
| CLKOUT(4)                                                           |              | /\_                     |                  |              |              |
| INT pin                                                             |              |                         |                  |              | <u>'</u>     |
| INTF flag<br>(INTCON reg.)                                          |              | Interrupt Latency       | y <sup>(3)</sup> |              |              |
| GIE bit<br>(INTCON reg.)                                            | Processor in | · · · · · · · · · · · · |                  |              | ;<br>;_      |
| Instruction Flow<br>PC X PC X PC + 1                                | X PC + 2     | X PC + 2 X              | PC + 2           | 0004h        | 0005h        |
| Instruction { Inst(PC) = Sleep Inst(PC + 1                          | 1)           | Inst(PC + 2)            | 1                | Inst(0004h)  | Inst(0005h)  |
| Instruction { Inst(PC - 1) Sleep                                    |              | Inst(PC + 1)            | Dummy Cycle      | Dummy Cycle  | Inst(0004h)  |
|                                                                     |              |                         |                  |              |              |

Note 1: XT, HS or LP Oscillator mode assumed.

2: TOST = 1024 TOSC (drawing not to scale). This delay does not apply to EC and RC Oscillator modes.

3: GIE = 1 assumed. In this case after wake-up, the processor jumps to 0004h. If GIE = 0, execution will continue in-line.

4: CLKOUT is not available in XT, HS, LP or EC Oscillator modes, but shown here for timing reference.

| Name   | Bit 7   | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Register on<br>Page |
|--------|---------|-------|-------|-------|-------|--------|--------|--------|---------------------|
| IOCB   | IOCB7   | IOCB6 | IOCB5 | IOCB4 | IOCB3 | IOCB2  | IOCB1  | IOCB0  | 53                  |
| INTCON | GIE     | PEIE  | TOIE  | INTE  | RBIE  | T0IF   | INTF   | RBIF   | 36                  |
| PIE1   | TMR1GIE | ADIE  | RCIE  | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE | 37                  |
| PIE2   | —       | —     | —     | —     | _     | —      | —      | CCP2IE | 38                  |
| PIR1   | TMR1GIF | ADIF  | RCIF  | TXIF  | SSPIF | CCP1IF | TMR2IF | TMR1IF | 39                  |
| PIR2   | —       | —     | —     | —     | _     | —      | —      | CCP2IF | 40                  |

#### TABLE 19-1: SUMMARY OF REGISTERS ASSOCIATED WITH POWER-DOWN MODE

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used in Power-Down mode.

# 20.0 IN-CIRCUIT SERIAL PROGRAMMING<sup>™</sup> (ICSP<sup>™</sup>)

ICSP<sup>™</sup> programming allows customers to manufacture circuit boards with unprogrammed devices. Programming can be done after the assembly process allowing the device to be programmed with the most recent firmware or a custom firmware. Five pins are needed for ICSP<sup>™</sup> programming:

- ICSPCLK
- ICSPDAT
- MCLR/VPP
- VDD
- Vss

The device is placed into Program/Verify mode by holding the ICSPCLK and ICSPDAT pins low then raising the voltage on MCLR/VPP from 0v to VPP. In Program/Verify mode the Program Memory, User IDs and the Configuration Words are programmed through serial communications. The ICSPDAT pin is a bidirectional I/O used for transferring the serial data and the ISCPCLK pin is the clock input. For more information on ICSP<sup>TM</sup> refer to the "PIC16(L)F72X Memory Programming Specification" (DS41332).

**Note:** The ICD 2 produces a VPP voltage greater than the maximum VPP specification of the PIC16(L)F722A/723A. When using this programmer, an external circuit, such as the AC164112 MPLAB ICD 2 VPP voltage limiter, is required to keep the VPP voltage within the device specifications.



# FIGURE 20-1: TYPICAL CONNECTION FOR ICSP™ PROGRAMMING

| SUBWF            | Subtract W from f                                                                                                                                                                          |            |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|--|--|
| Syntax:          | [label] Sl                                                                                                                                                                                 | JBWF f,d   |  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                         |            |  |  |  |  |
| Operation:       | (f) - (W) $\rightarrow$ (destination)                                                                                                                                                      |            |  |  |  |  |
| Status Affected: | : C, DC, Z                                                                                                                                                                                 |            |  |  |  |  |
| Description:     | Subtract (2's complement method)<br>W register from register 'f'. If 'd' is<br>'0', the result is stored in the W<br>register. If 'd' is '1', the result is<br>stored back in register 'f. |            |  |  |  |  |
|                  | <b>C</b> = 0                                                                                                                                                                               | W > f      |  |  |  |  |
|                  | <b>C</b> = 1                                                                                                                                                                               | $W \leq f$ |  |  |  |  |

DC = 0

**DC** = 1

W<3:0> > f<3:0>

W<3:0> ≤ f<3:0>

| XORLW            | Exclusive OR literal with W                                                                                            |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] XORLW k                                                                                               |  |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                                    |  |  |  |  |  |
| Operation:       | (W) .XOR. $k \rightarrow (W)$                                                                                          |  |  |  |  |  |
| Status Affected: | Z                                                                                                                      |  |  |  |  |  |
| Description:     | The contents of the W register<br>are XOR'ed with the 8-bit<br>literal 'k'. The result is placed in<br>the W register. |  |  |  |  |  |

| SWAPF            | Swap Nibbles in f                                                                                                                                                                  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] SWAPF f,d                                                                                                                                                                  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                    |
| Operation:       | $(f<3:0>) \rightarrow (destination<7:4>),$<br>$(f<7:4>) \rightarrow (destination<3:0>)$                                                                                            |
| Status Affected: | None                                                                                                                                                                               |
| Description:     | The upper and lower nibbles of<br>register 'f' are exchanged. If 'd' is<br>'0', the result is placed in the W<br>register. If 'd' is '1', the result is<br>placed in register 'f'. |

| XORWF            | Exclusive OR W with f                                                                                                                                                           |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [label] XORWF f,d                                                                                                                                                               |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                 |  |  |  |  |  |
| Operation:       | (W) .XOR. (f) $\rightarrow$ (destination)                                                                                                                                       |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                               |  |  |  |  |  |
| Description:     | Exclusive OR the contents of the W register with register 'f'. If 'd' is '0', the result is stored in the W register. If 'd' is '1', the result is stored back in register 'f'. |  |  |  |  |  |





# TABLE 23-9: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |          |                                                              |          |      |       |            |  |  |  |
|----------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------|----------|------|-------|------------|--|--|--|
| Param.<br>No.                                                                                                        | Symbol   | Characteristic                                               | Min.     | Max. | Units | Conditions |  |  |  |
| US120                                                                                                                | TCKH2DTV | SYNC XMIT (Master and Slave)<br>Clock high to data-out valid | 3.0-5.5V | —    | 80    | ns         |  |  |  |
|                                                                                                                      |          |                                                              | 1.8-5.5V | —    | 100   | ns         |  |  |  |
| US121                                                                                                                | TCKRF    | Clock out rise time and fall time                            | 3.0-5.5V | —    | 45    | ns         |  |  |  |
|                                                                                                                      |          | (Master mode)                                                | 1.8-5.5V | —    | 50    | ns         |  |  |  |
| US122                                                                                                                | TDTRF    | Data-out rise time and fall time                             | 3.0-5.5V | _    | 45    | ns         |  |  |  |
|                                                                                                                      |          |                                                              | 1.8-5.5V | —    | 50    | ns         |  |  |  |

### FIGURE 23-15: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING



#### TABLE 23-10: USART SYNCHRONOUS RECEIVE REQUIREMENTS

| <b>Standar</b><br>Operatir | Standard Operating Conditions (unless otherwise stated)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |                                                                            |      |      |       |            |  |  |
|----------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------|------|-------|------------|--|--|
| Param.<br>No.              | Symbol                                                                                                               | Characteristic                                                             | Min. | Max. | Units | Conditions |  |  |
| US125                      | TDTV2CKL                                                                                                             | <u>SYNC RCV (Master and Slave)</u><br>Data-hold before CK ↓ (DT hold time) | 10   |      | ns    |            |  |  |
| US126                      | TCKL2DTL                                                                                                             | Data-hold after CK $\downarrow$ (DT hold time)                             | 15   |      | ns    |            |  |  |



















#### FIGURE 24-40: PIC16LF722A/723A CAP SENSE LOW POWER IPD vs. VDD





# 25.0 PACKAGING INFORMATION

# 25.1 Package Marking Information



\* Standard PICmicro<sup>®</sup> device marking consists of Microchip part number, year code, week code and traceability code. For PICmicro device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.