



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 7KB (4K x 14)                                                              |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 192 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 11x8b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                             |
| Supplier Device Package    | 28-SSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf723a-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| I/O | 28-Pin<br>SPDIP,<br>SOIC,<br>SSOP | 28-Pin<br>QFN,<br>UQFN | A/D      | Cap Sensor | Timers      | ССР                 | AUSART | SSP               | Interrupt | Pull Up | Basic                           |
|-----|-----------------------------------|------------------------|----------|------------|-------------|---------------------|--------|-------------------|-----------|---------|---------------------------------|
| RA0 | 2                                 | 27                     | AN0      | —          | —           | _                   | -      | SS <sup>(3)</sup> | —         | —       | VCAP <sup>(4)</sup>             |
| RA1 | 3                                 | 28                     | AN1      | —          | _           | _                   | -      | _                 | _         | —       | —                               |
| RA2 | 4                                 | 1                      | AN2      | _          | _           | _                   | _      | _                 | _         | —       | _                               |
| RA3 | 5                                 | 2                      | AN3/VREF | _          | —           | _                   | _      | _                 | _         | _       | —                               |
| RA4 | 6                                 | 3                      | _        | CPS6       | TOCKI       | —                   | _      | _                 | _         | —       | —                               |
| RA5 | 7                                 | 4                      | AN4      | CPS7       | _           | _                   | -      | SS <sup>(3)</sup> | _         | —       | VCAP <sup>(4)</sup>             |
| RA6 | 10                                | 7                      | _        | _          | _           | _                   | _      | _                 | _         | —       | OSC2/CLKOUT/VCAP <sup>(4)</sup> |
| RA7 | 9                                 | 6                      | _        | _          | —           | _                   | _      | _                 | _         | _       | OSC1/CLKIN                      |
| RB0 | 21                                | 18                     | AN12     | CPS0       | —           | _                   | _      | _                 | IOC/INT   | Y       | —                               |
| RB1 | 22                                | 19                     | AN10     | CPS1       | —           | -                   | _      | —                 | IOC       | Y       | —                               |
| RB2 | 23                                | 20                     | AN8      | CPS2       | —           | _                   | _      | _                 | IOC       | Y       | —                               |
| RB3 | 24                                | 21                     | AN9      | CPS3       | —           | CCP2 <sup>(2)</sup> | _      | —                 | IOC       | Y       |                                 |
| RB4 | 25                                | 22                     | AN11     | CPS4       | —           | _                   | _      | —                 | IOC       | Y       | —                               |
| RB5 | 26                                | 23                     | AN13     | CPS5       | T1G         |                     |        | —                 | IOC       | Y       |                                 |
| RB6 | 27                                | 24                     | _        | _          | _           |                     |        | _                 | IOC       | Y       | ICSPCLK/ICDCLK                  |
| RB7 | 28                                | 25                     | —        | —          | —           |                     |        | —                 | IOC       | Y       | ICSPDAT/ICDDAT                  |
| RC0 | 11                                | 8                      | _        |            | T1OSO/T1CKI |                     |        | -                 |           | _       |                                 |
| RC1 | 12                                | 9                      | —        | _          | T1OSI       | CCP2 <sup>(2)</sup> |        | _                 | -         | _       | _                               |
| RC2 | 13                                | 10                     | —        | —          | —           | CCP1                | -      | —                 | -         | _       | _                               |
| RC3 | 14                                | 11                     | —        | _          | —           | _                   |        | SCK/SCL           | -         | _       | _                               |
| RC4 | 15                                | 12                     | —        | —          |             | _                   | -      | SDI/SDA           | -         | _       | _                               |
| RC5 | 16                                | 13                     | —        | _          | —           | _                   | _      | SDO               | -         | _       | _                               |
| RC6 | 17                                | 14                     | _        | _          | _           |                     | TX/CK  | _                 |           | _       |                                 |
| RC7 | 18                                | 15                     | —        | _          | —           |                     | RX/DT  | —                 |           | —       |                                 |
| RE3 | 1                                 | 26                     | —        | _          | _           | _                   | _      | —                 | _         | Y(1)    | MCLR/Vpp                        |
| _   | 20                                | 17                     | —        | —          | —           | —                   | _      | —                 | —         | —       | Vdd                             |
| —   | 8,19                              | 5,16                   | _        | —          | _           | _                   | -      | —                 | -         | —       | Vss                             |

#### TABLE 1: 28-PIN SPDIP/SOIC/SSOP/QFN/UQFN SUMMARY (PIC16(L)F722A/723A)

**Note 1:** Pull up enabled only with external MCLR configuration.

2: RC1 is the default pin location for CCP2. RB3 may be selected by changing the CCP2SEL bit in the APFCON register.

3: RA5 is the default pin location for SS. RA0 may be selected by changing the SSSEL bit in the APFCON register.

4: PIC16F722A/723A devices only.

Note: The PIC16F722A/723A devices have an internal low dropout voltage regulator. An external capacitor must be connected to one of the available VCAP pins to stabilize the regulator. For more information, see Section 5.0 "Low Dropout (LDO) Voltage Regulator". The PIC16LF722A/723A devices do not have the voltage regulator and therefore no external capacitor is required.

#### FIGURE 2-3:

# PIC16(L)F722A SPECIAL FUNCTION REGISTERS

|          | 00h | Indirect addr.(*) | 80h   | Indirect addr. <sup>(*)</sup> | 100h | Indirect addr.(*) | 180h |
|----------|-----|-------------------|-------|-------------------------------|------|-------------------|------|
| TMR0     | 01h | OPTION            | 81h   | TMR0                          | 101h | OPTION            | 181h |
| PCL      | 02h | PCL               | 82h   | PCL                           | 102h | PCL               | 182h |
| STATUS   | 03h | STATUS            | 83h   | STATUS                        | 103h | STATUS            | 183h |
| FSR      | 04h | FSR               | 84h   | FSR                           | 104h | FSR               | 184h |
| PORTA    | 05h | TRISA             | 85h   |                               | 105h | ANSELA            | 185h |
| PORTB    | 06h | TRISB             | 86h   |                               | 106h | ANSELB            | 186h |
| PORTC    | 07h | TRISC             | 87h   |                               | 107h |                   | 187h |
|          | 08h |                   | 88h   | CPSCON0                       | 108h |                   | 188h |
| PORTE    | 09h | TRISE             | 89h   | CPSCON1                       | 109h |                   | 189h |
| PCLATH   | 0Ah | PCLATH            | 8Ah   | PCLATH                        | 10Ah | PCLATH            | 18Ah |
| INTCON   | 0Bh | INTCON            | 8Bh   | INTCON                        | 10Bh | INTCON            | 18Bh |
| PIR1     | 0Ch | PIE1              | 8Ch   | PMDATL                        | 10Ch | PMCON1            | 18Ch |
| PIR2     | 0Dh | PIE2              | 8Dh   | PMADRL                        | 10Dh | Reserved          | 18Dh |
| TMR1L    | 0Eh | PCON              | 8Eh   | PMDATH                        | 10Eh | Reserved          | 18Eh |
| TMR1H    | 0Fh | T1GCON            | 8Fh   | PMADRH                        | 10Fh | Reserved          | 18Fh |
| T1CON    | 10h | OSCCON            | 90h   |                               | 110h |                   | 190h |
| TMR2     | 11h | OSCTUNE           | 91h   |                               | 111h |                   | 191h |
| T2CON    | 12h | PR2               | 92h   |                               | 112h |                   | 192h |
| SSPBUF   | 13h | SSPADD/SSPMS      | K 93h |                               | 113h |                   | 193h |
| SSPCON   | 14h | SSPSTAT           | 94h   |                               | 114h |                   | 194h |
| CCPR1L   | 15h | WPUB              | 95h   |                               | 115h |                   | 195h |
| CCPR1H   | 16h | IOCB              | 96h   |                               | 116h |                   | 196h |
| CCP1CON  | 17h |                   | 97h   |                               | 117h |                   | 197h |
| RCSTA    | 18h | TXSTA             | 98h   |                               | 118h |                   | 198h |
| TXREG    | 19h | SPBRG             | 99h   |                               | 119h |                   | 199h |
| RCREG    | 1Ah |                   | 9Ah   |                               | 11Ah |                   | 19Ah |
| CCPR2L   | 1Bh |                   | 9Bh   |                               | 11Bh |                   | 19Bh |
| CCPR2H   | 1Ch | APFCON            | 9Ch   |                               | 11Ch |                   | 19Ch |
| CCP2CON  | 1Dh | FVRCON            | 9Dh   |                               | 11Dh |                   | 19Dh |
| ADRES    | 1Eh |                   | 9Eh   |                               | 11Eh |                   | 19Eh |
| ADCON0   | 1Fh | ADCON1            | 9Fh   |                               | 11Fh |                   | 19Fh |
|          | 20h |                   | A0h   |                               | 120h |                   | 1A0h |
|          |     | General           |       |                               |      |                   |      |
|          |     | Purpose           |       |                               |      |                   |      |
|          |     | Register          |       |                               |      |                   |      |
| _        |     | 32 Bytes          |       |                               |      |                   |      |
| General  |     |                   | BFh   |                               |      |                   |      |
| Purpose  |     |                   | C0h   |                               |      |                   |      |
| 96 Bytes |     |                   | FFh   |                               | 16Fh |                   | 1EEb |
| 00 0,000 |     | -                 | F0h   |                               | 170h | -                 | 1E0h |
|          |     |                   |       |                               |      |                   |      |
|          |     | Accesses          |       | Accesses                      |      | Accesses          |      |
|          |     | 7011-7711         |       |                               |      | /01-/11           |      |
|          | 7Fh |                   | FFh   |                               | 17Fh |                   | 1FFh |
| Bank 0   |     | Bank 1            |       | Bank 2                        |      | Bank 3            |      |

## 2.2.2.3 PCON Register

The Power Control (PCON) register contains flag bits (refer to Table 3-2) to differentiate between a:

- Power-on Reset (POR)
- Brown-out Reset (BOR)
- Watchdog Timer Reset (WDT)
- External MCLR Reset

The PCON register also controls the software enable of the BOR.

The PCON register bits are shown in Register 2-3.

# REGISTER 2-3: PCON: POWER CONTROL REGISTER

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-q | R/W-q |
|-------|-----|-----|-----|-----|-----|-------|-------|
| —     | —   | —   | —   | —   | —   | POR   | BOR   |
| bit 7 |     |     |     |     |     |       | bit 0 |

| Legend:                |                  |                       |                                    |  |  |  |  |  |  |  |
|------------------------|------------------|-----------------------|------------------------------------|--|--|--|--|--|--|--|
| R = Readable bit       | W = Writable bit | U = Unimplemented bit | U = Unimplemented bit, read as '0' |  |  |  |  |  |  |  |
| -n = Value at POR      | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown                 |  |  |  |  |  |  |  |
| q = Value depends on c | ondition         |                       |                                    |  |  |  |  |  |  |  |

| hit 7-2 | Unimplemented: Read as '0'                                                                                                                                                                                      |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 1   | POR: Power-on Reset Status bit                                                                                                                                                                                  |
|         | <ul> <li>1 = No Power-on Reset occurred</li> <li>0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs)</li> </ul>                                                               |
| bit 0   | <ul> <li>BOR: Brown-out Reset Status bit</li> <li>1 = No Brown-out Reset occurred</li> <li>0 = A Brown-out Reset occurred (must be set in software after a Power-on Reset or Brown-out Reset occurs)</li> </ul> |

**Note 1:** Set BOREN<1:0> = 01 in the Configuration Word register for this bit to control the  $\overline{\text{BOR}}$ .











#### 4.5.2 PIE1 REGISTER

The PIE1 register contains the interrupt enable bits, as shown in Register 4-2.

**Note:** Bit PEIE of the INTCON register must be set to enable any peripheral interrupt.

| R/W-0           | R/W-0                           | R/W-0                             | R/W-0                             | R/W-0            | R/W-0            | R/W-0           | R/W-0  |
|-----------------|---------------------------------|-----------------------------------|-----------------------------------|------------------|------------------|-----------------|--------|
| TMR1GIE         | ADIE                            | RCIE                              | TXIE                              | SSPIE            | CCP1IE           | TMR2IE          | TMR1IE |
| bit 7           |                                 |                                   |                                   |                  |                  |                 | bit 0  |
|                 |                                 |                                   |                                   |                  |                  |                 |        |
| Legend:         |                                 |                                   |                                   |                  |                  |                 |        |
| R = Readable    | bit                             | W = Writable                      | bit                               | U = Unimplei     | mented bit, read | l as '0'        |        |
| -n = Value at F | POR                             | '1' = Bit is set                  |                                   | '0' = Bit is cle | eared            | x = Bit is unkr | nown   |
| bit 7           | <b>TMR1GIE:</b> Til             | mer1 Gate Inte                    | rrupt Enable                      | bit              | at .             |                 |        |
|                 | 0 = Disable th                  | ne Timer1 gate                    | acquisition co                    | omplete interru  | pt               |                 |        |
| bit 6           | ADIE: A/D Co                    | onverter (ADC)                    | Interrupt Ena                     | able bit         |                  |                 |        |
|                 | 1 = Enables t<br>0 = Disables t | he ADC interru                    | pt<br>                            |                  |                  |                 |        |
| bit 5           | RCIE: USAR                      | T Receive Inter                   | rupt Enable b                     | bit              |                  |                 |        |
|                 | 1 = Enables t<br>0 = Disables t | he USART rec<br>the USART rec     | eive interrupt<br>eive interrupt  | t                |                  |                 |        |
| bit 4           | TXIE: USART                     | Transmit Inter                    | rupt Enable b                     | oit              |                  |                 |        |
|                 | 1 = Enables t<br>0 = Disables t | he USART tran<br>the USART tran   | nsmit interrupt<br>nsmit interrup | t<br>ot          |                  |                 |        |
| bit 3           | SSPIE: Synch                    | hronous Serial                    | Port (SSP) In                     | nterrupt Enable  | bit              |                 |        |
|                 | 1 = Enables t<br>0 = Disables t | he SSP interru<br>the SSP interru | pt<br>ipt                         |                  |                  |                 |        |
| bit 2           | CCP1IE: CCF                     | P1 Interrupt En                   | able bit                          |                  |                  |                 |        |
|                 | 1 = Enables t<br>0 = Disables t | he CCP1 interr<br>the CCP1 inter  | rupt<br>rupt                      |                  |                  |                 |        |
| bit 1           | TMR2IE: TM                      | R2 to PR2 Mate                    | ch Interrupt E                    | nable bit        |                  |                 |        |
|                 | 1 = Enables t<br>0 = Disables t | he Timer2 to P<br>the Timer2 to F | R2 match inte<br>R2 match int     | errupt<br>errupt |                  |                 |        |
| bit 0           | TMR1IE: Time                    | er1 Overflow Ir                   | nterrupt Enabl                    | le bit           |                  |                 |        |
|                 | 1 = Enables t<br>0 = Disables t | he Timer1 ovei<br>the Timer1 ove  | flow interrupt<br>rflow interrup  | t<br>t           |                  |                 |        |

#### REGISTER 4-2: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1

### 6.2.1 ANSELA REGISTER

The ANSELA register (Register 6-4) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELA bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELA bits has no affect on digital output functions. A pin with TRIS clear and ANSEL set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

### REGISTER 6-4: ANSELA: PORTA ANALOG SELECT REGISTER

'1' = Bit is set

| U-0          | U-0 | R/W-1        | R/W-1 | R/W-1                              | R/W-1 | R/W-1 | R/W-1 |  |  |  |  |
|--------------|-----|--------------|-------|------------------------------------|-------|-------|-------|--|--|--|--|
| —            | —   | ANSA5        | ANSA4 | ANSA3                              | ANSA2 | ANSA1 | ANSA0 |  |  |  |  |
| bit 7 bi     |     |              |       |                                    |       |       |       |  |  |  |  |
|              |     |              |       |                                    |       |       |       |  |  |  |  |
| Legend:      |     |              |       |                                    |       |       |       |  |  |  |  |
| R = Readable | bit | W = Writable | bit   | U = Unimplemented bit, read as '0' |       |       |       |  |  |  |  |

'0' = Bit is cleared

bit 7-6 Unimplemented: Read as '0'

-n = Value at POR

bit 5-0 **ANSA<5:0>**: Analog Select between Analog or Digital Function on pins RA<5:0>, respectively 0 = Digital I/O. Pin is assigned to port or digital special function. 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

**Note 1:** When setting a pin to an analog input, the corresponding TRIS bit must be set to Input mode in order to allow external control of the voltage on the pin.

x = Bit is unknown









#### 11.1.3 SOFTWARE PROGRAMMABLE PRESCALER

A single software programmable prescaler is available for use with either Timer0 or the Watchdog Timer (WDT), but not both simultaneously. The prescaler assignment is controlled by the PSA bit of the OPTION register. To assign the prescaler to Timer0, the PSA bit must be cleared to a '0'.

There are eight prescaler options for the Timer0 module ranging from 1:2 to 1:256. The pres ca le values are selectable via the PS<2:0> bits of the OPTION register. In order to have a 1:1 prescaler value for the Timer0 module, the prescaler must be assigned to the WDT module.

The prescaler is not readable or writable. When assigned to the Timer0 module, all instructions writing to the TMR0 register will clear the prescaler.

| Note: | When the prescaler is assigned to WDT, a    |
|-------|---------------------------------------------|
|       | CLRWDT instruction will clear the prescaler |
|       | along with the WDT.                         |

#### 11.1.4 TIMER0 INTERRUPT

Timer0 will generate an interrupt when the TMR0 register overflows from PH to 00h. The T0IF interrupt flag bit of the INTCON register is set every time the TMR0 register overflows, regardless of whether or not the Timer0 interrupt is enabled. The T0IF bit can only be cleared in software. The Timer0 interrupt enable is the T0IE bit of the INTCON register.

| Note: | The Timer0 interrupt cannot wake the    |
|-------|-----------------------------------------|
|       | processor from Sleep since the timer is |
|       | frozen during Sleep.                    |

#### 11.1.5 8-BIT COUNTER MODE SYNCHRONIZATION

When in 8-Bit Counter mode, the incrementing edge on the T0CKI pin must be synchronized to the instruction clock. Synchronization can be accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the instruction clock. The high and low periods of the external clocking source must meet the timing requirements as shown in **Section 23.0** "**Electrical Specifications**".

# 14.1 Analog MUX

The capacitive sensing module can monitor up to 8 inputs. The capacitive sensing inputs are defined as CPS<7:0>. To determine if a frequency change has occurred the user must:

- Select the appropriate CPS pin by setting the CPSCH<2:0> bits of the CPSCON1 register
- Set the corresponding ANSEL bit
- Set the corresponding TRIS bit
- Run the software algorithm

Selection of the CPSx pin while the module is enabled will cause the capacitive sensing oscillator to be on the CPSx pin. Failure to set the corresponding ANSEL and TRIS bits can cause the capacitive sensing oscillator to stop, leading to false frequency readings.

# 14.2 Capacitive Sensing Oscillator

The capacitive sensing oscillator consists of a constant current source and a constant current sink, to produce a triangle waveform. The CPSOUT bit of the CPSCON0 register shows the status of the capacitive sensing oscillator, whether it is a sinking or sourcing current. The oscillator is designed to drive a capacitive load (single PCB pad) and at the same time, be a clock source to either Timer0 or Timer1. The oscillator has three different current settings as defined by CPS-RNG<1:0> of the CPSCON0 register. The different current settings for the oscillator serve two purposes:

- Maximize the number of counts in a timer for a fixed-time base
- Maximize the count differential in the timer during a change in frequency

# 14.3 Timer Resources

To measure the change in frequency of the capacitive sensing oscillator, a fixed-time base is required. For the period of the fixed-time base, the capacitive sensing oscillator is used to clock either Timer0 or Timer1. The frequency of the capacitive sensing oscillator is equal to the number of counts in the timer divided by the period of the fixed-time base.

# 14.4 Fixed-Time Base

To measure the frequency of the capacitive sensing oscillator, a fixed-time base is required. Any timer resource or software loop can be used to establish the fixed-time base. It is up to the end user to determine the method in which the fixed-time base is generated.

Note: The fixed-time base can not be generated by the timer resource the capacitive sensing oscillator is clocking.

## 14.4.1 TIMER0

To select Timer0 as the timer resource for the capacitive sensing module:

- · Set the T0XCS bit of the CPSCON0 register
- · Clear the T0CS bit of the OPTION register

When Timer0 is chosen as the timer resource, the capacitive sensing oscillator will be the clock source for Timer0. Refer to **Section 11.0** "**Timer0 Module**" for additional information.

#### 14.4.2 TIMER1

To select Timer1 as the timer resource for the capacitive sensing module, set the TMR1CS<1:0> of the T1CON register to '11'. When Timer1 is chosen as the timer resource, the capacitive sensing oscillator will be the clock source for Timer1. Because the Timer1 module has a gate control, developing a time base for the frequency measurement can be simplified using either:

- The Timer0 overflow flag
- The Timer2 overflow flag
- The WDT overflow flag

It is recommended that one of these flags, in conjunction with the toggle mode of the Timer1 gate, is used to develop the fixed-time base required by the software portion of the capacitive sensing module. Refer to **Section 12.0 "Timer1 Module with Gate Control**" for additional information.

#### TABLE 14-1: TIMER1 ENABLE FUNCTION

| TMR10N | TMR1GE | Timer1 Operation       |
|--------|--------|------------------------|
| 0      | 0      | Off                    |
| 0      | 1      | Off                    |
| 1      | 0      | On                     |
| 1      | 1      | Count Enabled by input |

### 16.3.1.4 Synchronous Master Reception

Data is received at the RX/DT pin. The RX/DT pin output driver is automatically disabled when the AUSART is configured for synchronous master receive operation.

In Synchronous mode, reception is enabled by setting either the Single Receive Enable bit (SREN of the RCSTA register) or the Continuous Receive Enable bit (CREN of the RCSTA register).

When SREN is set and CREN is clear, only as many clock cycles are generated as there are data bits in a single character. The SREN bit is automatically cleared at the completion of one character. When CREN is set, clocks are continuously generated until CREN is cleared. If CREN is cleared in the middle of a character the CK clock stops immediately and the partial character is discarded. If SREN and CREN are both set, then SREN is cleared at the completion of the first character and CREN takes precedence.

To initiate reception, set either SREN or CREN. Data is sampled at the RX/DT pin on the trailing edge of the TX/CK clock pin and is shifted into the Receive Shift Register (RSR). When a complete character is received into the RSR, the RCIF bit of the PIR1 register is set and the character is automatically transferred to the two character receive FIFO. The Least Significant eight bits of the top character in the receive FIFO are available in RCREG. The RCIF bit remains set as long as there are un-read characters in the receive FIFO.

#### 16.3.1.5 Slave Clock

Synchronous data transfers use a separate clock line, which is synchronous with the data. A device configured as a slave receives the clock on the TX/CK line. The TX/ CK pin output driver is automatically disabled when the device is configured for synchronous slave transmit or receive operation. Serial data bits change on the leading edge to ensure they are valid at the trailing edge of each clock. One data bit is transferred for each clock cycle. Only as many clock cycles should be received as there are data bits.

### 16.3.1.6 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated if a third character, in its entirety, is received before RCREG is read to access the FIFO. When this happens the OERR bit of the RCSTA register is set. Previous data in the FIFO will not be overwritten. The two characters in the FIFO buffer can be read, however, no additional characters will be received until the error is cleared. The OERR bit can only be cleared by clearing the overrun condition. If the overrun error occurred when the SREN bit is set and CREN is clear then the error is cleared by reading RCREG. If the overrun occurred when the CREN bit is set then the error condition is cleared by either clearing the CREN bit of the RCSTA register.

#### 16.3.1.7 Receiving 9-bit Characters

The AUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set, the AUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth, and Most Significant, data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCREG.

Address detection in Synchronous modes is not supported, therefore the ADDEN bit of the RCSTA register must be cleared.

# 16.3.1.8 Synchronous Master Reception Setup:

- 1. Initialize the SPBRG register for the appropriate baud rate. Set or clear the BRGH bit, as required, to achieve the desired baud rate.
- 2. Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC.
- 3. Ensure bits CREN and SREN are clear.
- 4. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit reception is desired, set bit RX9.
- 6. Verify address detection is disabled by clearing the ADDEN bit of the RCSTA register.
- 7. Start reception by setting the SREN bit or for continuous reception, set the CREN bit.
- Interrupt flag bit RCIF of the PIR1 register will be set when reception of a character is complete. An interrupt will be generated if the RCIE interrupt enable bit of the PIE1 register was set.
- 9. Read the RCSTA register to get the ninth bit (if enabled) and determine if any error occurred during reception.
- 10. Read the 8-bit received data by reading the RCREG register.
- 11. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit, which resets the AUSART.

| Name    | Bit 7      | Bit 6         | Bit 5        | Bit 4        | Bit 3        | Bit 2  | Bit 1   | Bit 0   | Register<br>on Page |
|---------|------------|---------------|--------------|--------------|--------------|--------|---------|---------|---------------------|
| ANSELA  | —          | —             | ANSA5        | ANSA4        | ANSA3        | ANSA2  | ANSA1   | ANSA0   | 44                  |
| APFCON  | —          | —             | —            | —            | —            | —      | SSSEL   | CCP2SEL | 42                  |
| INTCON  | GIE        | PEIE          | T0IE         | INTE         | RBIE         | T0IF   | INTF    | RBIF    | 36                  |
| PIE1    | TMR1GIE    | ADIE          | RCIE         | TXIE         | SSPIE        | CCP1IE | TMR2IE  | TMR1IE  | 37                  |
| PIR1    | TMR1GIF    | ADIF          | RCIF         | TXIF         | SSPIF        | CCP1IF | TMR2IF  | TMR1IF  | 39                  |
| PR2     | Timer2 Per | riod Register |              |              |              |        |         |         | 106                 |
| SSPBUF  | Synchrono  | us Serial Po  | rt Receive B | uffer/Transn | nit Register |        |         |         | 147                 |
| SSPCON  | WCOL       | SSPOV         | SSPEN        | CKP          | SSPM3        | SSPM2  | SSPM1   | SSPM0   | 152                 |
| SSPSTAT | SMP        | CKE           | D/A          | Р            | S            | R/W    | UA      | BF      | 153                 |
| TRISA   | TRISA7     | TRISA6        | TRISA5       | TRISA4       | TRISA3       | TRISA2 | TRISA1  | TRISA0  | 43                  |
| TRISC   | TRISC7     | TRISC6        | TRISC5       | TRISC4       | TRISC3       | TRISC2 | TRISC1  | TRISC0  | 62                  |
| T2CON   | —          | TOUTPS3       | TOUTPS2      | TOUTPS1      | TOUTPS0      | TMR2ON | T2CKPS1 | T2CKPS0 | 107                 |

### TABLE 17-1: SUMMARY OF REGISTERS ASSOCIATED WITH SPI OPERATION

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the SSP in SPI mode.

# 23.5 Thermal Considerations

| Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40$ °C $\leq$ TA $\leq$ +125°C |           |                                        |      |       |                                                          |  |
|-------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------|------|-------|----------------------------------------------------------|--|
| Param<br>No.                                                                                                      | Sym.      | Characteristic                         | Тур. | Units | Conditions                                               |  |
| TH01                                                                                                              | θJA       | Thermal Resistance Junction to Ambient | 60.0 | °C/W  | 28-pin SPDIP package                                     |  |
|                                                                                                                   |           |                                        | 69.7 | °C/W  | 28-pin SOIC package                                      |  |
|                                                                                                                   |           |                                        | 71.0 | °C/W  | 28-pin SSOP package                                      |  |
|                                                                                                                   |           |                                        | 52.5 | °C/W  | 28-pin UQFN 4x4mm package                                |  |
|                                                                                                                   |           |                                        | 30.0 | °C/W  | 28-pin QFN 6x6mm package                                 |  |
| TH02                                                                                                              | θJC       | Thermal Resistance Junction to Case    | 29.0 | °C/W  | 28-pin SPDIP package                                     |  |
|                                                                                                                   |           |                                        | 18.9 | °C/W  | 28-pin SOIC package                                      |  |
|                                                                                                                   |           |                                        | 24.0 | °C/W  | 28-pin SSOP package                                      |  |
|                                                                                                                   |           |                                        | 16.7 | °C/W  | 28-pin UQFN 4x4mm package                                |  |
|                                                                                                                   |           |                                        | 5.0  | °C/W  | 28-pin QFN 6x6mm package                                 |  |
| TH03                                                                                                              | TJMAX     | Maximum Junction Temperature           | 150  | °C    |                                                          |  |
| TH04                                                                                                              | PD        | Power Dissipation                      | —    | W     | PD = PINTERNAL + PI/O                                    |  |
| TH05                                                                                                              | PINTERNAL | Internal Power Dissipation             | _    | W     | PINTERNAL = IDD x VDD <sup>(1)</sup>                     |  |
| TH06                                                                                                              | Pi/o      | I/O Power Dissipation                  | _    | W     | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ |  |
| TH07                                                                                                              | PDER      | Derated Power                          | _    | W     | Pder = PDmax (Tj - Ta)/θja <sup>(2)</sup>                |  |

**Note 1:** IDD is current to run the chip alone without driving any load on the output pins.

2: TA = Ambient Temperature

**3:** T<sub>J</sub> = Junction Temperature





## TABLE 23-9: USART SYNCHRONOUS TRANSMISSION REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |          |                                   |          |      |      |       |            |
|----------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------|----------|------|------|-------|------------|
| Param.<br>No.                                                                                                        | Symbol   | Characteristic                    |          | Min. | Max. | Units | Conditions |
| US120                                                                                                                | TCKH2DTV | SYNC XMIT (Master and Slave)      | 3.0-5.5V | —    | 80   | ns    |            |
|                                                                                                                      |          | Clock high to data-out valid      | 1.8-5.5V | —    | 100  | ns    |            |
| US121                                                                                                                | TCKRF    | Clock out rise time and fall time | 3.0-5.5V | —    | 45   | ns    |            |
|                                                                                                                      |          | (Master mode)                     | 1.8-5.5V | —    | 50   | ns    |            |
| US122                                                                                                                | TDTRF    | Data-out rise time and fall time  | 3.0-5.5V | _    | 45   | ns    |            |
|                                                                                                                      |          |                                   | 1.8-5.5V | —    | 50   | ns    |            |

### FIGURE 23-15: USART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING



### TABLE 23-10: USART SYNCHRONOUS RECEIVE REQUIREMENTS

| Standard Operating Conditions (unless otherwise stated)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |          |                                                                            |      |      |       |            |
|----------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------|------|------|-------|------------|
| Param.<br>No.                                                                                                        | Symbol   | Characteristic                                                             | Min. | Max. | Units | Conditions |
| US125                                                                                                                | TDTV2CKL | <u>SYNC RCV (Master and Slave)</u><br>Data-hold before CK ↓ (DT hold time) | 10   |      | ns    |            |
| US126                                                                                                                | TCKL2DTL | Data-hold after CK $\downarrow$ (DT hold time)                             | 15   |      | ns    |            |

























# 25.1 Package Marking Information (Continued)



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>(63)<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC <sup>®</sup> designator (€3)<br>can be found on the outer packaging for this package. |
|--------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the even<br>be carried<br>characters    | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for customer-specific information.                                                                                                                                                                                                         |

\* Standard PICmicro<sup>®</sup> device marking consists of Microchip part number, year code, week code and traceability code. For PICmicro device marking beyond this, certain price adders apply. Please check with your Microchip Sales Office. For QTP devices, any special marking adders are included in QTP price.

# 28-Lead Plastic Quad Flat, No Lead Package (ML) – 6x6 mm Body [QFN] with 0.55 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | MILLIMETERS      |          |          |      |  |
|------------------------|------------------|----------|----------|------|--|
| Dimension              | Dimension Limits |          | NOM      | MAX  |  |
| Number of Pins         | Ν                |          | 28       |      |  |
| Pitch                  | е                | 0.65 BSC |          |      |  |
| Overall Height         | А                | 0.80     | 0.90     | 1.00 |  |
| Standoff               | A1               | 0.00     | 0.02     | 0.05 |  |
| Contact Thickness      | A3               | 0.20 REF |          |      |  |
| Overall Width          | Е                |          | 6.00 BSC |      |  |
| Exposed Pad Width      | E2               | 3.65     | 3.70     | 4.20 |  |
| Overall Length         | D                |          | 6.00 BSC |      |  |
| Exposed Pad Length     | D2               | 3.65     | 3.70     | 4.20 |  |
| Contact Width          |                  | 0.23     | 0.30     | 0.35 |  |
| Contact Length         |                  | 0.50     | 0.55     | 0.70 |  |
| Contact-to-Exposed Pad |                  | 0.20     | _        | _    |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated.
- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.
  - REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-105B

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.<br>Device Tap   | IXI <sup>(1)</sup> X     XXX       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I       I     I     I   < | Examples:<br>a) PIC16F722A-E/SP 301 = Extended<br>Temp., SPDIP package, QTP pattern<br>#301                                                                                                                                                                                                       |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device:                  | PIC16F722A, PIC16LF722A<br>PIC16F723A, PIC16LF723A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <ul> <li>b) PIC16F722A-I/SO = Industrial Temp.,<br/>SOIC package</li> </ul>                                                                                                                                                                                                                       |
| Tape and Reel<br>Option: | Blank= Standard packaging (tube or tray)<br>T = Tape and Reel <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                   |
| Temperature<br>Range:    | I = $-40^{\circ}$ C to+85°C (Industrial)<br>E = $-40^{\circ}$ C to+125°C (Extended)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                   |
| Package:<br>Pattern:     | MV = UQFN<br>ML = QFN<br>SO = SOIC<br>SP = SPDIP<br>SS = SSOP<br>3-Digit Pattern Code for QTP (blank otherwise)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Note 1: Tape and Reel identifier only<br>appears in the catalog part number<br>description. This identifier is used for<br>ordering purposes and is not printed<br>on the device package. Check with<br>your Microchip Sales Office for<br>package availability with the Tape<br>and Reel option. |
|                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                   |

NOTES: