



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | AVR                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 10MHz                                                                    |
| Connectivity               | USI                                                                      |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 6                                                                        |
| Program Memory Size        | 8KB (4K x 16)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 512 x 8                                                                  |
| RAM Size                   | 512 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                              |
| Data Converters            | A/D 4x10b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 8-SOIC (0.209", 5.30mm Width)                                            |
| Supplier Device Package    | 8-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/attiny85v-10si |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Features

- High Performance, Low Power AVR® 8-Bit Microcontroller
- Advanced RISC Architecture
  - 120 Powerful Instructions Most Single Clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
- Non-volatile Program and Data Memories
  - 2/4/8K Byte of In-System Programmable Program Memory Flash (ATtiny25/45/85)
    Endurance: 10,000 Write/Erase Cycles
  - 128/256/512 Bytes In-System Programmable EEPROM (ATtiny25/45/85) Endurance: 100,000 Write/Erase Cycles
  - 128/256/512 Bytes Internal SRAM (ATtiny25/45/85)
  - Programming Lock for Self-Programming Flash Program and EEPROM Data Security
- Peripheral Features
  - 8-bit Timer/Counter with Prescaler and Two PWM Channels
  - 8-bit High Speed Timer/Counter with Separate Prescaler
    2 High Frequency PWM Outputs with Separate Output Compare Registers Programmable Dead Time Generator
  - Universal Serial Interface with Start Condition Detector
  - 10-bit ADC
    - 4 Single Ended Channels
    - 2 Differential ADC Channel Pairs with Programmable Gain (1x, 20x)
  - Programmable Watchdog Timer with Separate On-chip Oscillator
  - On-chip Analog Comparator
- Special Microcontroller Features
  - debugWIRE On-chip Debug System
  - In-System Programmable via SPI Port
  - External and Internal Interrupt Sources
  - Low Power Idle, ADC Noise Reduction, and Power-down Modes
  - Enhanced Power-on Reset Circuit
  - Programmable Brown-out Detection Circuit
  - Internal Calibrated Oscillator
- I/O and Packages
  - Six Programmable I/O Lines
  - 8-pin PDIP and 8-pin SOIC
- Operating Voltage
  - 1.8 5.5V for ATtiny25/45/85V
  - 2.7 5.5V for ATtiny25/45/85
- Speed Grade
  - ATtiny25/45/85V: 0 4 MHz @ 1.8 5.5V, 0 10 MHz @ 2.7 5.5V
  - ATtiny25/45/85: 0 10 MHz @ 2.7 5.5V, 0 20 MHz @ 4.5 5.5V
- Industrial Temperature Range
- Low Power Consumption
  - Active Mode:
    - **1 MHz, 1.8V: 450**μ**A**
  - Power-down Mode:
    - 0.1μA at 1.8V



8-bit **AVR**<sup>®</sup> Microcontroller with 2/4/8K Bytes In-System Programmable Flash

ATtiny25/V ATtiny45/V ATtiny85/V

Preliminary Summary



2586AS-AVR-02/05

Note: This is a summary document. A complete document is available on our Web site at www.atmel.com.



# 1. Pin Configurations

Figure 1-1. Pinout ATtiny25/45/85



## 1.1 Disclaimer

Typical values contained in this data sheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized.

# 2 ATtiny25/45/85

## 2. Overview

The ATtiny25/45/85 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATtiny25/45/85 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

## 2.1 Block Diagram



The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent





registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The ATtiny25/45/85 provides the following features: 2/4/8K byte of In-System Programmable Flash, 128/256/512 bytes EEPROM, 128/256/256 bytes SRAM, 6 general purpose I/O lines, 32 general purpose working registers, one 8-bit Timer/Counter with compare modes, one 8-bit high speed Timer/Counter, Universal Serial Interface, Internal and External Interrupts, a 4-channel, 10-bit ADC, a programmable Watchdog Timer with internal Oscillator, and three software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counter, ADC, Analog Comparator, and Interrupt system to continue functioning. The Power-down mode saves the register contents, disabling all chip functions until the next Interrupt or Hardware Reset. The ADC Noise Reduction mode stops the CPU and all I/O modules except ADC, to minimize switching noise during ADC conversions.

The device is manufactured using Atmel's high density non-volatile memory technology. The On-chip ISP Flash allows the Program memory to be re-programmed In-System through an SPI serial interface, by a conventional non-volatile memory programmer or by an On-chip boot code running on the AVR core.

The ATtiny25/45/85 AVR is supported with a full suite of program and system development tools including: C Compilers, Macro Assemblers, Program Debugger/Simulators, In-Circuit Emulators, and Evaluation kits.

## 2.2 Pin Descriptions

2.2.1 VCC

Supply voltage.

2.2.2 GND

Ground.

#### 2.2.3 Port B (PB5..PB0)

Port B is a 6-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port B also serves the functions of various special features of the ATtiny25/45/85 as listed on page 60.

On the ATtiny25 device the programmable I/O ports PB3 and PB4 (pins 2 and 3) are exchanged in the ATtiny15 compatibility mode for supporting the backward compatibility with ATtiny15.

#### 2.2.4 **RESET**

Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in Table 8-1 on page 37. Shorter pulses are not guaranteed to generate a reset.

# 3. Register Summary

| Address | Name     | Bit 7   | Bit 6   | Bit 5  | Bit 4            | Bit 3            | Bit 2    | Bit 1   | Bit 0      | Page                      |
|---------|----------|---------|---------|--------|------------------|------------------|----------|---------|------------|---------------------------|
| 0x3F    | SREG     | 1       | Т       | Н      | S                | V                | N        | Z       | С          | page 7                    |
| 0x3E    | SPH      | -       | -       | -      | -                | -                | -        | -       | SP8        | page 10                   |
| 0x3D    | SPL      | SP7     | SP6     | SP5    | SP4              | SP3              | SP2      | SP1     | SP0        | page 10                   |
| 0x3C    | Reserved |         | •       |        |                  | _                | •        | •       |            |                           |
| 0x3B    | GIMSK    | -       | INT0    | PCIE   | -                | _                | -        | -       | -          | page 49                   |
| 0x3A    | GIFR     | -       | INTF0   | PCIF   | -                | -                | -        | -       | -          | page 50                   |
| 0x39    | TIMSK    | -       | OCIE1A  | OCIE1B | OCIE0A           | OCIE0B           | TOIE1    | TOIE0   | -          | page 81                   |
| 0x38    | TIFR     | -       | OCF1A   | OCF1B  | OCF0A            | OCF0B            | TOV1     | TOV0    | -          | page 81                   |
| 0x37    | SPMCSR   | -       | -       | -      | CTPB             | RFLB             | PGWRT    | PGERS   | SPMEN      | page 146                  |
| 0x36    | Reserved |         |         |        |                  | -                |          |         |            |                           |
| 0x35    | MCUCR    | -       | PUD     | SE     | SM1              | SM0              | -        | ISC01   | ISC00      | page 32, page 60, page 49 |
| 0x34    | MCUSR    | -       | -       | -      | -                | WDRF             | BORF     | EXTRF   | PORF       | page 40,                  |
| 0x33    | TCCR0B   | FOC0A   | FOC0B   | -      | -                | WGM02            | CS02     | CS01    | CS00       | page 79                   |
| 0x32    | TCNT0    |         |         |        | Timer/0          | Counter0         |          |         |            | page 80                   |
| 0x31    | OSCCAL   |         |         |        | Oscillator Calil | pration Register |          |         |            | page 27                   |
| 0x30    | TCCR1    | CTC1    | PWM1A   | COM1A1 | COM1A0           | CS13             | CS12     | CS11    | CS10       | page 88, page 100         |
| 0x2F    | TCNT1    |         |         |        | Timer/C          | Counter1         |          |         |            | page 90, page 101         |
| 0x2E    | OCR1A    |         |         | Timer  | /Counter1 Outp   | ut Compare Reg   | ister A  |         |            | page 90, page 102         |
| 0x2D    | OCR1C    |         |         | Timer  | /Counter1 Output | ut Compare Reg   | ister C  |         |            | page 91, page 102         |
| 0x2C    | GTCCR    | TSM     | PWM1B   | COM1B1 | COM1B0           | FOC1B            | FOC1A    | PSR1    | PSR0       | page 84, page 89, page    |
| 0x2B    | OCR1B    |         |         |        | /Counter1 Outp   | ut Compare Reg   | ister B  |         |            | page 91                   |
| 0x2A    | TCCR0A   | COM0A1  | COM0A0  | COM0B1 | COM0B0           | -                |          | WGM01   | WGM00      | page 76                   |
| 0x29    | OCR0A    |         |         | Timer/ | Counter0 – Outp  | out Compare Re   | gister A |         |            | page 80                   |
| 0x28    | OCR0B    |         |         | Timer/ | Counter0 – Outp  | out Compare Re   | gister B |         | _          | page 80                   |
| 0x27    | PLLCSR   | SM      | -       | -      | -                | -                | PCKE     | PLLE    | PLOCK      | page 93, page 103         |
| 0x26    | CLKPR    | CLKPCE  | -       | -      | -                | CLKPS3           | CLKPS2   | CLKPS1  | CLKPS0     | page 30                   |
| 0x25    | DT1A     | DT1AH3  | DT1AH2  | DT1AH1 | DT1AH0           | DT1AL3           | DT1AL2   | DT1AL1  | DT1AL0     | page 108                  |
| 0x24    | DT1B     | DT1BH3  | DT1BH2  | DT1BH1 | DT1BH0           | DT1BL3           | DT1BL2   | DT1BL1  | DT1BL0     | page 109                  |
| 0x23    | DTPS1    | -       | -       | -      | -                | -                | -        | DTPS11  | DTPS10     | page 108                  |
| 0x22    | DWDR     |         |         |        | DWD              | R[7:0]           |          |         |            | page 143                  |
| 0x21    | WDTCR    | WDTIF   | WDTIE   | WDP3   | WDCE             | WDE              | WDP2     | WDP1    | WDP0       | page 42                   |
| 0x20    | PRR      | -       |         |        |                  | PRTIM1           | PRTIM0   | PRUSI   | PRADC      | page 33                   |
| 0x1F    | EEARH    |         |         |        |                  |                  |          |         | EEAR8      | page 16                   |
| 0x1E    | EEARL    | EEAR7   | EEAR6   | EEAR5  | EEAR4            | EEAR3            | EEAR2    | EEAR1   | EEAR0      | page 16                   |
| 0x1D    | EEDR     |         |         | 1      | 1                | ata Register     | 1        | 1       | 1          | page 16                   |
| 0x1C    | EECR     | -       | -       | EEPM1  | EEPM0            | EERIE            | EEMWE    | EEWE    | EERE       | page 17                   |
| 0x1B    | Reserved |         |         |        |                  | -                |          |         |            |                           |
| 0x1A    | Reserved |         |         |        |                  | -                |          |         |            |                           |
| 0x19    | Reserved |         | 1       | 1      | 1                | -                |          | 1       | 1          |                           |
| 0x18    | PORTB    | -       | -       | PORTB5 | PORTB4           | PORTB3           | PORTB2   | PORTB1  | PORTB0     | page 64                   |
| 0x17    | DDRB     | -       | -       | DDB5   | DDB4             | DDB3             | DDB2     | DDB1    | DDB0       | page 64                   |
| 0x16    | PINB     | -       | -       | PINB5  | PINB4            | PINB3            | PINB2    | PINB1   | PINB0      | page 64                   |
| 0x15    | PCMSK    | -       | -       | PCINT5 | PCINT4           | PCINT3           | PCINT2   | PCINT1  | PCINT0     | page 51                   |
| 0x14    | DIDR0    | -       | _       | ADC0D  | ADC2D            | ADC3D            | ADC1D    | EIN1D   | AIN0D      | page 124, page 141        |
| 0x13    | GPIOR2   | -       |         |        |                  | e I/O Register 2 |          |         |            |                           |
| 0x12    | GPIOR1   |         |         |        |                  | e I/O Register 1 |          |         |            |                           |
| 0x11    | GPIOR0   |         |         |        |                  | e I/O Register 0 | 1        |         |            |                           |
| 0x10    | USIBR    |         |         |        |                  | er Register      |          |         |            | page 118                  |
| 0x0F    | USIDR    | 110101- | 1/0/0/7 | LIGIET | 1                | Register         | 11010175 | 1101017 | 110101-1-1 | page 117                  |
| 0x0E    | USISR    | USICIF  | USIOIF  | USIPF  | USIDC            | USICNT3          | USICNT2  | USICNT1 | USICNT0    | page 118                  |
| 0x0D    | USICR    | USISIE  | USIOIE  | USIWM1 | USIWM0           | USICS1           | USICS0   | USICLK  | USITC      | page 119                  |
| 0x0C    | Reserved |         |         |        |                  | -                |          |         |            |                           |
| 0x0B    | Reserved |         |         |        |                  | _                |          |         |            |                           |
| 0x0A    | Reserved |         |         |        |                  | -                |          |         |            |                           |
| 0x09    | Reserved | 405     | 4000    | 400    | 101              |                  |          | 40101   | 40100      |                           |
| 0x08    | ACSR     | ACD     | ACBG    | ACO    | ACI              | ACIE             | -        | ACIS1   | ACIS0      | page 122                  |
| 0x07    | ADMUX    | REFS1   | REFS0   | ADLAR  | REFS2            | MUX3             | MUX2     | MUX1    | MUX0       | page 137                  |
| 0x06    | ADCSRA   | ADEN    | ADSC    | ADATE  | ADIF             | ADIE             | ADPS2    | ADPS1   | ADPS0      | page 138                  |
| 0x05    | ADCH     |         |         |        |                  | gister High Byte |          |         |            | page 140                  |
| 0x04    | ADCL     |         | 40115   | 155    |                  | gister Low Byte  | 40700    | 40704   | ADTOO      | page 140                  |
| 0x03    | ADCSRB   | BIN     | ACME    | IPR    | -                | -                | ADTS2    | ADTS1   | ADTS0      | page 122, page 140        |
| 0x02    | Reserved |         |         |        |                  |                  |          |         |            |                           |
| 0x01    | Reserved |         |         |        |                  | -                |          |         |            |                           |
| 0x00    | Reserved |         |         |        |                  | -                |          |         |            |                           |





- Note: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.
  - 2. I/O Registers within the address range 0x00 0x1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.
  - 3. Some of the Status Flags are cleared by writing a logical one to them. Note that, unlike most other AVRs, the CBI and SBI instructions will only operation the specified bit, and can therefore be used on registers containing such Status Flags. The CBI and SBI instructions work with registers 0x00 to 0x1F only.

# 6 ATtiny25/45/85

# 4. Instruction Set Summary

| Mnemonics          | Operands          | Description                                      | Operation                                                               | Flags        | #Clocks |
|--------------------|-------------------|--------------------------------------------------|-------------------------------------------------------------------------|--------------|---------|
| ARITHMETIC AND L   | OGIC INSTRUCTIONS | S                                                |                                                                         |              |         |
| ADD                | Rd, Rr            | Add two Registers                                | $Rd \leftarrow Rd + Rr$                                                 | Z,C,N,V,H    | 1       |
| ADC                | Rd, Rr            | Add with Carry two Registers                     | $Rd \leftarrow Rd + Rr + C$                                             | Z,C,N,V,H    | 1       |
| ADIW               | Rdl,K             | Add Immediate to Word                            | Rdh:Rdl ← Rdh:Rdl + K                                                   | Z,C,N,V,S    | 2       |
| SUB                | Rd, Rr            | Subtract two Registers                           | Rd ← Rd - Rr                                                            | Z,C,N,V,H    | 1       |
| SUBI               | Rd, K             | Subtract Constant from Register                  | $Rd \leftarrow Rd - K$                                                  | Z,C,N,V,H    | 1       |
| SBC                | Rd, Rr            | Subtract with Carry two Registers                | $Rd \leftarrow Rd - Rr - C$                                             | Z,C,N,V,H    | 1       |
| SBCI               | Rd, K             | Subtract with Carry Constant from Reg.           | $Rd \gets Rd - K - C$                                                   | Z,C,N,V,H    | 1       |
| SBIW               | Rdl,K             | Subtract Immediate from Word                     | Rdh:Rdl ← Rdh:Rdl - K                                                   | Z,C,N,V,S    | 2       |
| AND                | Rd, Rr            | Logical AND Registers                            | $Rd \leftarrow Rd \bullet Rr$                                           | Z,N,V        | 1       |
| ANDI               | Rd, K             | Logical AND Register and Constant                | $Rd \leftarrow Rd \bullet K$                                            | Z,N,V        | 1       |
| OR                 | Rd, Rr            | Logical OR Registers                             | Rd ← Rd v Rr                                                            | Z,N,V        | 1       |
| ORI                | Rd, K             | Logical OR Register and Constant                 | $Rd \leftarrow Rd \vee K$                                               | Z,N,V        | 1       |
| EOR                | Rd, Rr            | Exclusive OR Registers                           | $Rd \leftarrow Rd \oplus Rr$                                            | Z,N,V        | 1       |
| COM                | Rd                | One's Complement                                 | $Rd \leftarrow 0xFF - Rd$                                               | Z,C,N,V      | 1       |
| NEG                | Rd                | Two's Complement                                 | Rd ← 0x00 - Rd                                                          | Z,C,N,V,H    | 1       |
| SBR                | Rd,K              | Set Bit(s) in Register                           | Rd ← Rd v K                                                             | Z,N,V        | 1       |
| CBR                | Rd,K              | Clear Bit(s) in Register                         | $Rd \leftarrow Rd \bullet (0xFF - K)$                                   | Z,N,V        | 1       |
| INC                | Rd                | Increment                                        | Rd ← Rd + 1                                                             | Z,N,V        | 1       |
| DEC                | Rd                | Decrement                                        | $Rd \leftarrow Rd - 1$                                                  | Z,N,V        | 1       |
| TST                | Rd                | Test for Zero or Minus                           | $Rd \leftarrow Rd \bullet Rd$                                           | Z,N,V        | 1       |
| CLR                | Rd<br>Rd          | Clear Register                                   |                                                                         | Z,N,V        | 1       |
| SER                |                   | Set Register                                     | $Rd \leftarrow 0xFF$                                                    | None         | 1       |
| BRANCH INSTRUCT    |                   | Deletion luma                                    | DO DO Hard                                                              | News         | 0       |
| RJMP               | k                 | Relative Jump                                    | $PC \leftarrow PC + k + 1$                                              | None         | 2       |
| IJMP<br>RCALL      | k                 | Indirect Jump to (Z)                             | $PC \leftarrow Z$                                                       | None         | 2       |
| ICALL              | ĸ                 | Relative Subroutine Call<br>Indirect Call to (Z) | $PC \leftarrow PC + k + 1$ $PC \leftarrow Z$                            | None<br>None | 3       |
| RET                |                   | Subroutine Return                                | $PC \leftarrow Z$<br>$PC \leftarrow STACK$                              |              | 3       |
| RETI               |                   | Interrupt Return                                 | $PC \leftarrow STACK$                                                   | None         | 4       |
| CPSE               | Rd,Rr             | Compare, Skip if Equal                           | if $(Rd = Rr) PC \leftarrow PC + 2 \text{ or } 3$                       | None         | 1/2/3   |
| CP                 | Rd,Rr             | Compare                                          | Rd – Rr                                                                 | Z, N,V,C,H   | 1       |
| CPC                | Rd,Rr             | Compare with Carry                               | Rd – Rr – C                                                             | Z, N,V,C,H   | 1       |
| CPI                | Rd,K              | Compare Register with Immediate                  | Rd – K                                                                  | Z, N,V,C,H   | 1       |
| SBRC               | Rr, b             | Skip if Bit in Register Cleared                  | if $(\text{Rr}(b)=0) \text{ PC} \leftarrow \text{PC} + 2 \text{ or } 3$ | None         | 1/2/3   |
| SBRS               | Rr, b             | Skip if Bit in Register is Set                   | if $(\text{Rr}(b)=1)$ PC $\leftarrow$ PC + 2 or 3                       | None         | 1/2/3   |
| SBIC               | P, b              | Skip if Bit in I/O Register Cleared              | if $(P(b)=0) PC \leftarrow PC + 2 \text{ or } 3$                        | None         | 1/2/3   |
| SBIS               | P, b              | Skip if Bit in I/O Register is Set               | if $(P(b)=1) PC \leftarrow PC + 2 \text{ or } 3$                        | None         | 1/2/3   |
| BRBS               | s, k              | Branch if Status Flag Set                        | if (SREG(s) = 1) then $PC \leftarrow PC+k+1$                            | None         | 1/2     |
| BRBC               | s, k              | Branch if Status Flag Cleared                    | if (SREG(s) = 0) then $PC \leftarrow PC+k + 1$                          | None         | 1/2     |
| BREQ               | k                 | Branch if Equal                                  | if (Z = 1) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRNE               | k                 | Branch if Not Equal                              | if (Z = 0) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRCS               | k                 | Branch if Carry Set                              | if (C = 1) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRCC               | k                 | Branch if Carry Cleared                          | if (C = 0) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRSH               | k                 | Branch if Same or Higher                         | if (C = 0) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRLO               | k                 | Branch if Lower                                  | if (C = 1) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRMI               | k                 | Branch if Minus                                  | if (N = 1) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRPL               | k                 | Branch if Plus                                   | if (N = 0) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRGE               | k                 | Branch if Greater or Equal, Signed               | if (N $\oplus$ V= 0) then PC $\leftarrow$ PC + k + 1                    | None         | 1/2     |
| BRLT               | k                 | Branch if Less Than Zero, Signed                 | if (N $\oplus$ V= 1) then PC $\leftarrow$ PC + k + 1                    | None         | 1/2     |
| BRHS               | k                 | Branch if Half Carry Flag Set                    | if (H = 1) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRHC               | k                 | Branch if Half Carry Flag Cleared                | if (H = 0) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRTS               | k                 | Branch if T Flag Set                             | if (T = 1) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRTC               | k                 | Branch if T Flag Cleared                         | if (T = 0) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRVS               | k                 | Branch if Overflow Flag is Set                   | if (V = 1) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRVC               | k                 | Branch if Overflow Flag is Cleared               | if (V = 0) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRIE               | k                 | Branch if Interrupt Enabled                      | if (I = 1) then PC $\leftarrow$ PC + k + 1                              | None         | 1/2     |
| BRID               | k                 | Branch if Interrupt Disabled                     | if ( I = 0) then PC $\leftarrow$ PC + k + 1                             | None         | 1/2     |
| BIT AND BIT-TEST I |                   |                                                  | 1                                                                       | 1            |         |
| SBI                | P,b               | Set Bit in I/O Register                          | I/O(P,b) ← 1                                                            | None         | 2       |
| CBI                | P,b               | Clear Bit in I/O Register                        | I/O(P,b) ← 0                                                            | None         | 2       |
| LSL                | Rd                | Logical Shift Left                               | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                          | Z,C,N,V      | 1       |
| LSR                | Rd                | Logical Shift Right                              | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                          | Z,C,N,V      | 1       |
| ROL                | Rd                | Rotate Left Through Carry                        | $Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7)$      | Z,C,N,V      | 1       |





| Mnemonics       | Operands         | Description                                               | Operation                                                                                                                      | Flags        | #Clocks |
|-----------------|------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------|---------|
| ROR             | Rd               | Rotate Right Through Carry                                | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$                                                                  | Z,C,N,V      | 1       |
| ASR             | Rd               | Arithmetic Shift Right                                    | $Rd(n) \leftarrow Rd(n+1), n=06$                                                                                               | Z,C,N,V      | 1       |
| SWAP            | Rd               | Swap Nibbles                                              | Rd(30)←Rd(74),Rd(74)←Rd(30)                                                                                                    | None         | 1       |
| BSET            | S                | Flag Set                                                  | $SREG(s) \leftarrow 1$                                                                                                         | SREG(s)      | 1       |
| BCLR            | S                | Flag Clear                                                | $SREG(s) \leftarrow 0$                                                                                                         | SREG(s)      | 1       |
| BST             | Rr, b            | Bit Store from Register to T                              | $T \leftarrow Rr(b)$                                                                                                           | Т            | 1       |
| BLD             | Rd, b            | Bit load from T to Register                               | $Rd(b) \leftarrow T$                                                                                                           | None         | 1       |
| SEC             |                  | Set Carry                                                 | C ← 1                                                                                                                          | С            | 1       |
| CLC             |                  | Clear Carry                                               | C ← 0                                                                                                                          | С            | 1       |
| SEN             |                  | Set Negative Flag                                         | N ← 1                                                                                                                          | Ν            | 1       |
| CLN             |                  | Clear Negative Flag                                       | N ← 0                                                                                                                          | N            | 1       |
| SEZ             |                  | Set Zero Flag                                             | Z ← 1                                                                                                                          | Z            | 1       |
| CLZ             |                  | Clear Zero Flag                                           | Z ← 0                                                                                                                          | Z            | 1       |
| SEI             |                  | Global Interrupt Enable                                   | ← 1                                                                                                                            | 1            | 1       |
| CLI             |                  | Global Interrupt Disable                                  | 1 ← 0                                                                                                                          | 1            | 1       |
| SES             |                  | Set Signed Test Flag                                      | S ← 1                                                                                                                          | S            | 1       |
| CLS             |                  | Clear Signed Test Flag                                    | S ← 0                                                                                                                          | S            | 1       |
| SEV             |                  | Set Twos Complement Overflow.                             | $V \leftarrow 1$                                                                                                               | V            | 1       |
| CLV             |                  | Clear Twos Complement Overflow                            | $V \leftarrow 0$                                                                                                               | V            | 1       |
| SET             | 1                | Set T in SREG                                             | T ← 1                                                                                                                          | т            | 1       |
| CLT             | 1                | Clear T in SREG                                           | $T \leftarrow 0$                                                                                                               | T            | 1       |
| SEH             | 1                | Set Half Carry Flag in SREG                               | H ← 1                                                                                                                          | Н            | 1       |
| CLH             | 1                | Clear Half Carry Flag in SREG                             | $H \leftarrow 0$                                                                                                               | н            | 1       |
| DATA TRANSFER I | NSTRUCTIONS      | oloai hai oany hag in oliza                               |                                                                                                                                |              | 1       |
| MOV             | Rd, Rr           | Move Between Registers                                    | Rd ← Rr                                                                                                                        | None         | 1       |
| MOVW            | Rd, Rr           | Copy Register Word                                        | Rd+1:Rd ← Rr+1:Rr                                                                                                              | None         | 1       |
| LDI             | Rd, K            | Load Immediate                                            | $Rd \leftarrow K$                                                                                                              | None         | 1       |
| LD              | Rd, X            | Load Indirect                                             | $Rd \leftarrow (X)$                                                                                                            | None         | 2       |
| LD              | Rd, X+           | Load Indirect and Post-Inc.                               | $Rd \leftarrow (X), X \leftarrow X + 1$                                                                                        | None         | 2       |
| LD              | Rd, - X          | Load Indirect and Pre-Dec.                                | $\begin{array}{c} Ru \leftarrow (\Lambda), \Lambda \leftarrow \Lambda + 1\\ X \leftarrow X - 1, Rd \leftarrow (X) \end{array}$ | None         | 2       |
| LD              | Rd, Y            | Load Indirect and Fie-Dec.                                | $A \leftarrow A - 1, \ Bu \leftarrow (A)$<br>Rd $\leftarrow$ (Y)                                                               | None         | 2       |
| LD              |                  |                                                           |                                                                                                                                |              | 2       |
| LD              | Rd, Y+           | Load Indirect and Post-Inc.                               | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                                                                                        | None         | 2       |
| LDD             | Rd, - Y          | Load Indirect and Pre-Dec.                                | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                                                                                        | None<br>None | 2       |
| LDD             | Rd,Y+q           | Load Indirect with Displacement                           | $Rd \leftarrow (Y + q)$                                                                                                        |              |         |
| LD              | Rd, Z            | Load Indirect                                             | $Rd \leftarrow (Z)$                                                                                                            | None         | 2       |
| LD              | Rd, Z+<br>Rd, -Z | Load Indirect and Post-Inc.<br>Load Indirect and Pre-Dec. | $Rd \leftarrow (Z), Z \leftarrow Z+1$ $Z \leftarrow Z - 1, Rd \leftarrow (Z)$                                                  | None<br>None | 2       |
|                 |                  |                                                           |                                                                                                                                |              |         |
| LDD             | Rd, Z+q          | Load Indirect with Displacement                           | $Rd \leftarrow (Z + q)$                                                                                                        | None         | 2       |
| LDS             | Rd, k            | Load Direct from SRAM                                     | $Rd \leftarrow (k)$                                                                                                            | None         | 2       |
| ST              | X, Rr            | Store Indirect                                            | $(X) \leftarrow \operatorname{Rr}$                                                                                             | None         | 2       |
| ST              | X+, Rr           | Store Indirect and Post-Inc.                              | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$                                                                         | None         | 2       |
| ST              | - X, Rr          | Store Indirect and Pre-Dec.                               | $X \leftarrow X - 1, (X) \leftarrow Rr$                                                                                        | None         | 2       |
| ST              | Y, Rr            | Store Indirect                                            | $(Y) \leftarrow Rr$                                                                                                            | None         | 2       |
| ST              | Y+, Rr           | Store Indirect and Post-Inc.                              | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                                                                                        | None         | 2       |
| ST              | - Y, Rr          | Store Indirect and Pre-Dec.                               | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                                                                                        | None         | 2       |
| STD             | Y+q,Rr           | Store Indirect with Displacement                          | $(Y + q) \leftarrow Rr$                                                                                                        | None         | 2       |
| ST              | Z, Rr            | Store Indirect                                            | (Z) ← Rr                                                                                                                       | None         | 2       |
| ST              | Z+, Rr           | Store Indirect and Post-Inc.                              | $(Z) \leftarrow \operatorname{Rr}, Z \leftarrow Z + 1$                                                                         | None         | 2       |
| ST              | -Z, Rr           | Store Indirect and Pre-Dec.                               | $Z \leftarrow Z - 1$ , (Z) $\leftarrow Rr$                                                                                     | None         | 2       |
| STD             | Z+q,Rr           | Store Indirect with Displacement                          | $(Z + q) \leftarrow Rr$                                                                                                        | None         | 2       |
| STS             | k, Rr            | Store Direct to SRAM                                      | (k) ← Rr                                                                                                                       | None         | 2       |
| LPM             |                  | Load Program Memory                                       | $R0 \leftarrow (Z)$                                                                                                            | None         | 3       |
| LPM             | Rd, Z            | Load Program Memory                                       | $Rd \leftarrow (Z)$                                                                                                            | None         | 3       |
| LPM             | Rd, Z+           | Load Program Memory and Post-Inc                          | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                                                          | None         | 3       |
| SPM             |                  | Store Program Memory                                      | (z) ← R1:R0                                                                                                                    | None         |         |
| IN              | Rd, P            | In Port                                                   | $Rd \leftarrow P$                                                                                                              | None         | 1       |
| OUT             | P, Rr            | Out Port                                                  | P ← Rr                                                                                                                         | None         | 1       |
| PUSH            | Rr               | Push Register on Stack                                    | STACK ← Rr                                                                                                                     | None         | 2       |
| POP             | Rd               | Pop Register from Stack                                   | $Rd \leftarrow STACK$                                                                                                          | None         | 2       |
| MCU CONTROL INS | TRUCTIONS        |                                                           |                                                                                                                                |              |         |
| NOP             |                  | No Operation                                              |                                                                                                                                | None         | 1       |
| SLEEP           |                  | Sleep                                                     | (see specific descr. for Sleep function)                                                                                       | None         | 1       |
|                 |                  | Watchdog Reset                                            | (see specific descr. for WDR/Timer)                                                                                            | None         | 1       |
| WDR             |                  | Watchdog Heset                                            | (ace apecilic deach. for wohld filler)                                                                                         | 110110       |         |

# 5. Ordering Information

## 5.1 ATtiny25

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code                                                                                      | Package <sup>(1)</sup>   | Operational Range             |
|----------------------------|--------------|----------------------------------------------------------------------------------------------------|--------------------------|-------------------------------|
| 10                         | 1.8 - 5.5V   | ATtiny25V-10PI<br>ATtiny25V-10PU <sup>(2)</sup><br>ATtiny25V-10SI<br>ATtiny25V-10SU <sup>(2)</sup> | 8P3<br>8P3<br>8S2<br>8S2 | Industrial<br>(-40°C to 85°C) |
| 20                         | 2.7 - 5.5V   | ATtiny25-20PI<br>ATtiny25-20PU <sup>(2)</sup><br>ATtiny25-20SI<br>ATtiny25-20SU <sup>(2)</sup>     | 8P3<br>8P3<br>8S2<br>8S2 | Industrial<br>(-40°C to 85°C) |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging alternative, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed vs.  $V_{CC}$ , see Figure 23.4 on page 168

| Package Type |                                                                  |  |
|--------------|------------------------------------------------------------------|--|
| 8P3          | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)          |  |
| 8S2          | 8-lead, 0.209" Wide, Plastic Gull-Wing Small Outline (EIAJ SOIC) |  |





## 5.2 ATtiny45

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code                                                                                      | Package <sup>(1)</sup>   | Operational Range             |
|----------------------------|--------------|----------------------------------------------------------------------------------------------------|--------------------------|-------------------------------|
| 10                         | 1.8 - 5.5V   | ATtiny45V-10PI<br>ATtiny45V-10PU <sup>(2)</sup><br>ATtiny45V-10SI<br>ATtiny45V-10SU <sup>(2)</sup> | 8P3<br>8P3<br>8S2<br>8S2 | Industrial<br>(-40°C to 85°C) |
| 20                         | 2.7 - 5.5V   | ATtiny45-20PI<br>ATtiny45-20PU <sup>(2)</sup><br>ATtiny45-20SI<br>ATtiny45-20SU <sup>(2)</sup>     | 8P3<br>8P3<br>8S2<br>8S2 | Industrial<br>(-40°C to 85°C) |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging alternative, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed vs.  $V_{CC}$ , see Figure 23.4 on page 168

| Package Type |                                                                  |  |
|--------------|------------------------------------------------------------------|--|
| 8P3          | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)          |  |
| 8S2          | 8-lead, 0.209" Wide, Plastic Gull-Wing Small Outline (EIAJ SOIC) |  |

## 5.3 ATtiny85

| Speed (MHz) <sup>(3)</sup> | Power Supply | Ordering Code                                                                                      | Package <sup>(1)</sup>   | Operational Range             |
|----------------------------|--------------|----------------------------------------------------------------------------------------------------|--------------------------|-------------------------------|
| 10                         | 1.8 - 5.5V   | ATtiny85V-10PI<br>ATtiny85V-10PU <sup>(2)</sup><br>ATtiny85V-10SI<br>ATtiny85V-10SU <sup>(2)</sup> | 8P3<br>8P3<br>8S2<br>8S2 | Industrial<br>(-40°C to 85°C) |
| 20                         | 2.7 - 5.5V   | ATtiny85-20PI<br>ATtiny85-20PU <sup>(2)</sup><br>ATtiny85-20SI<br>ATtiny85-20SU <sup>(2)</sup>     | 8P3<br>8P3<br>8S2<br>8S2 | Industrial<br>(-40°C to 85°C) |

Notes: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. Pb-free packaging alternative, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

3. For Speed vs.  $V_{CC}$ , see Figure 23.4 on page 168

| Package Type |                                                                  |  |
|--------------|------------------------------------------------------------------|--|
| 8P3          | 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)          |  |
| 8S2          | 8-lead, 0.209" Wide, Plastic Gull-Wing Small Outline (EIAJ SOIC) |  |





## 6. Packaging Information

## 6.1 8P3



6.2 8S2







## 7. Errata

The revision letter in this section refers to the revision of the ATtiny25/45/85 device.

## 7.1 ATtiny25/45/85 Rev. A

- Too high power down power consumption
- DebugWIRE looses communication when single stepping into interrupts
- PLL not locking

### 1. Too high power down power consumption

Three situations will lead to a too high power down power consumption. These are:

- An external clock is selected by fuses, but the IO PORT is still enabled as an output.
- The EEPROM is read before entering power down.
- VCC is 4.5 volts or higher.

## Problem fix / Workaround

- When using external clock, avoid setting the clock pin as Output.
- Do not read the EEPROM if power down power consumption is important.
- Use VCC lower than 4.5 Volts.

## 2. DebugWIRE looses communication when single stepping into interrupts

When receiving an interrupt during single stepping, debugwire will loose

communication.

### Problem fix / Workaround

- When singlestepping disable interrupts.
- When debugging interrupts, use breakpoints within the interrupt routine, and run into the interrupt.

## 3. PLL not locking

When running at frequencies below 6.0 MHz, the PLL will not lock

## Problem fix / Workaround

- When using the PLL, run at 6.0 MHz or higher.

# 8. Datasheet Revision History

## 8.1 Rev. 2586A-02/05

1. Initial revision.





## **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

## **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

## **Atmel Operations**

*Memory* 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

## Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© Atmel Corporation 2005. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, AVR<sup>®</sup>, and AVR Studio<sup>®</sup> are registered trademarks, and Everywhere You Are<sup>SM</sup> are the trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

