



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                                    |
|----------------------------|-------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                           |
| Core Size                  | 32-Bit Single-Core                                                                        |
| Speed                      | 168MHz                                                                                    |
| Connectivity               | CANbus, DCMI, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT                         |
| Number of I/O              | 140                                                                                       |
| Program Memory Size        | 1MB (1M × 8)                                                                              |
| Program Memory Type        | FLASH                                                                                     |
| EEPROM Size                | -                                                                                         |
| RAM Size                   | 192K x 8                                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                               |
| Data Converters            | A/D 24x12b; D/A 2x12b                                                                     |
| Oscillator Type            | Internal                                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                         |
| Mounting Type              | Surface Mount                                                                             |
| Package / Case             | 201-UFBGA                                                                                 |
| Supplier Device Package    | 176+25UFBGA (10x10)                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f407igh6tr                   |
|                            |                                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Contents

| 1 | Introd | luction   |                                                                                                                         |
|---|--------|-----------|-------------------------------------------------------------------------------------------------------------------------|
| 2 | Descr  | iption .  |                                                                                                                         |
|   | 2.1    | Full com  | patibility throughout the family                                                                                        |
|   | 2.2    | Device of | overview                                                                                                                |
|   |        | 2.2.1     | $ARM^{\textcircled{R}}$ Cortex <sup><math>\textcircled{R}</math></sup> -M4 core with FPU and embedded Flash and SRAM 20 |
|   |        | 2.2.2     | Adaptive real-time memory accelerator (ART Accelerator™)20                                                              |
|   |        | 2.2.3     | Memory protection unit                                                                                                  |
|   |        | 2.2.4     | Embedded Flash memory                                                                                                   |
|   |        | 2.2.5     | CRC (cyclic redundancy check) calculation unit                                                                          |
|   |        | 2.2.6     | Embedded SRAM                                                                                                           |
|   |        | 2.2.7     | Multi-AHB bus matrix                                                                                                    |
|   |        | 2.2.8     | DMA controller (DMA)                                                                                                    |
|   |        | 2.2.9     | Flexible static memory controller (FSMC)23                                                                              |
|   |        | 2.2.10    | Nested vectored interrupt controller (NVIC)                                                                             |
|   |        | 2.2.11    | External interrupt/event controller (EXTI)                                                                              |
|   |        | 2.2.12    | Clocks and startup                                                                                                      |
|   |        | 2.2.13    | Boot modes                                                                                                              |
|   |        | 2.2.14    | Power supply schemes                                                                                                    |
|   |        | 2.2.15    | Power supply supervisor                                                                                                 |
|   |        | 2.2.16    | Voltage regulator                                                                                                       |
|   |        | 2.2.17    | Regulator ON/OFF and internal reset ON/OFF availability                                                                 |
|   |        | 2.2.18    | Real-time clock (RTC), backup SRAM and backup registers                                                                 |
|   |        | 2.2.19    | Low-power modes                                                                                                         |
|   |        | 2.2.20    | V <sub>BAT</sub> operation                                                                                              |
|   |        | 2.2.21    | Timers and watchdogs                                                                                                    |
|   |        | 2.2.22    | Inter-integrated circuit interface (I <sup>2</sup> C)                                                                   |
|   |        | 2.2.23    | Universal synchronous/asynchronous receiver transmitters (USART) . 34                                                   |
|   |        | 2.2.24    | Serial peripheral interface (SPI)                                                                                       |
|   |        | 2.2.25    | Inter-integrated sound (I2S) 35                                                                                         |
|   |        | 2.2.26    | Audio PLL (PLLI2S)                                                                                                      |
|   |        | 2.2.27    | Secure digital input/output interface (SDIO)                                                                            |
|   |        | 2.2.28    | Ethernet MAC interface with dedicated DMA and IEEE 1588 support . 36                                                    |
|   |        | 2.2.29    | Controller area network (bxCAN)                                                                                         |



# 2.2.1 ARM<sup>®</sup> Cortex<sup>®</sup>-M4 core with FPU and embedded Flash and SRAM

The ARM Cortex-M4 processor with FPU is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.

The ARM Cortex-M4 32-bit RISC processor with FPU features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.

Its single precision FPU (floating point unit) speeds up software development by using metalanguage development tools, while avoiding saturation.

The STM32F405xx and STM32F407xx family is compatible with all ARM tools and software.

*Figure 5* shows the general block diagram of the STM32F40xxx family.

Note: Cortex-M4 with FPU is binary compatible with Cortex-M3.

#### 2.2.2 Adaptive real-time memory accelerator (ART Accelerator<sup>™</sup>)

The ART Accelerator<sup>™</sup> is a memory accelerator which is optimized for STM32 industrystandard ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processors. It balances the inherent performance advantage of the ARM Cortex-M4 with FPU over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies.

To release the processor full 210 DMIPS performance at this frequency, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 128-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 168 MHz.

#### 2.2.3 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.

#### 2.2.4 Embedded Flash memory

The STM32F40xxx devices embed a Flash memory of 512 Kbytes or 1 Mbytes available for storing programs and data.

DocID022152 Rev 8



#### 2.2.5 CRC (cyclic redundancy check) calculation unit

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a software signature during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location.

#### 2.2.6 Embedded SRAM

All STM32F40xxx products embed:

Up to 192 Kbytes of system SRAM including 64 Kbytes of CCM (core coupled memory) data RAM

RAM memory is accessed (read/write) at CPU clock speed with 0 wait states.

4 Kbytes of backup SRAM

This area is accessible only from the CPU. Its content is protected against possible unwanted write accesses, and is retained in Standby or VBAT mode.

#### 2.2.7 Multi-AHB bus matrix

The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs, Ethernet, USB HS) and the slaves (Flash memory, RAM, FSMC, AHB and APB peripherals) and ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously.



Eight DAC trigger inputs are used in the device. The DAC channels are triggered through the timer update outputs that are also connected to different DMA streams.

# 2.2.38 Serial wire JTAG debug port (SWJ-DP)

The ARM SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.

#### 2.2.39 Embedded Trace Macrocell™

The ARM Embedded Trace Macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F40xxx through a small number of ETM pins to an external hardware trace port analyser (TPA) device. The TPA is connected to a host computer using USB, Ethernet, or any other high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors.

The Embedded Trace Macrocell operates with third party debugger software tools.



Г

|        | I       | Pin r   | numb    | er       |         |                                                      |          |                 |       |                                 |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|---------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions             | Additional<br>functions |
| -      | -       | -       | 49      | R6       | 59      | PF11                                                 | I/O      | FT              | -     | DCMI_D12/ EVENTOUT              | -                       |
| -      | -       | -       | 50      | P6       | 60      | PF12                                                 | I/O      | FT              | -     | FSMC_A6/ EVENTOUT               | -                       |
| -      | -       | -       | 51      | M8       | 61      | V <sub>SS</sub>                                      | S        | -               | -     | -                               | -                       |
| -      | -       | -       | 52      | N8       | 62      | V <sub>DD</sub>                                      | S        | -               | -     | -                               | -                       |
| -      | -       | -       | 53      | N6       | 63      | PF13                                                 | I/O      | FT              | -     | FSMC_A7/ EVENTOUT               | -                       |
| -      | -       | -       | 54      | R7       | 64      | PF14                                                 | I/O      | FT              | -     | FSMC_A8/ EVENTOUT               | -                       |
| -      | -       | -       | 55      | P7       | 65      | PF15                                                 | I/O      | FT              | I     | FSMC_A9/ EVENTOUT               | -                       |
| -      | -       | -       | 56      | N7       | 66      | PG0                                                  | I/O      | FT              | -     | FSMC_A10/ EVENTOUT              | -                       |
| -      | -       | -       | 57      | M7       | 67      | PG1                                                  | I/O      | FT              | -     | FSMC_A11/ EVENTOUT              | -                       |
| -      | G6      | 38      | 58      | R8       | 68      | PE7                                                  | I/O      | FT              | -     | FSMC_D4/TIM1_ETR/<br>EVENTOUT   | -                       |
| -      | H6      | 39      | 59      | P8       | 69      | PE8                                                  | I/O      | FT              | -     | FSMC_D5/ TIM1_CH1N/<br>EVENTOUT | -                       |
| -      | J6      | 40      | 60      | P9       | 70      | PE9                                                  | I/O      | FT              | -     | FSMC_D6/TIM1_CH1/<br>EVENTOUT   | -                       |
| -      | -       | -       | 61      | M9       | 71      | V <sub>SS</sub>                                      | S        | -               | -     | -                               | -                       |
| -      | -       | -       | 62      | N9       | 72      | V <sub>DD</sub>                                      | S        | -               | -     | -                               | -                       |
| -      | F6      | 41      | 63      | R9       | 73      | PE10                                                 | I/O      | FT              | -     | FSMC_D7/TIM1_CH2N/<br>EVENTOUT  | -                       |
| -      | J5      | 42      | 64      | P10      | 74      | PE11                                                 | I/O      | FT              | -     | FSMC_D8/TIM1_CH2/<br>EVENTOUT   | -                       |
| -      | H5      | 43      | 65      | R10      | 75      | PE12                                                 | I/O      | FT              | -     | FSMC_D9/TIM1_CH3N/<br>EVENTOUT  | -                       |
| -      | G5      | 44      | 66      | N11      | 76      | PE13                                                 | I/O      | FT              | -     | FSMC_D10/TIM1_CH3/<br>EVENTOUT  | -                       |
| -      | F5      | 45      | 67      | P11      | 77      | PE14                                                 | I/O      | FT              | -     | FSMC_D11/TIM1_CH4/<br>EVENTOUT  | -                       |
| -      | G4      | 46      | 68      | R11      | 78      | PE15                                                 | I/O      | FT              | -     | FSMC_D12/TIM1_BKIN/<br>EVENTOUT | -                       |

| Table | 7. STM32F40xxx | pin | and b | oall d | definitions | (continued) |
|-------|----------------|-----|-------|--------|-------------|-------------|
|       |                |     |       |        |             |             |



|        | I       | Pin r   | numb    |          |         |                                                      |          |                 |       | definitions (continued)                                                                                                         |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                                             | Additional<br>functions |
| 55     | B6      | 89      | 133     | A10      | 161     | PB3<br>(JTDO/<br>TRACESWO)                           | I/O      | FT              | -     | JTDO/ TRACESWO/<br>SPI3_SCK / I2S3_CK /<br>TIM2_CH2 / SPI1_SCK/<br>EVENTOUT                                                     | _                       |
| 56     | A6      | 90      | 134     | A9       | 162     | PB4<br>(NJTRST)                                      | I/O      | FT              | -     | NJTRST/ SPI3_MISO /<br>TIM3_CH1 / SPI1_MISO /<br>I2S3ext_SD/ EVENTOUT                                                           | -                       |
| 57     | D7      | 91      | 135     | A6       | 163     | PB5                                                  | I/O      | FT              | -     | I2C1_SMBA/ CAN2_RX /<br>OTG_HS_ULPI_D7 /<br>ETH_PPS_OUT/TIM3_CH2<br>/ SPI1_MOSI/ SPI3_MOSI /<br>DCMI_D10 / I2S3_SD/<br>EVENTOUT | -                       |
| 58     | C7      | 92      | 136     | В6       | 164     | PB6                                                  | I/O      | FT              | -     | I2C1_SCL/ TIM4_CH1 /<br>CAN2_TX /<br>DCMI_D5/USART1_TX/<br>EVENTOUT                                                             | -                       |
| 59     | В7      | 93      | 137     | В5       | 165     | PB7                                                  | I/O      | FT              | -     | I2C1_SDA / FSMC_NL /<br>DCMI_VSYNC /<br>USART1_RX/ TIM4_CH2/<br>EVENTOUT                                                        | -                       |
| 60     | A7      | 94      | 138     | D6       | 166     | BOOT0                                                | Ι        | В               | -     | -                                                                                                                               | V <sub>PP</sub>         |
| 61     | D8      | 95      | 139     | A5       | 167     | PB8                                                  | I/O      | FT              | -     | TIM4_CH3/SDIO_D4/<br>TIM10_CH1 / DCMI_D6 /<br>ETH_MII_TXD3 /<br>I2C1_SCL/ CAN1_RX/<br>EVENTOUT                                  | -                       |
| 62     | C8      | 96      | 140     | B4       | 168     | PB9                                                  | I/O      | FT              | -     | SPI2_NSS/ I2S2_WS /<br>TIM4_CH4/ TIM11_CH1/<br>SDIO_D5 / DCMI_D7 /<br>I2C1_SDA / CAN1_TX/<br>EVENTOUT                           | -                       |
| -      | -       | 97      | 141     | A4       | 169     | PE0                                                  | I/O      | FT              | -     | TIM4_ETR / FSMC_NBL0 /<br>DCMI_D2/ EVENTOUT                                                                                     | -                       |
| -      | -       | 98      | 142     | A3       | 170     | PE1                                                  | I/O      | FT              | -     | FSMC_NBL1 / DCMI_D3/<br>EVENTOUT                                                                                                | -                       |
| 63     | -       | 99      | -       | D5       | -       | $V_{SS}$                                             | S        | -               | -     | -                                                                                                                               | -                       |



| Bus  | Boundary address          | Peripheral         |
|------|---------------------------|--------------------|
|      | 0x4001 4C00 - 0x4001 57FF | Reserved           |
|      | 0x4001 4800 - 0x4001 4BFF | TIM11              |
|      | 0x4001 4400 - 0x4001 47FF | TIM10              |
|      | 0x4001 4000 - 0x4001 43FF | ТІМ9               |
|      | 0x4001 3C00 - 0x4001 3FFF | EXTI               |
|      | 0x4001 3800 - 0x4001 3BFF | SYSCFG             |
|      | 0x4001 3400 - 0x4001 37FF | Reserved           |
|      | 0x4001 3000 - 0x4001 33FF | SPI1               |
| APB2 | 0x4001 2C00 - 0x4001 2FFF | SDIO               |
|      | 0x4001 2400 - 0x4001 2BFF | Reserved           |
|      | 0x4001 2000 - 0x4001 23FF | ADC1 - ADC2 - ADC3 |
|      | 0x4001 1800 - 0x4001 1FFF | Reserved           |
|      | 0x4001 1400 - 0x4001 17FF | USART6             |
|      | 0x4001 1000 - 0x4001 13FF | USART1             |
|      | 0x4001 0800 - 0x4001 0FFF | Reserved           |
|      | 0x4001 0400 - 0x4001 07FF | ТІМ8               |
|      | 0x4001 0000 - 0x4001 03FF | TIM1               |
|      | 0x4000 7800- 0x4000 FFFF  | Reserved           |

Table 10. register boundary addresses (continued)



# 5 Electrical characteristics

# 5.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>.

#### 5.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_A max$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ).

# 5.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A = 25$  °C,  $V_{DD} = 3.3$  V (for the 1.8 V  $\leq$ V<sub>DD</sub>  $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\Sigma$ ).

# 5.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

# 5.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in *Figure 19*.

# 5.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 20.





# 5.1.7 Current consumption measurement



#### Figure 22. Current consumption measurement scheme

# 5.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 11: Voltage characteristics*, *Table 12: Current characteristics*, and *Table 13: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Device mission profile (application conditions) is compliant with JEDEC JESD47 Qualification Standard, extended mission profiles are available on demand.

| Symbol                            | Ratings                                                                       | Min                                                      | Max                 | Unit |
|-----------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------|---------------------|------|
| $V_{DD}-V_{SS}$                   | External main supply voltage (including $V_{DDA}$ , $V_{DD}$ ) <sup>(1)</sup> | -0.3                                                     | 4.0                 |      |
| V                                 | Input voltage on five-volt tolerant pin <sup>(2)</sup>                        | V <sub>SS</sub> -0.3                                     | V <sub>DD</sub> +4  | V    |
| V <sub>IN</sub>                   | Input voltage on any other pin                                                | V <sub>SS</sub> -0.3                                     | 4.0                 |      |
| ΔV <sub>DDx</sub>                 | Variations between different V <sub>DD</sub> power pins                       | -                                                        | 50                  |      |
| V <sub>SSX</sub> -V <sub>SS</sub> | Variations between all the different ground pins including $V_{REF-}$         | -                                                        | 50                  | mV   |
| V <sub>ESD(HBM)</sub>             | Electrostatic discharge voltage (human body model)                            | see Sectio<br>Absolute n<br>ratings (ele<br>sensitivity) | naximum<br>ectrical |      |

#### Table 11. Voltage characteristics

 All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.

2. V<sub>IN</sub> maximum value must always be respected. Refer to *Table 12* for the values of the maximum allowed injected current.



# 5.3.5 Embedded reset and power control block characteristics

The parameters given in *Table 19* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 14*.

| Symbol                              | Parameter                                     | Conditions                     | Min  | Тур  | Мах  | Unit |
|-------------------------------------|-----------------------------------------------|--------------------------------|------|------|------|------|
|                                     |                                               | PLS[2:0]=000 (rising edge)     | 2.09 | 2.14 | 2.19 | V    |
|                                     |                                               | PLS[2:0]=000 (falling<br>edge) | 1.98 | 2.04 | 2.08 | V    |
|                                     |                                               | PLS[2:0]=001 (rising edge)     | 2.23 | 2.30 | 2.37 | V    |
|                                     |                                               | PLS[2:0]=001 (falling<br>edge) | 2.13 | 2.19 | 2.25 | V    |
|                                     |                                               | PLS[2:0]=010 (rising edge)     | 2.39 | 2.45 | 2.51 | V    |
|                                     |                                               | PLS[2:0]=010 (falling<br>edge) | 2.29 | 2.35 | 2.39 | V    |
|                                     |                                               | PLS[2:0]=011 (rising edge)     | 2.54 | 2.60 | 2.65 | V    |
| V <sub>PVD</sub>                    | Programmable voltage detector level selection | PLS[2:0]=011 (falling<br>edge) | 2.44 | 2.51 | 2.56 | V    |
|                                     |                                               | PLS[2:0]=100 (rising edge)     | 2.70 | 2.76 | 2.82 | V    |
|                                     |                                               | PLS[2:0]=100 (falling<br>edge) | 2.59 | 2.66 | 2.71 | V    |
|                                     |                                               | PLS[2:0]=101 (rising edge)     | 2.86 | 2.93 | 2.99 | V    |
|                                     |                                               | PLS[2:0]=101 (falling edge)    | 2.65 | 2.84 | 2.92 | V    |
|                                     |                                               | PLS[2:0]=110 (rising edge)     | 2.96 | 3.03 | 3.10 | V    |
|                                     |                                               | PLS[2:0]=110 (falling<br>edge) | 2.85 | 2.93 | 2.99 | V    |
|                                     |                                               | PLS[2:0]=111 (rising edge)     | 3.07 | 3.14 | 3.21 | V    |
|                                     |                                               | PLS[2:0]=111 (falling<br>edge) | 2.95 | 3.03 | 3.09 | V    |
| V <sub>PVDhyst</sub> <sup>(1)</sup> | PVD hysteresis                                | -                              | -    | 100  | -    | mV   |
|                                     | Power-on/power-down                           | Falling edge                   | 1.60 | 1.68 | 1.76 | V    |
| V <sub>POR/PDR</sub>                | reset threshold                               | Rising edge                    | 1.64 | 1.72 | 1.80 | V    |
| V <sub>PDRhyst</sub> <sup>(1)</sup> | PDR hysteresis                                | -                              | -    | 40   | -    | mV   |
|                                     | Brownout level 1                              | Falling edge                   | 2.13 | 2.19 | 2.24 | V    |
| V <sub>BOR1</sub>                   | threshold                                     | Rising edge                    | 2.23 | 2.29 | 2.33 | V    |

| Table 19. Embedded reset and | power control block characteristics |
|------------------------------|-------------------------------------|
|------------------------------|-------------------------------------|







Figure 25. Typical current consumption versus temperature, Run mode, code with data processing running from Flash (ART accelerator ON) or RAM, and peripherals ON





DocID022152 Rev 8

|                     |                  |                                                  |                                | Тур                         |                                | Ма                        | x <sup>(1)</sup>           |      |
|---------------------|------------------|--------------------------------------------------|--------------------------------|-----------------------------|--------------------------------|---------------------------|----------------------------|------|
| Symbol              | Parameter        | Conditions                                       | г                              | -<br>A = 25 °               | С                              | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit |
|                     |                  |                                                  | V <sub>BAT</sub><br>=<br>1.8 V | V <sub>BAT</sub> =<br>2.4 V | V <sub>BAT</sub><br>=<br>3.3 V | V <sub>BAT</sub> =        | = 3.6 V                    |      |
|                     | Backup           | Backup SRAM ON, low-speed oscillator and RTC ON  | 1.29                           | 1.42                        | 1.68                           | 6                         | 11                         |      |
| I <sub>DD_VBA</sub> | domain<br>supply | Backup SRAM OFF, low-speed oscillator and RTC ON | 0.62                           | 0.73                        | 0.96                           | 3                         | 5                          | μA   |
|                     | current          | Backup SRAM ON, RTC OFF                          | 0.79                           | 0.81                        | 0.86                           | 5                         | 10                         |      |
|                     |                  | Backup SRAM OFF, RTC OFF                         | 0.10                           | 0.10                        | 0.10                           | 2                         | 4                          |      |

| Table 25. Typical and maximum current consumptions in V <sub>BAT</sub> mode |
|-----------------------------------------------------------------------------|
|-----------------------------------------------------------------------------|

1. Guaranteed by characterization.







|                         | -                    | I <sub>DD</sub> (1                        | I <sub>DD</sub> (Тур) <sup>(1)</sup> |        |  |
|-------------------------|----------------------|-------------------------------------------|--------------------------------------|--------|--|
| Peripheral              |                      | Scale1Scale2(up t 168 MHz)(up to 144 MHz) |                                      | Unit   |  |
|                         | OTG_FS               | 26.45                                     | 26.67                                |        |  |
| AHB2<br>(up to 168 MHz) | DCMI                 | 5.87                                      | 5.35                                 | μA/MHz |  |
|                         | RNG                  | 1.50                                      | 1.67                                 |        |  |
| AHB3<br>(up to 168 MHz) | FSMC                 | 12.46                                     | 11.31                                | µA/MHz |  |
| Bus m                   | atrix <sup>(2)</sup> | 13.10                                     | 11.81                                | µA/MHz |  |
|                         | TIM2                 | 16.71                                     | 16.50                                |        |  |
|                         | TIM3                 | 12.33                                     | 11.94                                |        |  |
|                         | TIM4                 | 13.45                                     | 12.92                                |        |  |
|                         | TIM5                 | 17.14                                     | 16.58                                |        |  |
|                         | TIM6                 | 2.43                                      | 3.06                                 |        |  |
|                         | TIM7                 | 2.43                                      | 2.22                                 |        |  |
|                         | TIM12                | 6.62                                      | 6.83                                 | -      |  |
|                         | TIM13                | 5.05                                      | 5.47                                 |        |  |
|                         | TIM14                | 5.26                                      | 5.61                                 |        |  |
|                         | PWR                  | 1.00                                      | 0.56                                 |        |  |
|                         | USART2               | 2.69                                      | 2.78                                 |        |  |
|                         | USART3               | 2.74                                      | 2.78                                 |        |  |
| APB1<br>(up to 42 MHz)  | UART4                | 3.24                                      | 3.33                                 | µA/MH: |  |
|                         | UART5                | 2.69                                      | 2.78                                 | -      |  |
|                         | I2C1                 | 2.67                                      | 2.50                                 |        |  |
|                         | I2C2                 | 2.83                                      | 2.78                                 |        |  |
|                         | I2C3                 | 2.81                                      | 2.78                                 |        |  |
|                         | SPI2                 | 2.43                                      | 2.22                                 |        |  |
|                         | SPI3                 | 2.43                                      | 2.22                                 |        |  |
|                         | I2S2 <sup>(3)</sup>  | 2.43                                      | 2.22                                 |        |  |
|                         | I2S3 <sup>(3)</sup>  | 2.26                                      | 2.22                                 |        |  |
|                         | CAN1                 | 5.12                                      | 5.56                                 |        |  |
|                         | CAN2                 | 4.81                                      | 5.28                                 |        |  |
|                         | DAC <sup>(4)</sup>   | 1.67                                      | 1.67                                 |        |  |
|                         | WWDG                 | 1.00                                      | 0.83                                 | 1      |  |

 Table 28. Peripheral current consumption (continued)



#### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application, executing EEMBC<sup>?</sup> code, is running. This emission test is compliant with SAE IEC61967-2 standard which specifies the test board and the pin loading.

| Symbol | Parameter                                                                                            | Conditions                                                            | Monitored<br>frequency band | Max vs.<br>[f <sub>HSE</sub> /f <sub>CPU</sub> ] | Unit |  |
|--------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------|--------------------------------------------------|------|--|
|        |                                                                                                      |                                                                       |                             | 25/168 MHz                                       |      |  |
|        |                                                                                                      | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C, LQFP176              | 0.1 to 30 MHz               | 32                                               |      |  |
|        | package, conforming to SAE J1752/3<br>EEMBC, code running from Flash with<br>ART accelerator enabled | 30 to 130 MHz                                                         | 25                          | dBµV                                             |      |  |
|        |                                                                                                      | 130 MHz to 1GHz                                                       | 29                          |                                                  |      |  |
|        |                                                                                                      | SAE EMI Level                                                         | 4                           | -                                                |      |  |
| SEMI   | S <sub>EMI</sub> Peak level                                                                          | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = 25 °C, LQFP176              | 0.1 to 30 MHz               | 19                                               |      |  |
|        | package, conforming to SAE J1752/3                                                                   | 30 to 130 MHz                                                         | 16                          | dBµV                                             |      |  |
|        |                                                                                                      | EEMBC, code running from Flash with<br>ART accelerator and PLL spread | 130 MHz to 1GHz             | 18                                               |      |  |
|        |                                                                                                      | spectrum enabled                                                      | SAE EMI level               | 3.5                                              | -    |  |

| Table 44. | EMI | characteristics |
|-----------|-----|-----------------|
|-----------|-----|-----------------|

# 5.3.14 Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard.

| Symbol                | Ratings                                                  | Conditions                                                 | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|----------------------------------------------------------|------------------------------------------------------------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge<br>voltage (human body<br>model) | $T_A = +25 \text{ °C conforming to JESD22-A114}$           | 2     | 2000 <sup>(2)</sup>             | V    |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model)    | T <sub>A</sub> = +25 °C conforming to<br>ANSI/ESD STM5.3.1 | II    | 500                             | v    |

#### Table 45. ESD absolute maximum ratings

1. Guaranteed by characterization.

2. On  $V_{BAT}$  pin,  $V_{ESD(HBM)}$  is limited to 1000 V.











Figure 53. 12-bit buffered /non-buffered DAC

 The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register.

#### 5.3.26 FSMC characteristics

Unless otherwise specified, the parameters given in *Table 75* to *Table 86* for the FSMC interface are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 14*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section Section 5.3.16: I/O port characteristics for more details on the input/output characteristics.

#### Asynchronous waveforms and timings

*Figure 54* through *Figure 57* represent asynchronous waveforms and *Table 75* through *Table 78* provide the corresponding timings. The results shown in these tables are obtained with the following FSMC configuration:

- AddressSetupTime = 1
- AddressHoldTime = 0x1
- DataSetupTime = 0x1
- BusTurnAroundDuration = 0x0

In all timing tables, the  $T_{\text{HCLK}}$  is the HCLK clock period.





| Table 84. Switching characteristics for PC Card/CF read and write cycles |
|--------------------------------------------------------------------------|
| in I/O space <sup>(1)(2)</sup>                                           |

| Symbol                       | Parameter                                 | Min                       | Max                      | Unit |
|------------------------------|-------------------------------------------|---------------------------|--------------------------|------|
| t <sub>w(NIOWR)</sub>        | FSMC_NIOWR low width                      | 8T <sub>HCLK</sub> –1     | -                        | ns   |
| t <sub>v(NIOWR-D)</sub>      | FSMC_NIOWR low to FSMC_D[15:0] valid      | -                         | 5T <sub>HCLK</sub> – 1   | ns   |
| t <sub>h(NIOWR-D)</sub>      | FSMC_NIOWR high to FSMC_D[15:0] invalid   | 8T <sub>HCLK</sub> – 2    | -                        | ns   |
| t <sub>d(NCE4_1-NIOWR)</sub> | SMC_NCE4_1 low to FSMC_NIOWR valid -      |                           | 5T <sub>HCLK</sub> + 2.5 | ns   |
| t <sub>h(NCEx-NIOWR)</sub>   | FSMC_NCEx high to FSMC_NIOWR invalid      | 5T <sub>HCLK</sub> –1.5   | -                        | ns   |
| t <sub>d(NIORD-NCEx)</sub>   | FSMC_NCEx low to FSMC_NIORD valid         | -                         | 5T <sub>HCLK</sub> + 2   | ns   |
| t <sub>h(NCEx-NIORD)</sub>   | FSMC_NCEx high to FSMC_NIORD) valid       | 5T <sub>HCLK</sub> – 1.5  | -                        | ns   |
| t <sub>w(NIORD)</sub>        | FSMC_NIORD low width                      | 8T <sub>HCLK</sub> -0.5 - |                          | ns   |
| t <sub>su(D-NIORD)</sub>     | FSMC_D[15:0] valid before FSMC_NIORD high | 9 -                       |                          | ns   |
| t <sub>d(NIORD-D)</sub>      | FSMC_D[15:0] valid after FSMC_NIORD high  | 0 -                       |                          | ns   |

1. C<sub>L</sub> = 30 pF.

2. Guaranteed by characterization.

#### NAND controller waveforms and timings

*Figure 68* through *Figure 71* represent synchronous waveforms, and *Table 85* and *Table 86* provide the corresponding timings. The results shown in this table are obtained with the following FSMC configuration:

- COM.FSMC\_SetupTime = 0x01;
- COM.FSMC\_WaitSetupTime = 0x03;
- COM.FSMC\_HoldSetupTime = 0x02;
- COM.FSMC\_HiZSetupTime = 0x01;
- ATT.FSMC\_SetupTime = 0x01;
- ATT.FSMC\_WaitSetupTime = 0x03;
- ATT.FSMC\_HoldSetupTime = 0x02;
- ATT.FSMC\_HiZSetupTime = 0x01;
- Bank = FSMC\_Bank\_NAND;
- MemoryDataWidth = FSMC\_MemoryDataWidth\_16b;
- ECC = FSMC\_ECC\_Enable;
- ECCPageSize = FSMC\_ECCPageSize\_512Bytes;
- TCLRSetupTime = 0;
- TARSetupTime = 0.

In all timing tables, the  $T_{HCLK}$  is the HCLK clock period.



| 0. maked |       | millimeters |       |        | inches <sup>(1)</sup> |        |
|----------|-------|-------------|-------|--------|-----------------------|--------|
| Symbol   | Min   | Тур         | Max   | Min    | Тур                   | Мах    |
| E3       | -     | 7.500       | -     | -      | 0.2953                | -      |
| е        | -     | 0.500       | -     | -      | 0.0197                | -      |
| К        | 0°    | 3.5°        | 7°    | 0°     | 3.5°                  | 7°     |
| L        | 0.450 | 0.600       | 0.750 | 0.0177 | 0.0236                | 0.0295 |
| L1       | -     | 1.000       | -     | -      | 0.0394                | -      |
| CCC      | -     | -           | 0.080 | -      | -                     | 0.0031 |

# Table 92. LQFP64 – 64-pin 10 x 10 mm low-profile quad flat package mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.





1. Dimensions are in millimeters.





#### **Device marking for LQPF144**

The following figure gives an example of topside marking and pin 1 position identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



|      | Table 100. Document revision history (continued) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Date | Revision                                         | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Date |                                                  | Changes           Modified Note 1 below Table 2: STM32F405xx and STM32F407xx:<br>features and peripheral counts.           Updated Figure 4 title.           Updated Note 3 below Figure 21: Power supply scheme.           Changed simplex mode into half-duplex mode in Section 2.2.25: Inter-<br>integrated sound (I2S).           Replaced DAC1_OUT and DAC2_OUT by DAC_OUT1 and<br>DAC_OUT2, respectively.           Updated pin 36 signal in Figure 15: STM32F40xxx LQFP176 pinout.           Changed pin number from F8 to D4 for PA13 pin in Table 7:<br>STM32F40xxx pin and ball definitions.           Replaced TIM2_CH1/TIM2_ETR by TIM2_CH1_ETR for PA0 and PA5<br>pins in Table 9: Alternate function mapping.           Changed system memory into System memory + OTP in Figure 18:<br>STM32F40xxx memory map.           Added Note 1 below Table 16: VCAP_1/VCAP_2 operating conditions.           Updated I <sub>DDA</sub> description in Table 74: DAC characteristics.           Removed PA9/PB13 connection to VBUS in Figure 93: USB controller<br>configured as peripheral-only and used in Full speed mode and<br>Figure 94: USB controller configured as host-only and used in full<br>speed mode.           Updated Section 2.2.15: Power supply schemes           Updated operating voltages in Table 2: STM32F405xx and<br>STM32F407xx: features and peripheral counts           Updated section 2.2.15: Power supply schemes           Updated operating voltages in Table 2: STM32F405xx and<br>STM32F407xx: features and peripheral counts           Updated Section 2.2.15: Power supply schemes           Updated Section 2.2. |  |  |  |
|      |                                                  | Updated Table 24: Typical and maximum current consumptions in<br>Standby mode<br>Updated Table 25: Typical and maximum current consumptions in<br>VBAT mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|      |                                                  | Deleted Table 59<br>Updated <i>Table 62: ULPI timing</i><br>Updated <i>Figure 46: Ethernet SMI timing diagram</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |

Table 100. Document revision history (continued)

