### STMicroelectronics - STM32F407VET6TR Datasheet



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XF

| Product Status             | Active                                                                                    |
|----------------------------|-------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                           |
| Core Size                  | 32-Bit Single-Core                                                                        |
| Speed                      | 168MHz                                                                                    |
| Connectivity               | CANbus, DCMI, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT                         |
| Number of I/O              | 82                                                                                        |
| Program Memory Size        | 512KB (512K x 8)                                                                          |
| Program Memory Type        | FLASH                                                                                     |
| EEPROM Size                | -                                                                                         |
| RAM Size                   | 192K x 8                                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                               |
| Data Converters            | A/D 16x12b; D/A 2x12b                                                                     |
| Oscillator Type            | Internal                                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                         |
| Mounting Type              | Surface Mount                                                                             |
| Package / Case             | 100-LQFP                                                                                  |
| Supplier Device Package    | 100-LQFP (14x14)                                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f407vet6tr                   |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2.2.1 ARM<sup>®</sup> Cortex<sup>®</sup>-M4 core with FPU and embedded Flash and SRAM

The ARM Cortex-M4 processor with FPU is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.

The ARM Cortex-M4 32-bit RISC processor with FPU features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.

Its single precision FPU (floating point unit) speeds up software development by using metalanguage development tools, while avoiding saturation.

The STM32F405xx and STM32F407xx family is compatible with all ARM tools and software.

*Figure 5* shows the general block diagram of the STM32F40xxx family.

Note: Cortex-M4 with FPU is binary compatible with Cortex-M3.

## 2.2.2 Adaptive real-time memory accelerator (ART Accelerator<sup>™</sup>)

The ART Accelerator<sup>™</sup> is a memory accelerator which is optimized for STM32 industrystandard ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processors. It balances the inherent performance advantage of the ARM Cortex-M4 with FPU over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies.

To release the processor full 210 DMIPS performance at this frequency, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 128-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 168 MHz.

## 2.2.3 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.

## 2.2.4 Embedded Flash memory

The STM32F40xxx devices embed a Flash memory of 512 Kbytes or 1 Mbytes available for storing programs and data.



## 2.2.31 Universal serial bus on-the-go high-speed (OTG\_HS)

The STM32F405xx and STM32F407xx devices embed a USB OTG high-speed (up to 480 Mb/s) device/host/OTG peripheral. The USB OTG HS supports both full-speed and high-speed operations. It integrates the transceivers for full-speed operation (12 MB/s) and features a UTMI low-pin interface (ULPI) for high-speed operation (480 MB/s). When using the USB OTG HS in HS mode, an external PHY device connected to the ULPI is required.

The USB OTG HS peripheral is compliant with the USB 2.0 specification and with the OTG 1.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator.

The major features are:

- Combined Rx and Tx FIFO size of 1 Kbit × 35 with dynamic FIFO sizing
- Supports the session request protocol (SRP) and host negotiation protocol (HNP)
- 6 bidirectional endpoints
- 12 host channels with periodic OUT support
- Internal FS OTG PHY support
- External HS or HS OTG operation supporting ULPI in SDR mode. The OTG PHY is connected to the microcontroller ULPI port through 12 signals. It can be clocked using the 60 MHz output.
- Internal USB DMA
- HNP/SNP/IP inside (no need for any external resistor)
- for OTG/Host modes, a power switch is needed in case bus-powered devices are connected

## 2.2.32 Digital camera interface (DCMI)

The camera interface is *not* available in STM32F405xx devices.

STM32F407xx products embed a camera interface that can connect with camera modules and CMOS sensors through an 8-bit to 14-bit parallel interface, to receive video data. The camera interface can sustain a data transfer rate up to 54 Mbyte/s at 54 MHz. It features:

- Programmable polarity for the input pixel clock and synchronization signals
- Parallel data communication can be 8-, 10-, 12- or 14-bit
- Supports 8-bit progressive video monochrome or raw bayer format, YCbCr 4:2:2 progressive video, RGB 565 progressive video or compressed data (like JPEG)
- Supports continuous mode or snapshot (a single frame) mode
- Capability to automatically crop the image

## 2.2.33 Random number generator (RNG)

All STM32F405xx and STM32F407xx products embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit.

## 2.2.34 General-purpose input/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain, with or without pull-up or pull-down), as input (floating, with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog



|   | 10   | 9              | 8      | 7     | 6    | 5    | 4      | 3    | 2    | 1      |
|---|------|----------------|--------|-------|------|------|--------|------|------|--------|
| А | VBAT | PC13           | PDR_ON | BOOT0 | PB4  | PD7  | PD4    | PC12 | PA14 | VDD    |
| В | PC14 | PC15           | VDD    | PB7   | PB3  | PD6  | PD2    | PA15 | PI1  | VCAP_2 |
| С | PA0  | vss            | PB9    | PB6   | PD5  | PD1  | PC11   | PI0  | PA12 | PA11   |
| D | PC2  | BYPASS_<br>REG | PB8    | PB5   | PD0  | PC10 | PA13   | PA10 | PA9  | PA8    |
| E | PC0  | PC3            | VSS    | VSS   | VDD  | VSS  | VDD    | PC9  | PC8  | PC7    |
| F | PH0  | PH1            | PA1    | VDD   | PE10 | PE14 | VCAP_1 | PC6  | PD14 | PD15   |
| G | NRST | VDDA           | PA5    | PB0   | PE7  | PE13 | PE15   | PD10 | PD12 | PD11   |
| н | VSSA | PA3            | PA6    | PB1   | PE8  | PE12 | PB10   | PD9  | PD8  | PB15   |
| J | PA2  | PA4            | PA7    | PB2   | PE9  | PE11 | PB11   | PB12 | PB14 | PB13   |
|   |      |                |        |       |      |      |        |      |      |        |

Figure 17. STM32F40xxx WLCSP90 ballout

1. This figure shows the package bump view.

| Table 6. Legend/abbreviations used in the | pinout table |
|-------------------------------------------|--------------|
|-------------------------------------------|--------------|

| Name                   | Abbreviation                          | Definition                                                                                         |  |  |  |  |
|------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin name               | Unless otherwise<br>reset is the same | specified in brackets below the pin name, the pin function during and after as the actual pin name |  |  |  |  |
|                        | S                                     | Supply pin                                                                                         |  |  |  |  |
| Pin type               | I                                     | Input only pin                                                                                     |  |  |  |  |
|                        | I/O                                   | Input / output pin                                                                                 |  |  |  |  |
|                        | FT                                    | 5 V tolerant I/O                                                                                   |  |  |  |  |
| I/O atruatura          | ТТа                                   | 3.3 V tolerant I/O directly connected to ADC                                                       |  |  |  |  |
|                        | В                                     | Dedicated BOOT0 pin                                                                                |  |  |  |  |
|                        | RST                                   | Bidirectional reset pin with embedded weak pull-up resistor                                        |  |  |  |  |
| Notes                  | Unless otherwise                      | specified by a note, all I/Os are set as floating inputs during and after reset                    |  |  |  |  |
| Alternate<br>functions | Functions selected                    | d through GPIOx_AFR registers                                                                      |  |  |  |  |
| Additional functions   | Functions directly                    | selected/enabled through peripheral registers                                                      |  |  |  |  |



|        |         | Pin r   | numb    | er       |         |                                                      |          |                 |       |                                                                                                         |                                    |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|---------------------------------------------------------------------------------------------------------|------------------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                     | Additional<br>functions            |
| 11     | E9      | 18      | 29      | M5       | 35      | PC3                                                  | I/O      | FT              | (4)   | SPI2_MOSI / I2S2_SD /<br>OTG_HS_ULPI_NXT /<br>ETH_MII_TX_CLK/<br>EVENTOUT                               | ADC123_IN13                        |
| -      | -       | 19      | 30      | -        | 36      | V <sub>DD</sub>                                      | S        | -               | -     | -                                                                                                       | -                                  |
| 12     | H10     | 20      | 31      | M1       | 37      | V <sub>SSA</sub>                                     | S        | -               | -     | -                                                                                                       | -                                  |
| -      | -       | -       | -       | N1       | -       | V <sub>REF-</sub>                                    | S        | -               | -     | -                                                                                                       | -                                  |
| -      | -       | 21      | 32      | P1       | 38      | V <sub>REF+</sub>                                    | S        | -               | -     | -                                                                                                       | -                                  |
| 13     | G9      | 22      | 33      | R1       | 39      | V <sub>DDA</sub>                                     | S        | -               | -     | -                                                                                                       | -                                  |
| 14     | C10     | 23      | 34      | N3       | 40      | PA0/WKUP<br>(PA0)                                    | I/O      | FT              | (5)   | USART2_CTS/<br>UART4_TX/<br>ETH_MII_CRS /<br>TIM2_CH1_ETR/<br>TIM5_CH1 / TIM8_ETR/<br>EVENTOUT          | ADC123_IN0/WKU<br>P <sup>(4)</sup> |
| 15     | F8      | 24      | 35      | N2       | 41      | PA1                                                  | I/O      | FT              | (4)   | USART2_RTS /<br>UART4_RX/<br>ETH_RMII_REF_CLK /<br>ETH_MII_RX_CLK /<br>TIM5_CH2 / TIM2_CH2/<br>EVENTOUT | ADC123_IN1                         |
| 16     | J10     | 25      | 36      | P2       | 42      | PA2                                                  | I/O      | FT              | (4)   | USART2_TX/TIM5_CH3 /<br>TIM9_CH1 / TIM2_CH3 /<br>ETH_MDIO/ EVENTOUT                                     | ADC123_IN2                         |
| -      | -       | -       | -       | F4       | 43      | PH2                                                  | I/O      | FT              | -     | ETH_MII_CRS/EVENTOUT                                                                                    | -                                  |
| -      | -       | -       | -       | G4       | 44      | PH3                                                  | I/O      | FT              | -     | ETH_MII_COL/EVENTOUT                                                                                    | -                                  |
| -      | -       | -       | -       | H4       | 45      | PH4                                                  | I/O      | FT              | -     | I2C2_SCL /<br>OTG_HS_ULPI_NXT/<br>EVENTOUT                                                              | -                                  |
| -      | -       | -       | -       | J4       | 46      | PH5                                                  | I/O      | FT              | -     | I2C2_SDA/ EVENTOUT                                                                                      | -                                  |
| 17     | H9      | 26      | 37      | R2       | 47      | PA3                                                  | I/O      | FT              | (4)   | USART2_RX/TIM5_CH4 /<br>TIM9_CH2 / TIM2_CH4 /<br>OTG_HS_ULPI_D0 /<br>ETH_MII_COL/<br>EVENTOUT           | ADC123_IN3                         |
| 18     | E5      | 27      | 38      | -        | -       | V <sub>SS</sub>                                      | S        | -               | -     | -                                                                                                       | -                                  |

Table 7. STM32F40xxx pin and ball definitions (continued)



65/202

DocID022152 Rev 8

|        |      |     |        |          |                  |          |                                |                      |                        |                    | -                         |                   |      |                        |          |      |          |
|--------|------|-----|--------|----------|------------------|----------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|-------------------|------|------------------------|----------|------|----------|
|        |      | AF0 | AF1    | AF2      | AF3              | AF4      | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10              | AF11 | AF12                   | AF13     |      |          |
| Р      | ort  | SYS | TIM1/2 | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3 | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS | ЕТН  | FSMC/SDIO<br>/OTG_FS   | DCMI     | AF14 | AF15     |
|        | PD0  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | CAN1_RX                   | -                 | -    | FSMC_D2                | -        | -    | EVENTOUT |
|        | PD1  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | CAN1_TX                   | -                 | -    | FSMC_D3                | -        | -    | EVENTOUT |
|        | PD2  | -   | -      | TIM3_ETR | -                | -        | -                              | -                    | -                      | UART5_RX           | -                         | -                 | -    | SDIO_CMD               | DCMI_D11 | -    | EVENTOUT |
|        | PD3  | -   | -      | -        | -                | -        | -                              | -                    | USART2_CTS             | -                  | -                         | -                 | -    | FSMC_CLK               | -        | -    | EVENTOUT |
|        | PD4  | -   | -      | -        | -                | -        | -                              | -                    | USART2_RTS             | -                  | -                         | -                 | -    | FSMC_NOE               | -        | -    | EVENTOUT |
|        | PD5  | -   | -      | -        | -                | -        | -                              | -                    | USART2_TX              | -                  | -                         | -                 | -    | FSMC_NWE               | -        | -    | EVENTOUT |
|        | PD6  | -   | -      | -        | -                | -        | -                              | -                    | USART2_RX              | -                  | -                         | -                 | -    | FSMC_NWAIT             | -        | -    | EVENTOUT |
| Port D | PD7  | -   | -      | -        | -                | -        | -                              | -                    | USART2_CK              | -                  | -                         | -                 | -    | FSMC_NE1/<br>FSMC_NCE2 | -        | -    | EVENTOUT |
|        | PD8  | -   | -      | -        | -                | -        | -                              | -                    | USART3_TX              | -                  | -                         | -                 | -    | FSMC_D13               | -        | -    | EVENTOUT |
|        | PD9  | -   | -      | -        | -                | -        | -                              | -                    | USART3_RX              | -                  | -                         | -                 | -    | FSMC_D14               | -        | -    | EVENTOUT |
|        | PD10 | -   | -      | -        | -                | -        | -                              | -                    | USART3_CK              | -                  | -                         | -                 | -    | FSMC_D15               | -        | -    | EVENTOUT |
|        | PD11 | -   | -      | -        | -                | -        | -                              | -                    | USART3_CTS             | -                  | -                         | -                 | -    | FSMC_A16               | -        | -    | EVENTOUT |
|        | PD12 | -   | -      | TIM4_CH1 | -                | -        | -                              | -                    | USART3_RTS             | -                  | -                         | -                 | -    | FSMC_A17               | -        | -    | EVENTOUT |
|        | PD13 | -   | -      | TIM4_CH2 | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A18               | -        | -    | EVENTOUT |
|        | PD14 | -   | -      | TIM4_CH3 | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_D0                | -        | -    | EVENTOUT |
|        | PD15 | -   | -      | TIM4_CH4 | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_D1                | -        | -    | EVENTOUT |

#### Table 9. Alternate function mapping (continued)

577

| Bus  | Boundary address          | Peripheral          |
|------|---------------------------|---------------------|
|      | 0x4000 7800 - 0x4000 7FFF | Reserved            |
|      | 0x4000 7400 - 0x4000 77FF | DAC                 |
|      | 0x4000 7000 - 0x4000 73FF | PWR                 |
|      | 0x4000 6C00 - 0x4000 6FFF | Reserved            |
|      | 0x4000 6800 - 0x4000 6BFF | CAN2                |
|      | 0x4000 6400 - 0x4000 67FF | CAN1                |
|      | 0x4000 6000 - 0x4000 63FF | Reserved            |
|      | 0x4000 5C00 - 0x4000 5FFF | I2C3                |
|      | 0x4000 5800 - 0x4000 5BFF | I2C2                |
|      | 0x4000 5400 - 0x4000 57FF | I2C1                |
|      | 0x4000 5000 - 0x4000 53FF | UART5               |
|      | 0x4000 4C00 - 0x4000 4FFF | UART4               |
|      | 0x4000 4800 - 0x4000 4BFF | USART3              |
|      | 0x4000 4400 - 0x4000 47FF | USART2              |
|      | 0x4000 4000 - 0x4000 43FF | I2S3ext             |
| APB1 | 0x4000 3C00 - 0x4000 3FFF | SPI3 / I2S3         |
|      | 0x4000 3800 - 0x4000 3BFF | SPI2 / I2S2         |
|      | 0x4000 3400 - 0x4000 37FF | I2S2ext             |
|      | 0x4000 3000 - 0x4000 33FF | IWDG                |
|      | 0x4000 2C00 - 0x4000 2FFF | WWDG                |
|      | 0x4000 2800 - 0x4000 2BFF | RTC & BKP Registers |
|      | 0x4000 2400 - 0x4000 27FF | Reserved            |
|      | 0x4000 2000 - 0x4000 23FF | TIM14               |
|      | 0x4000 1C00 - 0x4000 1FFF | TIM13               |
|      | 0x4000 1800 - 0x4000 1BFF | TIM12               |
|      | 0x4000 1400 - 0x4000 17FF | TIM7                |
|      | 0x4000 1000 - 0x4000 13FF | TIM6                |
|      | 0x4000 0C00 - 0x4000 0FFF | TIM5                |
|      | 0x4000 0800 - 0x4000 0BFF | TIM4                |
|      | 0x4000 0400 - 0x4000 07FF | ТІМЗ                |
|      | 0x4000 0000 - 0x4000 03FF | TIM2                |

Table 10. register boundary addresses (continued)



## 5.3.5 Embedded reset and power control block characteristics

The parameters given in *Table 19* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 14*.

| Symbol                              | Parameter                                        | Conditions                  | Min  | Тур  | Max                                                                                                                                        | Unit |
|-------------------------------------|--------------------------------------------------|-----------------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------|------|
|                                     |                                                  | PLS[2:0]=000 (rising edge)  | 2.09 | 2.14 | 2.19                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=000 (falling edge) | 1.98 | 2.04 | 2.08                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=001 (rising edge)  | 2.23 | 2.30 | 2.37                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=001 (falling edge) | 2.13 | 2.19 | 2.25                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=010 (rising edge)  | 2.39 | 2.45 | 2.51                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=010 (falling edge) | 2.29 | 2.35 | 2.39                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=011 (rising edge)  | 2.54 | 2.60 | 2.65                                                                                                                                       | V    |
| V <sub>PVD</sub>                    | Programmable voltage<br>detector level selection | PLS[2:0]=011 (falling edge) | 2.44 | 2.51 | 2.56                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=100 (rising edge)  | 2.70 | 2.76 | 2.82                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=100 (falling edge) | 2.59 | 2.66 | 2.71                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=101 (rising edge)  | 2.86 | 2.93 | 2.65       V         2.56       V         2.82       V         2.71       V         2.99       V         2.92       V         3.10       V | V    |
|                                     |                                                  | PLS[2:0]=101 (falling edge) | 2.65 | 2.84 | 2.92                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=110 (rising edge)  | 2.96 | 3.03 | 3.10                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=110 (falling edge) | 2.85 | 2.93 | 2.99                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=111 (rising edge)  | 3.07 | 3.14 | 3.21                                                                                                                                       | V    |
|                                     |                                                  | PLS[2:0]=111 (falling edge) | 2.95 | 3.03 | 3.09                                                                                                                                       | V    |
| V <sub>PVDhyst</sub> <sup>(1)</sup> | PVD hysteresis                                   | -                           | -    | 100  | -                                                                                                                                          | mV   |
| V                                   | Power-on/power-down                              | Falling edge                | 1.60 | 1.68 | 1.76                                                                                                                                       | V    |
| Y POR/PDR                           | reset threshold                                  | Rising edge                 | 1.64 | 1.72 | 1.80                                                                                                                                       | V    |
| V <sub>PDRhyst</sub> <sup>(1)</sup> | PDR hysteresis                                   | -                           | -    | 40   | -                                                                                                                                          | mV   |
| Vacat                               | Brownout level 1                                 | Falling edge                | 2.13 | 2.19 | 2.24                                                                                                                                       | V    |
| ¥BOR1                               | threshold                                        | Rising edge                 | 2.23 | 2.29 | 2.33                                                                                                                                       | V    |

| Table 19. Embedded reset and | power control block characteristics |
|------------------------------|-------------------------------------|
|------------------------------|-------------------------------------|







Figure 25. Typical current consumption versus temperature, Run mode, code with data processing running from Flash (ART accelerator ON) or RAM, and peripherals ON





#### **On-chip peripheral current consumption**

The current consumption of the on-chip peripherals is given in *Table 28*. The MCU is placed under the following conditions:

- At startup, all I/O pins are configured as analog pins by firmware.
- All peripherals are disabled unless otherwise mentioned
- The code is running from Flash memory and the Flash memory access time is equal to 5 wait states at 168 MHz.
- The code is running from Flash memory and the Flash memory access time is equal to 4 wait states at 144 MHz, and the power scale mode is set to 2.
- The ART accelerator is ON.
- The given value is calculated by measuring the difference of current consumption
  - with all peripherals clocked off
  - with one peripheral clocked on (with only the clock applied)
- When the peripherals are enabled: HCLK is the system clock, f<sub>PCLK1</sub> = f<sub>HCLK</sub>/4, and f<sub>PCLK2</sub> = f<sub>HCLK</sub>/2.
- The typical values are obtained for V<sub>DD</sub> = 3.3 V and T<sub>A</sub>= 25 °C, unless otherwise specified.

|       |                                                    | I <sub>DD</sub> (1       |                           |        |
|-------|----------------------------------------------------|--------------------------|---------------------------|--------|
| Perip | oheral                                             | Scale1<br>(up t 168 MHz) | Scale2<br>(up to 144 MHz) | Unit   |
|       | GPIOA                                              | 2.70                     | 2.40                      |        |
|       | GPIOB                                              | 2.50                     | 2.22                      |        |
|       | GPIOC                                              | 2.54                     | 2.28                      | ]      |
|       | GPIOD                                              | 2.55                     | 2.28                      | ]      |
|       | GPIOE                                              | 2.68                     | 2.40                      |        |
|       | GPIOF                                              | 2.53                     | 2.28                      | ]      |
|       | GPIOG                                              | 2.51                     | 2.22                      |        |
|       | GPIOH                                              | 2.51                     | 2.22                      |        |
| AHB1  | GPIOI                                              | 2.50                     | 2.22                      | µA/MHz |
|       | OTG_HS+ULPI                                        | 28.33                    | 25.38                     | ]      |
|       | CRC                                                | 0.41                     | 0.40                      |        |
|       | BKPSRAM                                            | 0.63                     | 0.58                      | ]      |
|       | DMA1                                               | 37.44                    | 33.58                     |        |
|       | DMA2                                               | 37.69                    | 33.93                     |        |
|       | ETH_MAC<br>ETH_MAC_TX<br>ETH_MAC_RX<br>ETH_MAC_PTP | 20.43                    | 18.39                     |        |

Table 28. Peripheral current consumption





| Symbol                                  | Parameter                             | Conditions                               | Min          | Тур | Max          | Unit |  |  |  |  |
|-----------------------------------------|---------------------------------------|------------------------------------------|--------------|-----|--------------|------|--|--|--|--|
| I <sub>DD(PLLI2S)</sub> <sup>(4)</sup>  | PLLI2S power consumption on $V_{DD}$  | VCO freq = 100 MHz<br>VCO freq = 432 MHz | 0.15<br>0.45 | -   | 0.40<br>0.75 | mA   |  |  |  |  |
| I <sub>DDA(PLLI2S)</sub> <sup>(4)</sup> | PLLI2S power consumption on $V_{DDA}$ | VCO freq = 100 MHz<br>VCO freq = 432 MHz | 0.30<br>0.55 | -   | 0.40<br>0.85 | mA   |  |  |  |  |

#### Table 37. PLLI2S (audio PLL) characteristics (continued)

1. Take care of using the appropriate division factor M to have the specified PLL input clock values.

2. Guaranteed by design.

3. Value given with main PLL running.

4. Guaranteed by characterization.

## 5.3.11 PLL spread spectrum clock generation (SSCG) characteristics

The spread spectrum clock generation (SSCG) feature allows to reduce electromagnetic interferences (see *Table 44: EMI characteristics*). It is available only on the main PLL.

| Symbol            | Parameter             | Min  | Тур | Max <sup>(1)</sup> | Unit |
|-------------------|-----------------------|------|-----|--------------------|------|
| f <sub>Mod</sub>  | Modulation frequency  | -    | -   | 10                 | KHz  |
| md                | Peak modulation depth | 0.25 | -   | 2                  | %    |
| MODEPER * INCSTEP |                       | -    | -   | 2 <sup>15</sup> –1 | -    |

| Table 38. | SSCG | parameters | constraint |
|-----------|------|------------|------------|
|-----------|------|------------|------------|

1. Guaranteed by design.

Equation 1

The frequency modulation period (MODEPER) is given by the equation below:

 $MODEPER = round[f_{PLL \ IN}/ \ (4 \times f_{Mod})]$ 

 $f_{\text{PLL}\ \text{IN}}$  and  $f_{\text{Mod}}$  must be expressed in Hz.

As an example:

If  $f_{PLL_IN} = 1$  MHz, and  $f_{MOD} = 1$  kHz, the modulation depth (MODEPER) is given by equation 1:

MODEPER = round[ $10^{6}$ / (4 × 10<sup>3</sup>)] = 250

#### Equation 2

Equation 2 allows to calculate the increment step (INCSTEP):

INCSTEP = round[( $(2^{15}-1) \times md \times PLLN)/(100 \times 5 \times MODEPER)$ ]

f<sub>VCO OUT</sub> must be expressed in MHz.





Figure 41. SPI timing diagram - master mode



## I<sup>2</sup>S interface characteristics

Unless otherwise specified, the parameters given in *Table 56* for the i<sup>2</sup>S interface are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 14*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5 V<sub>DD</sub>

Refer to Section 5.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (CK, SD, WS).

| Symbol                                         | Parameter                                   | Conditions                             | Min         | Мах                                 | Unit  |
|------------------------------------------------|---------------------------------------------|----------------------------------------|-------------|-------------------------------------|-------|
| f <sub>MCK</sub>                               | I <sup>2</sup> S main clock output          | -                                      | 256 x<br>8K | 256 x F <sub>S</sub> <sup>(2)</sup> | MHz   |
| f                                              | 128 clock frequency                         | Master data: 32 bits                   | -           | 64 x F <sub>S</sub>                 | M⊔⇒   |
| 'CK                                            |                                             | Slave data: 32 bits                    | -           | 64 x F <sub>S</sub>                 | IVITZ |
| D <sub>CK</sub>                                | I <sup>2</sup> S clock frequency duty cycle | Slave receiver                         | 30          | 70                                  | %     |
| t <sub>v(WS)</sub>                             | WS valid time                               | Master mode                            | 0           | 6                                   |       |
| t <sub>h(WS)</sub>                             | WS hold time                                | Master mode                            | 0           | -                                   |       |
| t <sub>su(WS)</sub>                            | WS setup time                               | Slave mode                             | 1           | -                                   |       |
| t <sub>h(WS)</sub>                             | WS hold time                                | Slave mode                             | 0           | -                                   |       |
| t <sub>su(SD_MR)</sub>                         | Data input actus time                       | Master receiver                        | 7.5         | -                                   |       |
| $t_{su(SD\_SR)}$                               | Data input setup time                       | Slave receiver                         | 2           | -                                   | ns    |
| t <sub>h(SD_MR)</sub>                          | Data input hold time                        | Master receiver                        | 0           | -                                   | 110   |
| t <sub>h(SD_SR)</sub>                          |                                             | Slave receiver                         | 0           | -                                   |       |
| t <sub>v(SD_ST)</sub><br>t <sub>h(SD_ST)</sub> | Data output valid time                      | Slave transmitter (after enable edge)  | -           | 27                                  |       |
| t <sub>v(SD_MT)</sub>                          |                                             | Master transmitter (after enable edge) | -           | 20                                  |       |
| t <sub>h(SD_MT)</sub>                          | Data output hold time                       | Master transmitter (after enable edge) | 2.5         | -                                   |       |

1. Guaranteed by characterization.

2. The maximum value of 256 x  $F_S$  is 42 MHz (APB1 maximum frequency).

Note: Refer to the  $l^2S$  section of RM0090 reference manual for more details on the sampling frequency ( $F_S$ ).  $f_{MCK}$ ,  $f_{CK}$ , and  $D_{CK}$  values reflect only the digital peripheral behavior. The value of these parameters might be slightly impacted by the source clock accuracy.  $D_{CK}$ depends mainly on the value of ODD bit. The digital contribution leads to a minimum value of I2SDIV / (2 x I2SDIV + ODD) and a maximum value of (I2SDIV + ODD) / (2 x I2SDIV + ODD).  $F_S$  maximum value is supported for each mode/condition.







- See also Table 68. 1.
- 2. Example of an actual transfer curve.
- Ideal transfer curve. 3.
- 4. End point correlation line.
- $E_T$  = Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. 5. EG = Offset Error: deviation between the first actual transition and the first ideal one. EG = Gain Error: deviation between the last ideal transition and the last actual one.
  - ED = Differential Linearity Error: maximum deviation between actual steps and the ideal one.

EL = Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line.





- Refer to Table 67 for the values of  $\mathsf{R}_{AIN},\,\mathsf{R}_{ADC}\,\text{and}\,\mathsf{C}_{ADC}.$ 1.
- $C_{parasitic}$  represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 5 pF). A high  $C_{parasitic}$  value downgrades conversion accuracy. To remedy this,  $f_{ADC}$  should be reduced. 2.





Figure 52. Power supply and reference decoupling (V<sub>REF+</sub> connected to V<sub>DDA</sub>)

1.  $V_{REF+}$  and  $V_{REF-}$  inputs are both available on UFBGA176.  $V_{REF+}$  is also available on LQFP100, LQFP144, and LQFP176. When  $V_{REF+}$  and  $V_{REF-}$  are not available, they are internally connected to  $V_{DDA}$  and  $V_{SSA}$ .

## 5.3.22 Temperature sensor characteristics

| Table 69. | Temperature | sensor | characteristics |
|-----------|-------------|--------|-----------------|
|-----------|-------------|--------|-----------------|

| Symbol                             | Parameter                                                      | Min | Тур  | Max | Unit  |
|------------------------------------|----------------------------------------------------------------|-----|------|-----|-------|
| T <sub>L</sub> <sup>(1)</sup>      | V <sub>SENSE</sub> linearity with temperature                  | -   | ±1   | ±2  | °C    |
| Avg_Slope <sup>(1)</sup>           | Average slope                                                  | -   | 2.5  |     | mV/°C |
| V <sub>25</sub> <sup>(1)</sup>     | Voltage at 25 °C                                               | -   | 0.76 |     | V     |
| t <sub>START</sub> <sup>(2)</sup>  | Startup time                                                   | -   | 6    | 10  | μs    |
| T <sub>S_temp</sub> <sup>(2)</sup> | ADC sampling time when reading the temperature (1 °C accuracy) | 10  | -    | -   | μs    |

1. Guaranteed by characterization.

2. Guaranteed by design.

| Symbol  | Parameter                                                                   | Memory address            |
|---------|-----------------------------------------------------------------------------|---------------------------|
| TS_CAL1 | TS ADC raw data acquired at temperature of 30 $^\circ\text{C},$ V_DDA=3.3 V | 0x1FFF 7A2C - 0x1FFF 7A2D |
| TS_CAL2 | TS ADC raw data acquired at temperature of 110 °C, $V_{DDA}$ =3.3 V         | 0x1FFF 7A2E - 0x1FFF 7A2F |

### Table 70. Temperature sensor calibration values



## 5.3.23 V<sub>BAT</sub> monitoring characteristics

| Symbol                                | Parameter                                                            | Min | Тур | Мах | Unit |
|---------------------------------------|----------------------------------------------------------------------|-----|-----|-----|------|
| R                                     | Resistor bridge for V <sub>BAT</sub>                                 | -   | 50  | -   | KΩ   |
| Q                                     | Ratio on V <sub>BAT</sub> measurement                                | -   | 2   | -   |      |
| Er <sup>(1)</sup>                     | Error on Q                                                           | -1  | -   | +1  | %    |
| T <sub>S_vbat</sub> <sup>(2)(2)</sup> | ADC sampling time when reading the V <sub>BAT</sub><br>1 mV accuracy | 5   | -   | -   | μs   |

Table 71. V<sub>BAT</sub> monitoring characteristics

1. Guaranteed by design.

2. Shortest sampling time can be determined in the application by multiple iterations.

## 5.3.24 Embedded reference voltage

The parameters given in *Table 72* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 14*.

| Symbol                                | Parameter                                                        | Conditions                        | Min  | Тур  | Мах  | Unit   |
|---------------------------------------|------------------------------------------------------------------|-----------------------------------|------|------|------|--------|
| V <sub>REFINT</sub>                   | Internal reference voltage                                       | –40 °C < T <sub>A</sub> < +105 °C | 1.18 | 1.21 | 1.24 | V      |
| T <sub>S_vrefint</sub> <sup>(1)</sup> | ADC sampling time when reading the<br>internal reference voltage | -                                 | 10   | -    | -    | μs     |
| V <sub>RERINT_s</sub> <sup>(2)</sup>  | Internal reference voltage spread over the temperature range     | V <sub>DD</sub> = 3 V             | -    | 3    | 5    | mV     |
| T <sub>Coeff</sub> <sup>(2)</sup>     | Temperature coefficient                                          | -                                 | -    | 30   | 50   | ppm/°C |
| t <sub>START</sub> <sup>(2)</sup>     | Startup time                                                     | -                                 | -    | 6    | 10   | μs     |

#### Table 72. Embedded internal reference voltage

1. Shortest sampling time can be determined in the application by multiple iterations.

2. Guaranteed by design.

#### Table 73. Internal reference voltage calibration values

| Symbol                 | Parameter                                                          | Memory address            |
|------------------------|--------------------------------------------------------------------|---------------------------|
| V <sub>REFIN_CAL</sub> | Raw data acquired at temperature of 30 °C, V <sub>DDA</sub> =3.3 V | 0x1FFF 7A2A - 0x1FFF 7A2B |

## 5.3.25 DAC electrical characteristics

| Table | 74. | DAC | charac | teristics |
|-------|-----|-----|--------|-----------|
|-------|-----|-----|--------|-----------|

| Symbol            | Parameter                | Min                | Тур | Мах | Unit | Comments                            |
|-------------------|--------------------------|--------------------|-----|-----|------|-------------------------------------|
| V <sub>DDA</sub>  | Analog supply voltage    | 1.8 <sup>(1)</sup> | -   | 3.6 | V    |                                     |
| V <sub>REF+</sub> | Reference supply voltage | 1.8 <sup>(1)</sup> | -   | 3.6 | V    | V <sub>REF+</sub> ≤V <sub>DDA</sub> |
| V <sub>SSA</sub>  | Ground                   | 0                  | -   | 0   | V    |                                     |



| Symbol |       | millimeters |       |        | inches <sup>(1)</sup> |        |  |  |  |
|--------|-------|-------------|-------|--------|-----------------------|--------|--|--|--|
| Бутвої | Min   | Тур         | Мах   | Min    | Тур                   | Мах    |  |  |  |
| E3     | -     | 7.500       | -     | -      | 0.2953                | -      |  |  |  |
| е      | -     | 0.500       | -     | -      | 0.0197                | -      |  |  |  |
| К      | 0°    | 3.5°        | 7°    | 0°     | 3.5°                  | 7°     |  |  |  |
| L      | 0.450 | 0.600       | 0.750 | 0.0177 | 0.0236                | 0.0295 |  |  |  |
| L1     | -     | 1.000       | -     | -      | 0.0394                | -      |  |  |  |
| CCC    | -     | -           | 0.080 | -      | -                     | 0.0031 |  |  |  |

# Table 92. LQFP64 – 64-pin 10 x 10 mm low-profile quad flat package mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.





1. Dimensions are in millimeters.





#### **Device marking for UFBGA176+25**

The following figure gives an example of topside marking and ball A 1 position identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.



Figure 89. UFBGA176+25 marking example (package top view)

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.





Figure 99. RMII with a 25 MHz crystal and PHY with PLL

1. f<sub>HCLK</sub> must be greater than 25 MHz.

2. The 25 MHz (PHY\_CLK) must be derived directly from the HSE oscillator, before the PLL block.



| Date        | Revision         | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24-Jan-2012 | 2<br>(continued) | Updated Table 61: USB HS clock timing parameters<br>Updated Table 67: ADC characteristics.<br>Updated Table 68: ADC accuracy at fADC = 30 MHz.<br>Updated Note 1 in Table 74: DAC characteristics.<br>Section 5.3.26: FSMC characteristics: updated Table 75 to Table 86,<br>changed C <sub>L</sub> value to 30 pF, and modified FSMC configuration for<br>asynchronous timings and waveforms. Updated Figure 59:<br>Synchronous multiplexed PSRAM write timings.<br>Updated Table 98: Package thermal characteristics.<br>Appendix A.1: USB OTG full speed (FS) interface solutions: modified<br>Figure 93: USB controller configured as peripheral-only and used in<br>Full speed mode added Note 2, updated Figure 94: USB controller<br>configured as host-only and used in full speed mode and added<br>Note 2, changed Figure 95: USB controller configured in dual mode<br>and used in full speed mode and added Note 3.<br>Appendix A.2: USB OTG high speed (HS) interface solutions: removed<br>figures USB OTG HS device-only connection in FS mode and USB<br>OTG HS host-only connection in FS mode, and updated Figure 96:<br>USB controller configured as peripheral, host, or dual-mode and used<br>in high speed mode and added Note 2.<br>Added Appendix A.3: Ethernet interface solutions. |



| Date                       | Revision                     | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>Date</b><br>04-Jun-2013 | Revision<br>4<br>(continued) | Changes<br>Updated Table 64: Dynamic characteristics: Eternity MAC signals for<br>SMI.<br>Updated Table 66: Dynamic characteristics: Ethernet MAC signals for<br>MII.<br>Updated Table 79: Synchronous multiplexed NOR/PSRAM read<br>timings.<br>Updated Table 80: Synchronous multiplexed PSRAM write timings.<br>Updated Table 81: Synchronous non-multiplexed NOR/PSRAM read<br>timings.<br>Updated Table 82: Synchronous non-multiplexed PSRAM write<br>timings.<br>Updated Table 82: Synchronous non-multiplexed PSRAM write<br>timings.<br>Updated Section 5.3.27: Camera interface (DCMI) timing specifications<br>including Table 87: DCMI characteristics and addition of Figure 72:<br>DCMI timing diagram.<br>Updated Section 5.3.28: SD/SDIO MMC card host interface (SDIO)<br>characteristics including Table 88 |
|                            |                              | <i>characteristics</i> including <i>Table 88.</i><br>Updated <i>Chapter Figure 9.</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

Table 100. Document revision history (continued)

