

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                                    |
|----------------------------|-------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                           |
| Core Size                  | 32-Bit Single-Core                                                                        |
| Speed                      | 168MHz                                                                                    |
| Connectivity               | CANbus, DCMI, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT                         |
| Number of I/O              | 114                                                                                       |
| Program Memory Size        | 512KB (512K x 8)                                                                          |
| Program Memory Type        | FLASH                                                                                     |
| EEPROM Size                | -                                                                                         |
| RAM Size                   | 192К х 8                                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                               |
| Data Converters            | A/D 24x12b; D/A 2x12b                                                                     |
| Oscillator Type            | Internal                                                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                                        |
| Mounting Type              | Surface Mount                                                                             |
| Package / Case             | 144-LQFP                                                                                  |
| Supplier Device Package    | 144-LQFP (20x20)                                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f407zet7                     |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 4. Compatible board design between STM32F2 and STM32F40xxx for LQFP176 and BGA176 packages



#### 2.2.5 CRC (cyclic redundancy check) calculation unit

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a software signature during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location.

#### 2.2.6 Embedded SRAM

All STM32F40xxx products embed:

Up to 192 Kbytes of system SRAM including 64 Kbytes of CCM (core coupled memory) data RAM

RAM memory is accessed (read/write) at CPU clock speed with 0 wait states.

4 Kbytes of backup SRAM

This area is accessible only from the CPU. Its content is protected against possible unwanted write accesses, and is retained in Standby or VBAT mode.

#### 2.2.7 Multi-AHB bus matrix

The 32-bit multi-AHB bus matrix interconnects all the masters (CPU, DMAs, Ethernet, USB HS) and the slaves (Flash memory, RAM, FSMC, AHB and APB peripherals) and ensures a seamless and efficient operation even when several high-speed peripherals work simultaneously.



#### 2.2.9 Flexible static memory controller (FSMC)

The FSMC is embedded in the STM32F405xx and STM32F407xx family. It has four Chip Select outputs supporting the following modes: PCCard/Compact Flash, SRAM, PSRAM, NOR Flash and NAND Flash.

Functionality overview:

- Write FIFO
- Maximum FSMC\_CLK frequency for synchronous accesses is 60 MHz.

#### LCD parallel interface

The FSMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build cost-effective graphic applications using LCD modules with embedded controllers or high performance solutions using external controllers with dedicated acceleration.

## 2.2.10 Nested vectored interrupt controller (NVIC)

The STM32F405xx and STM32F407xx embed a nested vectored interrupt controller able to manage 16 priority levels, and handle up to 82 maskable interrupt channels plus the 16 interrupt lines of the Cortex<sup>®</sup>-M4 with FPU core.

- Closely coupled NVIC gives low-latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Allows early processing of interrupts
- Processing of late arriving, higher-priority interrupts
- Support tail chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

This hardware block provides flexible interrupt management features with minimum interrupt latency.

## 2.2.11 External interrupt/event controller (EXTI)

The external interrupt/event controller consists of 23 edge-detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 140 GPIOs can be connected to the 16 external interrupt lines.

## 2.2.12 Clocks and startup

On reset the 16 MHz internal RC oscillator is selected as the default CPU clock. The 16 MHz internal RC oscillator is factory-trimmed to offer 1% accuracy over the full temperature range. The application can then select as system clock either the RC oscillator or an external 4-26 MHz clock source. This clock can be monitored for failure. If a failure is detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 168 MHz. Similarly, full interrupt management of the PLL



DocID022152 Rev 8

| Timer<br>type | Timer               | Counter<br>resolution | Counter<br>type         | Prescaler<br>factor                   | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complemen-<br>tary output | Max<br>interface<br>clock<br>(MHz) | Max<br>timer<br>clock<br>(MHz) |
|---------------|---------------------|-----------------------|-------------------------|---------------------------------------|------------------------------|---------------------------------|---------------------------|------------------------------------|--------------------------------|
| General       | TIM2,<br>TIM5       | 32-bit                | Up,<br>Down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                        | 42                                 | 84                             |
|               | TIM3,<br>TIM4       | 16-bit                | Up,<br>Down,<br>Up/down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                        | 42                                 | 84                             |
|               | TIM9                | 16-bit                | Up                      | Any integer<br>between 1<br>and 65536 | No                           | 2                               | No                        | 84                                 | 168                            |
| purpose       | TIM10<br>,<br>TIM11 | 16-bit                | Up                      | Any integer<br>between 1<br>and 65536 | No                           | 1                               | No                        | 84                                 | 168                            |
|               | TIM12               | 16-bit                | Up                      | Any integer<br>between 1<br>and 65536 | No                           | 2                               | No                        | 42                                 | 84                             |
|               | TIM13<br>,<br>TIM14 | 16-bit                | Up                      | Any integer<br>between 1<br>and 65536 | No                           | 1                               | No                        | 42                                 | 84                             |
| Basic         | TIM6,<br>TIM7       | 16-bit                | Up                      | Any integer<br>between 1<br>and 65536 | Yes                          | 0                               | No                        | 42                                 | 84                             |

Table 4. Timer feature comparison (continued)

## Advanced-control timers (TIM1, TIM8)

The advanced-control timers (TIM1, TIM8) can be seen as three-phase PWM generators multiplexed on 6 channels. They have complementary PWM outputs with programmable inserted dead times. They can also be considered as complete general-purpose timers. Their 4 independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge- or center-aligned modes)
- One-pulse mode output

If configured as standard 16-bit timers, they have the same features as the general-purpose TIMx timers. If configured as 16-bit PWM generators, they have full modulation capability (0-100%).

The advanced-control timer can work together with the TIMx timers via the Timer Link feature for synchronization or event chaining.

TIM1 and TIM8 support independent DMA request generation.



# 2.2.31 Universal serial bus on-the-go high-speed (OTG\_HS)

The STM32F405xx and STM32F407xx devices embed a USB OTG high-speed (up to 480 Mb/s) device/host/OTG peripheral. The USB OTG HS supports both full-speed and high-speed operations. It integrates the transceivers for full-speed operation (12 MB/s) and features a UTMI low-pin interface (ULPI) for high-speed operation (480 MB/s). When using the USB OTG HS in HS mode, an external PHY device connected to the ULPI is required.

The USB OTG HS peripheral is compliant with the USB 2.0 specification and with the OTG 1.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator.

The major features are:

- Combined Rx and Tx FIFO size of 1 Kbit × 35 with dynamic FIFO sizing
- Supports the session request protocol (SRP) and host negotiation protocol (HNP)
- 6 bidirectional endpoints
- 12 host channels with periodic OUT support
- Internal FS OTG PHY support
- External HS or HS OTG operation supporting ULPI in SDR mode. The OTG PHY is connected to the microcontroller ULPI port through 12 signals. It can be clocked using the 60 MHz output.
- Internal USB DMA
- HNP/SNP/IP inside (no need for any external resistor)
- for OTG/Host modes, a power switch is needed in case bus-powered devices are connected

## 2.2.32 Digital camera interface (DCMI)

The camera interface is *not* available in STM32F405xx devices.

STM32F407xx products embed a camera interface that can connect with camera modules and CMOS sensors through an 8-bit to 14-bit parallel interface, to receive video data. The camera interface can sustain a data transfer rate up to 54 Mbyte/s at 54 MHz. It features:

- Programmable polarity for the input pixel clock and synchronization signals
- Parallel data communication can be 8-, 10-, 12- or 14-bit
- Supports 8-bit progressive video monochrome or raw bayer format, YCbCr 4:2:2 progressive video, RGB 565 progressive video or compressed data (like JPEG)
- Supports continuous mode or snapshot (a single frame) mode
- Capability to automatically crop the image

## 2.2.33 Random number generator (RNG)

All STM32F405xx and STM32F407xx products embed an RNG that delivers 32-bit random numbers generated by an integrated analog circuit.

## 2.2.34 General-purpose input/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain, with or without pull-up or pull-down), as input (floating, with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog



alternate functions. All GPIOs are high-current-capable and have speed selection to better manage internal noise, power consumption and electromagnetic emission.

The I/O configuration can be locked if needed by following a specific sequence in order to avoid spurious writing to the I/Os registers.

Fast I/O handling allowing maximum I/O toggling up to 84 MHz.

#### 2.2.35 Analog-to-digital converters (ADCs)

Three 12-bit analog-to-digital converters are embedded and each ADC shares up to 16 external channels, performing conversions in the single-shot or scan mode. In scan mode, automatic conversion is performed on a selected group of analog inputs.

Additional logic functions embedded in the ADC interface allow:

- Simultaneous sample and hold
- Interleaved sample and hold

The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

To synchronize A/D conversion and timers, the ADCs could be triggered by any of TIM1, TIM2, TIM3, TIM4, TIM5, or TIM8 timer.

#### 2.2.36 Temperature sensor

The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 1.8 V and 3.6 V. The temperature sensor is internally connected to the ADC1\_IN16 input channel which is used to convert the sensor output voltage into a digital value.

As the offset of the temperature sensor varies from chip to chip due to process variation, the internal temperature sensor is mainly suitable for applications that detect temperature changes instead of absolute temperatures. If an accurate temperature reading is needed, then an external temperature sensor part should be used.

## 2.2.37 Digital-to-analog converter (DAC)

The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs.

This dual digital Interface supports the following features:

- two DAC converters: one for each output channel
- 8-bit or 12-bit monotonic output
- left or right data alignment in 12-bit mode
- synchronized update capability
- noise-wave generation
- triangular-wave generation
- dual DAC channel independent or simultaneous conversions
- DMA capability for each channel
- external triggers for conversion
- input voltage reference V<sub>REF+</sub>



Eight DAC trigger inputs are used in the device. The DAC channels are triggered through the timer update outputs that are also connected to different DMA streams.

## 2.2.38 Serial wire JTAG debug port (SWJ-DP)

The ARM SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.

#### 2.2.39 Embedded Trace Macrocell™

The ARM Embedded Trace Macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F40xxx through a small number of ETM pins to an external hardware trace port analyser (TPA) device. The TPA is connected to a host computer using USB, Ethernet, or any other high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer that runs the debugger software. TPA hardware is commercially available from common development tool vendors.

The Embedded Trace Macrocell operates with third party debugger software tools.



|        | I       | Pin r   | numb    | er       |         |                                                      |          |                 |       |                                                                                       |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|---------------------------------------------------------------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                   | Additional<br>functions |
| 40     | E3      | 66      | 99      | F14      | 118     | PC9                                                  | I/O      | FT              | -     | I2S_CKIN/ MCO2 /<br>TIM8_CH4/SDIO_D1 /<br>/I2C3_SDA / DCMI_D3 /<br>TIM3_CH4/ EVENTOUT | -                       |
| 41     | D1      | 67      | 100     | F15      | 119     | PA8                                                  | I/O      | FT              | -     | MCO1 / USART1_CK/<br>TIM1_CH1/ I2C3_SCL/<br>OTG_FS_SOF/<br>EVENTOUT                   | -                       |
| 42     | D2      | 68      | 101     | E15      | 120     | PA9                                                  | I/O      | FT              | -     | USART1_TX/ TIM1_CH2 /<br>I2C3_SMBA / DCMI_D0/<br>EVENTOUT                             | OTG_FS_VBUS             |
| 43     | D3      | 69      | 102     | D15      | 121     | PA10                                                 | I/O      | FT              | -     | USART1_RX/ TIM1_CH3/<br>OTG_FS_ID/DCMI_D1/<br>EVENTOUT                                | -                       |
| 44     | C1      | 70      | 103     | C15      | 122     | PA11                                                 | I/O      | FT              | -     | USART1_CTS / CAN1_RX<br>/ TIM1_CH4 /<br>OTG_FS_DM/ EVENTOUT                           | -                       |
| 45     | C2      | 71      | 104     | B15      | 123     | PA12                                                 | I/O      | FT              | -     | USART1_RTS / CAN1_TX/<br>TIM1_ETR/ OTG_FS_DP/<br>EVENTOUT                             | -                       |
| 46     | D4      | 72      | 105     | A15      | 124     | PA13<br>(JTMS-SWDIO)                                 | I/O      | FT              | -     | JTMS-SWDIO/ EVENTOUT                                                                  | -                       |
| 47     | B1      | 73      | 106     | F13      | 125     | V <sub>CAP_2</sub>                                   | S        | -               | -     | -                                                                                     | -                       |
| -      | E7      | 74      | 107     | F12      | 126     | V <sub>SS</sub>                                      | S        | -               | -     | -                                                                                     | -                       |
| 48     | E6      | 75      | 108     | G13      | 127     | V <sub>DD</sub>                                      | S        | -               | -     | -                                                                                     | -                       |
| -      | -       | -       | -       | E12      | 128     | PH13                                                 | I/O      | FT              | -     | TIM8_CH1N / CAN1_TX/<br>EVENTOUT                                                      | -                       |
| -      | -       | -       | -       | E13      | 129     | PH14                                                 | I/O      | FT              | -     | TIM8_CH2N / DCMI_D4/<br>EVENTOUT                                                      | -                       |
| -      | -       | -       | -       | D13      | 130     | PH15                                                 | I/O      | FT              | -     | TIM8_CH3N / DCMI_D11/<br>EVENTOUT                                                     | _                       |
| -      | C3      | -       | -       | E14      | 131     | PI0                                                  | I/O      | FT              | -     | TIM5_CH4 / SPI2_NSS /<br>I2S2_WS / DCMI_D13/<br>EVENTOUT                              | -                       |
| -      | B2      | -       | -       | D14      | 132     | PI1                                                  | I/O      | FT              | -     | SPI2_SCK / I2S2_CK /<br>DCMI_D8/ EVENTOUT                                             | -                       |

Table 7. STM32F40xxx pin and ball definitions (continued)



|        |      | AF0 | AF1    | AF2      | AF3              | AF4      | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10              | AF11                                  | AF12                         | AF13     |      |          |
|--------|------|-----|--------|----------|------------------|----------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|-------------------|---------------------------------------|------------------------------|----------|------|----------|
| Ρ      | ort  | SYS | TIM1/2 | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3 | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS | ЕТН                                   | FSMC/SDIO<br>/OTG_FS         | DCMI     | AF14 | AF15     |
|        | PG0  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                     | FSMC_A10                     | -        | -    | EVENTOUT |
|        | PG1  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                     | FSMC_A11                     | -        | -    | EVENTOUT |
|        | PG2  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                     | FSMC_A12                     | -        | -    | EVENTOUT |
|        | PG3  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                     | FSMC_A13                     | -        | -    | EVENTOUT |
|        | PG4  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                     | FSMC_A14                     | -        | -    | EVENTOUT |
|        | PG5  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                     | FSMC_A15                     | -        | -    | EVENTOUT |
|        | PG6  | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                     | FSMC_INT2                    | -        | -    | EVENTOUT |
|        | PG7  | -   | -      | -        | -                | -        | -                              | -                    | -                      | USART6_CK          | -                         | -                 | -                                     | FSMC_INT3                    | -        | -    | EVENTOUT |
|        | PG8  | -   | -      | -        | -                | -        | -                              | -                    | -                      | USART6_<br>RTS     | -                         | -                 | ETH_PPS_OUT                           | -                            | -        | -    | EVENTOUT |
| Port G | PG9  | -   | -      | -        | -                | -        | -                              | -                    | -                      | USART6_RX          | -                         | -                 | -                                     | FSMC_NE2/<br>FSMC_NCE3       | -        | -    | EVENTOUT |
|        | PG10 | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | -                                     | FSMC_<br>NCE4_1/<br>FSMC_NE3 | -        | -    | EVENTOUT |
|        | PG11 | -   | -      | -        | -                | -        | -                              | -                    | -                      | -                  | -                         | -                 | ETH _MII_TX_EN<br>ETH _RMII_<br>TX_EN | FSMC_NCE4_<br>2              | -        | -    | EVENTOUT |
|        | PG12 | -   | -      | -        | -                | -        | -                              | -                    | -                      | USART6_<br>RTS     | -                         | -                 | -                                     | FSMC_NE4                     | -        | -    | EVENTOUT |
|        | PG13 | -   | -      | -        | -                | -        | -                              | -                    | -                      | UART6_CTS          | -                         | -                 | ETH _MII_TXD0<br>ETH _RMII_TXD0       | FSMC_A24                     | -        | -    | EVENTOUT |
|        | PG14 | -   | -      | -        | -                | -        | -                              | -                    | -                      | USART6_TX          | -                         | -                 | ETH _MII_TXD1<br>ETH _RMII_TXD1       | FSMC_A25                     | -        | -    | EVENTOUT |
|        | PG15 | -   | -      | -        | -                | -        | -                              | -                    | -                      | USART6_<br>CTS     | -                         | -                 | -                                     | -                            | DCMI_D13 | -    | EVENTOUT |

#### Table 9. Alternate function mapping (continued)

DocID022152 Rev 8

57

68/202

STM32F405xx, STM32F407xx

Pinouts and pin description

57



Figure 26. Typical current consumption versus temperature, Run mode, code with data processing running from Flash (ART accelerator OFF) or RAM, and peripherals OFF

# Figure 27. Typical current consumption versus temperature, Run mode, code with data processing running from Flash (ART accelerator OFF) or RAM, and peripherals ON





#### **On-chip peripheral current consumption**

The current consumption of the on-chip peripherals is given in *Table 28*. The MCU is placed under the following conditions:

- At startup, all I/O pins are configured as analog pins by firmware.
- All peripherals are disabled unless otherwise mentioned
- The code is running from Flash memory and the Flash memory access time is equal to 5 wait states at 168 MHz.
- The code is running from Flash memory and the Flash memory access time is equal to 4 wait states at 144 MHz, and the power scale mode is set to 2.
- The ART accelerator is ON.
- The given value is calculated by measuring the difference of current consumption
  - with all peripherals clocked off
  - with one peripheral clocked on (with only the clock applied)
- When the peripherals are enabled: HCLK is the system clock, f<sub>PCLK1</sub> = f<sub>HCLK</sub>/4, and f<sub>PCLK2</sub> = f<sub>HCLK</sub>/2.
- The typical values are obtained for V<sub>DD</sub> = 3.3 V and T<sub>A</sub>= 25 °C, unless otherwise specified.

|       |                                                    | I <sub>DD</sub> (1       |                           |        |
|-------|----------------------------------------------------|--------------------------|---------------------------|--------|
| Perip | oheral                                             | Scale1<br>(up t 168 MHz) | Scale2<br>(up to 144 MHz) | Unit   |
|       | GPIOA                                              | 2.70                     | 2.40                      |        |
|       | GPIOB                                              | 2.50                     | 2.22                      |        |
|       | GPIOC                                              | 2.54                     | 2.28                      | ]      |
|       | GPIOD                                              | 2.55                     | 2.28                      | ]      |
|       | GPIOE                                              | 2.68                     | 2.40                      |        |
|       | GPIOF                                              | 2.53                     | 2.28                      | ]      |
|       | GPIOG                                              | 2.51                     | 2.22                      |        |
|       | GPIOH                                              | 2.51                     | 2.22                      |        |
| AHB1  | GPIOI                                              | 2.50                     | 2.22                      | µA/MHz |
|       | OTG_HS+ULPI                                        | 28.33                    | 25.38                     |        |
|       | CRC                                                | 0.41                     | 0.40                      |        |
|       | BKPSRAM                                            | 0.63                     | 0.58                      | ]      |
|       | DMA1                                               | 37.44                    | 33.58                     |        |
|       | DMA2                                               | 37.69                    | 33.93                     |        |
|       | ETH_MAC<br>ETH_MAC_TX<br>ETH_MAC_RX<br>ETH_MAC_PTP | 20.43                    | 18.39                     |        |

Table 28. Peripheral current consumption

DocID022152 Rev 8





|                        |                     | I <sub>DD</sub> (T | yp) <sup>(1)</sup>        |        |
|------------------------|---------------------|--------------------|---------------------------|--------|
| Perip                  | Peripheral          |                    | Scale2<br>(up to 144 MHz) | Unit   |
|                        | SDIO                | 7.08               | 7.92                      |        |
|                        | TIM1                | 16.79              | 15.51                     |        |
|                        | TIM8                | 17.88              | 16.53                     | -      |
|                        | TIM9                | 7.64               | 7.28                      | -      |
|                        | TIM10               | 4.89               | 4.82                      |        |
|                        | TIM11               | 5.19               | 4.82                      |        |
| APB2<br>(up to 84 MHz) | ADC1 <sup>(5)</sup> | 4.67               | 4.58                      | µA/MHz |
| (up to 04 min2)        | ADC2 <sup>(5)</sup> | 4.67               | 4.58                      |        |
|                        | ADC3 <sup>(5)</sup> | 4.43               | 4.44                      |        |
|                        | SPI1                | 1.32               | 1.39                      |        |
|                        | USART1              | 3.51               | 3.72                      |        |
|                        | USART6              | 3.55               | 3.75                      | 1      |
|                        | SYSCFG              | 0.74               | 0.56                      | 1      |

 Table 28. Peripheral current consumption (continued)

1. When the I/O compensation cell is ON, I<sub>DD</sub> typical value increases by 0.22 mA.

2. The BusMatrix is automatically active when at least one master is ON.

- 3. To enable an I2S peripheral, first set the I2SMOD bit and then the I2SE bit in the SPI\_I2SCFGR register.
- 4. When the DAC is ON and EN1/2 bits are set in DAC\_CR register, add an additional power consumption of 0.8 mA per DAC channel for the analog part.
- When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.6 mA per ADC for the analog part.

#### 5.3.7 Wakeup time from low-power mode

The wakeup times given in *Table 29* is measured on a wakeup phase with a 16 MHz HSI RC oscillator. The clock source used to wake up the device depends from the current operating mode:

- Stop or Standby mode: the clock source is the RC oscillator
- Sleep mode: the clock source is the clock that was set before entering Sleep mode.

All timings are derived from tests performed under ambient temperature and V<sub>DD</sub> supply voltage conditions summarized in *Table 14*.





#### Static latchup

Two complementary static tests are required on six parts to assess the latchup performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output and configurable I/O pin

These tests are compliant with EIA/JESD 78A IC latchup standard.

| Table | 46  | Electrical | sensitivities  |
|-------|-----|------------|----------------|
| Table | τυ. | LICCUICAI  | 30113111411103 |

| Symbol | Parameter             | Conditions                                    | Class      |
|--------|-----------------------|-----------------------------------------------|------------|
| LU     | Static latch-up class | $T_A = +105 \text{ °C conforming to JESD78A}$ | II level A |

#### 5.3.15 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DD}$  (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

#### Functional susceptibilty to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (>5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of 5  $\mu$ A/+0  $\mu$ A range), or other functional failure (for example reset, oscillator frequency deviation).

Negative induced leakage current is caused by negative injection and positive induced leakage current by positive injection.

The test results are given in Table 47.



| Symbol                 | Parameter                                                         | Conditions                                      | Min  | Max                     | Unit                 |
|------------------------|-------------------------------------------------------------------|-------------------------------------------------|------|-------------------------|----------------------|
|                        |                                                                   | AHB/APB2                                        | 1    | -                       | t <sub>TIMxCLK</sub> |
| t <sub>res(TIM)</sub>  | Timer resolution time                                             | from 1, f <sub>TIMxCLK</sub> = 168 MHz          | 5.95 | -                       | ns                   |
|                        |                                                                   | AHB/APB2                                        | 1    | -                       | t <sub>TIMxCLK</sub> |
|                        |                                                                   | prescaler = 1,<br>f <sub>TIMxCLK</sub> = 84 MHz | 11.9 | -                       | ns                   |
|                        | Timer external clock                                              |                                                 | 0    | f <sub>TIMxCLK</sub> /2 | MHz                  |
| TEXT                   | CH4                                                               |                                                 | 0    | 84                      | MHz                  |
| Res <sub>TIM</sub>     | Timer resolution                                                  | f <sub>TIMxCLK</sub> =<br>168 MHz               | -    | 16                      | bit                  |
| t <sub>COUNTER</sub>   | 16-bit counter clock<br>period when internal<br>clock is selected | APB2 = 84 MHz                                   | 1    | 65536                   | t <sub>TIMxCLK</sub> |
| t <sub>MAX_COUNT</sub> | Maximum possible count                                            |                                                 | -    | 32768                   | t <sub>TIMxCLK</sub> |

 Table 53. Characteristics of TIMx connected to the APB2 domain<sup>(1)</sup>

1. TIMx is used as a general term to refer to the TIM1, TIM8, TIM9, TIM10, and TIM11 timers.

# 5.3.19 Communications interfaces

# I<sup>2</sup>C interface characteristics

The  $I^2C$  interface meets the timings requirements of the  $I^2C$ -bus specification and user manual rev. 03 for:

- Standard-mode (Sm): with a bit rate up to 100 kbit/s
- Fast-mode (Fm): with a bit rate up to 400 kbit/s.

The I<sup>2</sup>C timings requirements are guaranteed by design when the I2C peripheral is properly configured (refer to RM0090 reference manual).

The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and  $V_{DD}$  is disabled, but is still present. Refer to Section 5.3.16: I/O port characteristics for more details on the I<sup>2</sup>C I/O characteristics.

All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics:

| Symbol          | Parameter                                                              | Min               | Мах                | Unit |
|-----------------|------------------------------------------------------------------------|-------------------|--------------------|------|
| t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns   |

Table 54. I2C analog filter characteristics<sup>(1)</sup>

1. Guaranteed by design.

2. Spikes with widths below  $t_{AF(min)}$  are filtered.

3. Spikes with widths above  $t_{AF(max)}$  are not filtered



| Symbol               | Parameter                        | Min | Тур | Мах | Unit |
|----------------------|----------------------------------|-----|-----|-----|------|
| t <sub>su(RXD)</sub> | Receive data setup time          | 9   |     | -   |      |
| t <sub>ih(RXD)</sub> | Receive data hold time           | 10  |     | -   |      |
| t <sub>su(DV)</sub>  | Data valid setup time            | 9   |     | -   |      |
| t <sub>ih(DV)</sub>  | Data valid hold time             | 8   |     | -   | ne   |
| t <sub>su(ER)</sub>  | Error setup time                 | 6   |     | -   | 115  |
| t <sub>ih(ER)</sub>  | Error hold time                  | 8   |     | -   |      |
| t <sub>d(TXEN)</sub> | Transmit enable valid delay time | 0   | 10  | 14  |      |
| t <sub>d(TXD)</sub>  | Transmit data valid delay time   | 0   | 10  | 15  |      |

 Table 66. Dynamic characteristics: Ethernet MAC signals for MII<sup>(1)</sup>

1. Guaranteed by characterization.

#### 5.3.20 CAN (controller area network) interface

Refer to Section 5.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (CANTX and CANRX).

# 5.3.21 12-bit ADC characteristics

Unless otherwise specified, the parameters given in *Table* 67 are derived from tests performed under the ambient temperature,  $f_{PCLK2}$  frequency and  $V_{DDA}$  supply voltage conditions summarized in *Table* 14.

| Symbol                             | Parameter                               | Conditions                                                                 | Min                                                         | Тур | Max               | Unit               |
|------------------------------------|-----------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------|-----|-------------------|--------------------|
| V <sub>DDA</sub>                   | Power supply                            | -                                                                          | 1.8 <sup>(1)</sup>                                          | -   | 3.6               |                    |
| V <sub>REF+</sub>                  | Positive reference voltage              | -                                                                          | 1.8 <sup>(1)(2)(3)</sup>                                    | -   | V <sub>DDA</sub>  | V                  |
| $V_{REF-}$                         | Negative reference voltage              | -                                                                          | -                                                           | 0   | -                 |                    |
| f <sub>ADC</sub>                   | ADC clock frequency                     | V <sub>DDA</sub> = 1.8 <sup>(1)(3)</sup> to<br>2.4 V                       | 0.6                                                         | 15  | 18                | MHz                |
|                                    |                                         | $V_{DDA}$ = 2.4 to 3.6 V <sup>(3)</sup>                                    | 0.6                                                         | 30  | 36                | MHz                |
| f <sub>TRIG</sub> <sup>(4)</sup> I | External trigger frequency              | External trigger frequency f <sub>ADC</sub> = 30 MHz,<br>12-bit resolution |                                                             | -   | 1764              | kHz                |
|                                    |                                         | -                                                                          | -                                                           | -   | 17                | 1/f <sub>ADC</sub> |
| V <sub>AIN</sub>                   | Conversion voltage range <sup>(5)</sup> | -                                                                          | 0 (V <sub>SSA</sub> or V <sub>REF-</sub><br>tied to ground) | -   | V <sub>REF+</sub> | V                  |
| R <sub>AIN</sub> <sup>(4)</sup>    | External input impedance                | See <i>Equation 1</i> for details                                          | -                                                           | -   | 50                | κΩ                 |
| R <sub>ADC</sub> <sup>(4)(6)</sup> | Sampling switch resistance              | -                                                                          | _                                                           | -   | 6                 | κΩ                 |
| C <sub>ADC</sub> <sup>(4)</sup>    | Internal sample and hold capacitor      | -                                                                          | -                                                           | 4   | -                 | pF                 |



| Symbol                            | Parameter                                                                          | Conditions                                                                            | Min   | Тур | Max              | Unit               |
|-----------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------|-----|------------------|--------------------|
| t <sub>lat</sub> <sup>(4)</sup>   | Injection trigger conversion                                                       | f <sub>ADC</sub> = 30 MHz                                                             | -     | -   | 0.100            | μs                 |
|                                   | latency                                                                            |                                                                                       | -     | -   | 3 <sup>(7)</sup> | 1/f <sub>ADC</sub> |
| t <sub>latr</sub> (4)             | Regular trigger conversion                                                         | f <sub>ADC</sub> = 30 MHz                                                             | -     | -   | 0.067            | μs                 |
|                                   | latency                                                                            |                                                                                       | -     | -   | 2 <sup>(7)</sup> | 1/f <sub>ADC</sub> |
| t <sub>S</sub> <sup>(4)</sup>     | Sampling time                                                                      | f <sub>ADC</sub> = 30 MHz                                                             | 0.100 | -   | 16               | μs                 |
|                                   | Sampling time                                                                      | -                                                                                     | 3     | -   | 480              | 1/f <sub>ADC</sub> |
| t <sub>STAB</sub> <sup>(4)</sup>  | Power-up time                                                                      | -                                                                                     | -     | 2   | 3                | μs                 |
| t <sub>conv</sub> <sup>(4)</sup>  |                                                                                    | f <sub>ADC</sub> = 30 MHz<br>12-bit resolution                                        | 0.50  | -   | 16.40            | μs                 |
|                                   |                                                                                    | f <sub>ADC</sub> = 30 MHz<br>10-bit resolution                                        | 0.43  | -   | 16.34            | μs                 |
|                                   | Total conversion time (including sampling time)                                    | f <sub>ADC</sub> = 30 MHz<br>8-bit resolution                                         | 0.37  | -   | 16.27            | μs                 |
|                                   |                                                                                    | f <sub>ADC</sub> = 30 MHz<br>6-bit resolution                                         | 0.30  | -   | 16.20            | μs                 |
|                                   |                                                                                    | 9 to 492 (t <sub>S</sub> for sampling +n-bit resolution for successive approximation) |       |     |                  |                    |
| f <sub>S</sub> <sup>(4)</sup>     |                                                                                    | 12-bit resolution<br>Single ADC                                                       | -     | -   | 2                | Msps               |
|                                   | Sampling rate<br>(f <sub>ADC</sub> = 30 MHz, and<br>t <sub>c</sub> = 3 ADC cycles) | 12-bit resolution<br>Interleave Dual ADC<br>mode                                      | -     | -   | 3.75             | Msps               |
|                                   |                                                                                    | 12-bit resolution<br>Interleave Triple ADC<br>mode                                    | -     | -   | 6                | Msps               |
| I <sub>VREF+</sub> <sup>(4)</sup> | ADC V <sub>REF</sub> DC current<br>consumption in conversion<br>mode               | -                                                                                     | -     | 300 | 500              | μA                 |
| I <sub>VDDA</sub> <sup>(4)</sup>  | ADC V <sub>DDA</sub> DC current<br>consumption in conversion<br>mode               | -                                                                                     | -     | 1.6 | 1.8              | mA                 |

 Table 67. ADC characteristics (continued)

1. V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained when the device operates in reduced temperature range, and with the use of an external power supply supervisor (refer to *Section : Internal reset OFF*).

2. It is recommended to maintain the voltage difference between V\_{REF+} and V\_{DDA} below 1.8 V.

3. V<sub>DDA</sub> -V<sub>REF+</sub> < 1.2 V.

4. Guaranteed by characterization.

5.  $V_{REF+}$  is internally connected to  $V_{DDA}$  and  $V_{REF-}$  is internally connected to  $V_{SSA}$ .

- 6.  $R_{ADC}$  maximum value is given for V<sub>DD</sub>=1.8 V, and minimum value for V<sub>DD</sub>=3.3 V.
- 7. For external triggers, a delay of 1/f<sub>PCLK2</sub> must be added to the latency specified in *Table* 67.



| 0b.a.l            | millimeters |        |       | inches <sup>(1)</sup> |        |        |  |
|-------------------|-------------|--------|-------|-----------------------|--------|--------|--|
| Symbol            | Min         | Тур    | Мах   | Min                   | Тур    | Мах    |  |
| А                 | 0.540       | 0.570  | 0.600 | 0.0213                | 0.0224 | 0.0236 |  |
| A1                | -           | 0.190  | -     | -                     | 0.0075 | -      |  |
| A2                | -           | 0.380  | -     | -                     | 0.0150 | -      |  |
| A3 <sup>(2)</sup> | -           | 0.025  | -     | -                     | 0.0010 | -      |  |
| b <sup>(3)</sup>  | 0.240       | 0.270  | 0.300 | 0.0094                | 0.0106 | 0.0118 |  |
| D                 | 4.188       | 4.223  | 4.258 | 0.1649                | 0.1663 | 0.1676 |  |
| E                 | 3.934       | 3.969  | 4.004 | 0.1549                | 0.1563 | 0.1576 |  |
| е                 | -           | 0.400  | -     | -                     | 0.0157 | -      |  |
| e1                | -           | 3.600  | -     | -                     | 0.1417 | -      |  |
| e2                | -           | 3.200  | -     | -                     | 0.1260 | -      |  |
| F                 | -           | 0.3115 | -     | -                     | 0.0123 | -      |  |
| G                 | -           | 0.3845 | -     | -                     | 0.0151 | -      |  |
| aaa               | -           | 0.100  | -     | -                     | 0.0039 | -      |  |
| bbb               | -           | 0.100  | -     | -                     | 0.0039 | -      |  |
| CCC               | -           | 0.100  | -     | -                     | 0.0039 | -      |  |
| ddd               | -           | 0.050  | -     | -                     | 0.0020 | -      |  |
| eee               | -           | 0.050  | -     | -                     | 0.0020 | -      |  |

# Table 90. WLCSP90 - 4.223 x 3.969 mm, 0.400 mm pitch wafer level chip scale package mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Back side coating.

3. Dimension is measured at the maximum bump diameter parallel to primary datum Z.

# Figure 76. WLCSP90 - 4.223 x 3.969 mm, 0.400 mm pitch wafer level chip scale recommended footprint



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Butt        | Revision |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Date        | Revision | Changes         Replace Cortex-M4F by Cortex-M4 with FPU throughout the document.         Updated Section : Regulator OFF and Table 3: Regulator ON/OFF and internal reset ON/OFF availability for LQFP176.         Updated Figure 15: STM32F40xxx LQFP176 pinout and Table 7: STM32F40xxx pin and ball definitions.         Updated Figure 6: Multi-AHB matrix.         Added note 1 below Figure 12: STM32F40xxx LQFP64 pinout,         Figure 13: STM32F40xxx LQFP100 pinout, Figure 14: STM32F40xxx LQFP144 pinout and Figure 15: STM32F40xxx LQFP176 pinout.         Updated PLS[2:0]=101 (falling edge) configuration in Table 19:         Embedded reset and power control block characteristics.         Updated Table 29: Low-power mode wakeup timings.         Updated Table 29: Low-power mode wakeup timings.         Updated Table 29: Low-power mode wakeup timings.         Updated Table 32: HSE 4-26 MHz oscillator characteristics and Table 33: LSE oscillator characteristics (fLSE = 32.768 kHz).         Changed condition related to V <sub>ESD(CDM)</sub> in Table 45: ESD absolute maximum ratings.         Updated Table 47: I/O current injection susceptibility, Table 48: I/O static characteristics, Table 49: Output voltage characteristics conditions, Table 50: I/O AC characteristics and Figure 37: I/O AC characteristics definition.         Updated Figure 75: DCMI timing diagram.         Modified Figure 75: WLCSP90 - 4.223 x 3.969 mm, 0.400 mm pitch wafer level chip scale package mechanical data. Added Figure 76: WLCSP90 - 4.223 x 3.969 mm, 0.400 mm pitch wafer level chip scale |
| 06-Mar-2015 | 2015 5   | Updated Section : I2C interface characteristics.<br>Remove note 3 in Table 69: Temperature sensor characteristics.<br>Updated Figure 72: DCMI timing diagram.<br>Modified Figure 75: WLCSP90 - 4.223 x 3.969 mm, 0.400 mm pitch<br>wafer level chip scale package outline and Table 90: WLCSP90 - 4.223<br>x 3.969 mm, 0.400 mm pitch wafer level chip scale package<br>mechanical data. Added Figure 76: WLCSP90 - 4.223 x 3.969 mm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|             |          | 0.400 mm pitch wafer level chip scale recommended footprint and<br>Table 91: WLCSP90 recommended PCB design rules. /<br>Modified Figure 78: LQFP64 – 64-pin, 10 x 10 mm low-profile quad flat<br>package outline and Table 92: LQFP64 – 64-pin 10 x 10 mm low-profile<br>quad flat package mechanical data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|             |          | Updated Figure 87: UFBGA176+25 ball, 10 x 10 mm, 0.65 mm pitch,<br>ultra fine pitch ball grid array package outline and Table 95:<br>UFBGA176+25 ball, 10 × 10 × 0.65 mm pitch, ultra thin fine pitch ball<br>grid array mechanical data. Added Figure 88: UFBGA176+25 - 201-<br>ball, 10 x 10 mm, 0.65 mm pitch, ultra fine pitch ball grid array<br>recommended footprint and Table 96: UFBGA176+2 recommended<br>PCB design rules (0.65 mm pitch BGA).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|             |          | Updated Figure 90: LQFP176 - 176-pin, 24 x 24 mm low profile quad<br>flat package outline.<br>Added Section : Device marking for WLCSP90, Section : Device<br>marking for LQFP64, Section : Device marking for LFP100, Section :<br>Device marking for LQPF144, Section : Device marking for<br>UFBGA176+25 and Section : Device marking for LQFP176.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| Table 100. | Document | revision | history | (continued) |
|------------|----------|----------|---------|-------------|
|------------|----------|----------|---------|-------------|



| Date          | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|---------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 22-Oct-2015   | 6        | In the whole document, updated notes related to values guaranteed by design or by characterization.<br>Updated <i>Table 34: HSI oscillator characteristics</i> .<br>Changed f <sub>VCO_OUT</sub> minimum value and VCO freq to 100 MHz in<br><i>Table 36: Main PLL characteristics</i> and <i>Table 37: PLLI2S (audio PLL)</i><br><i>characteristics</i> .<br>Updated <i>Figure 39: SPI timing diagram - slave mode and CPHA = 0</i> .<br>Updated <i>Figure 53: 12-bit buffered /non-buffered DAC</i> .<br>Removed note 1 related to better performance using a restricted V <sub>DD</sub><br>range in <i>Table 68: ADC accuracy at fADC = 30 MHz</i> .<br>Upated <i>Figure 84: LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat</i><br><i>package outline</i> .<br>Updated <i>Figure 87: UFBGA176+25 ball, 10 x 10 mm, 0.65 mm pitch,</i><br><i>ultra fine pitch ball grid array package outline</i> and <i>Table 95:</i><br><i>UFBGA176+25 ball, 10 x 10 x 0.65 mm pitch, ultra thin fine pitch ball</i><br><i>grid array mechanical data</i> . |  |
| 16-Mar-2016   | 7        | Updated Figure 2: Compatible board design<br><i>STM32F10xx/STM32F2/STM32F40xxx</i> for LQFP100 package.<br>Updated  Vssx–Vss  in Table 11: Voltage characteristics to add V <sub>REF</sub> .<br>Added V <sub>REF</sub> _in Table 67: ADC characteristics.<br>Updated Table 90: WLCSP90 - 4.223 x 3.969 mm, 0.400 mm pitch<br>wafer level chip scale package mechanical data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 09-Sep-2016 8 |          | Remove note 1 below <i>Figure 5: STM32F40xxx block diagram</i> .<br>Updated definition of stresses above maximum ratings in <i>Section 5.2: Absolute maximum ratings</i> .<br>Updated $t_{h(NSS)}$ in <i>Figure 39: SPI timing diagram - slave mode and CPHA = 0Figure</i> and <i>Figure 40: SPI timing diagram - slave mode and CPHA = 1</i> .<br>Added note related to optional marking and inset/upset marks in all package marking sections.<br>Updated <i>Figure 87: UFBGA176+25 ball, 10 x 10 mm, 0.65 mm pitch, ultra fine pitch ball grid array package outline</i> and <i>Table 95: UFBGA176+25 ball, 10 x 10 x 0.65 mm pitch, ultra thin fine pitch ball grid array mechanical data.</i>                                                                                                                                                                                                                                                                                                                                                   |  |

Table 100. Document revision history (continued)



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics – All rights reserved

DocID022152 Rev 8

