Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 24MHz | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | DMA, PDR, POR, PVD, PWM, Temp Sensor, WDT | | Number of I/O | 51 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 24K x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 16x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f100rct6btr | ## List of tables | Table 45. | I/O AC characteristics | 75 | |-----------|----------------------------------------------------------------------|-----| | Table 46. | NRST pin characteristics | | | Table 47. | TIMx characteristics | | | Table 48. | I <sup>2</sup> C characteristics | | | Table 49. | SCL frequency (f <sub>PCLK1</sub> = 24 MHz, V <sub>DD</sub> = 3.3 V) | | | Table 50. | SPI characteristics | | | Table 51. | ADC characteristics | | | Table 52. | R <sub>AIN</sub> max for f <sub>ADC</sub> = 12 MHz | | | Table 53. | ADC accuracy - limited test conditions | | | Table 54. | ADC accuracy | | | Table 55. | DAC characteristics | | | Table 56. | TS characteristics | | | Table 57. | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package | | | | mechanical data | 92 | | Table 58. | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package | | | | mechanical data | 94 | | Table 59. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package | | | | mechanical data | 97 | | Table 60. | Package thermal characteristics | | | Table 61. | Ordering information scheme | | | Table 62 | Document revision history | 104 | # List of figures | Figure 1. | STM32F100xx value line block diagram | 12 | |------------|----------------------------------------------------------------------------------------------|----| | Figure 2. | Clock tree | 13 | | Figure 3. | STM32F100xx value line LQFP144 pinout | 23 | | Figure 4. | STM32F100xx value line LQFP100 pinout | 24 | | Figure 5. | STM32F100xx value line in LQFP64 pinout | 25 | | Figure 6. | Memory map | 34 | | Figure 7. | Pin loading conditions | 36 | | Figure 8. | Pin input voltage | 36 | | Figure 9. | Power supply scheme | 36 | | Figure 10. | Current consumption measurement scheme | 37 | | Figure 11. | High-speed external clock source AC timing diagram | 51 | | Figure 12. | Low-speed external clock source AC timing diagram | 51 | | Figure 13. | Typical application with an 8 MHz crystal | | | Figure 14. | Typical application with a 32.768 kHz crystal | | | Figure 15. | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms | 57 | | Figure 16. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms | 59 | | Figure 17. | Asynchronous multiplexed PSRAM/NOR read waveforms | | | Figure 18. | Asynchronous multiplexed PSRAM/NOR write waveforms | 61 | | Figure 19. | Synchronous multiplexed NOR/PSRAM read timings | 62 | | Figure 20. | Synchronous multiplexed PSRAM write timings | 64 | | Figure 21. | Synchronous non-multiplexed NOR/PSRAM read timings | 66 | | Figure 22. | Synchronous non-multiplexed PSRAM write timings | 67 | | Figure 23. | Standard I/O input characteristics - CMOS port | | | Figure 24. | Standard I/O input characteristics - TTL port | 72 | | Figure 25. | 5 V tolerant I/O input characteristics - CMOS port | 73 | | Figure 26. | 5 V tolerant I/O input characteristics - TTL port | | | Figure 27. | I/O AC characteristics definition | 76 | | Figure 28. | Recommended NRST pin protection | 77 | | Figure 29. | I <sup>2</sup> C bus AC waveforms and measurement circuit | 80 | | Figure 30. | SPI timing diagram - slave mode and CPHA = 0 | 82 | | Figure 31. | SPI timing diagram - slave mode and CPHA = 1 | 82 | | Figure 32. | SPI timing diagram - master mode | 83 | | Figure 33. | ADC accuracy characteristics | | | Figure 34. | Typical connection diagram using the ADC | | | Figure 35. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) | | | Figure 36. | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> ) | | | Figure 37. | 12-bit buffered /non-buffered DAC | | | Figure 38. | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat | | | · · | package outline | 91 | | Figure 39. | LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package | | | · · | recommended footprint | 93 | | Figure 40. | LQFP144 marking example (package top view) | 93 | | Figure 41. | LQFP100 – 14 x 14 mm 100 pin low-profile quad flat package outline | | | Figure 42. | LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat | | | Ū | recommended footprint | 95 | | Figure 43. | LQFP100 marking example (package top view) | 96 | | Figure 44. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline | | | Figure 45. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat recommended footprint | | | | | | | Liet | ٥f | fic | ures | |------|-----|-----|------| | LIST | OI. | пu | ures | # STM32F100xC, STM32F100xD, STM32F100xE | Figure 46. | LQFP64 marking example (package top view) | . 99 | |------------|-----------------------------------------------|------| | Figure 47. | LQFP100 P <sub>D</sub> max vs. T <sub>A</sub> | 102 | ## 1 Introduction This datasheet provides the ordering information and mechanical device characteristics of the STM32F100xC, STM32F100xD and STM32F100xE value line microcontrollers. In the rest of the document, the STM32F100xC, STM32F100xD and STM32F100xE are referred to as high-density value line devices. This STM32F100xC, STM32F100xD and STM32F100xE datasheet should be read in conjunction with the STM32F100xx high-density ARM®-based 32-bit MCUs *reference manual (RM0059)*. For information on programming, erasing and protection of the internal Flash memory please refer to the *STM32F100xx high-density value line Flash programming manual (PM0072)*. The reference and Flash programming manuals are both available from the STMicroelectronics website *www.st.com*. For information on the Cortex<sup>®</sup>-M3 core please refer to the Cortex<sup>®</sup>-M3 Technical Reference Manual, available from the http://infocenter.arm.com. ## 2.2 Overview ## 2.2.1 ARM® Cortex®-M3 core with embedded Flash and SRAM The ARM Cortex<sup>®</sup>-M3 processor is the latest generation of ARM processors for embedded systems. It has been developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced system response to interrupts. The ARM Cortex<sup>®</sup>-M3 32-bit RISC processor features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices. The STM32F100xx value line family having an embedded ARM core, is therefore compatible with all ARM tools and software. ## 2.2.2 Embedded Flash memory Up to 512 Kbytes of embedded Flash memory is available for storing programs and data. ## 2.2.3 CRC (cyclic redundancy check) calculation unit The CRC (cyclic redundancy check) calculation unit is used to get a CRC code from a 32-bit data word and a fixed generator polynomial. Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at link-time and stored at a given memory location. #### 2.2.4 Embedded SRAM Up to 32 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states. ## 2.2.5 FSMC (flexible static memory controller) The FSMC is embedded in the high-density value line family. It has four Chip Select outputs supporting the following modes: SRAM, PSRAM, and NOR. Functionality overview: - The three FSMC interrupt lines are ORed in order to be connected to the NVIC - No read FIFO - Code execution from external memory - No boot capability - The targeted frequency is HCLK/2, so external access is at 12 MHz when HCLK is at 24 MHz ## 2.2.6 LCD parallel interface The FSMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to Table 4. High-density STM32F100xx pin definitions (continued) | | Pins | | | | (2 | | Alternate functions <sup>(4)</sup> | | |---------|---------|--------|--------------------|---------------------|--------------------------|--------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------| | LQFP144 | LQFP100 | LQFP64 | Pin name | Type <sup>(1)</sup> | I/O Level <sup>(2)</sup> | Main<br>function <sup>(3)</sup><br>(after reset) | Default | Remap | | 120 | - | - | V <sub>SS_10</sub> | S | - | V <sub>SS_10</sub> | - | - | | 121 | ı | ı | $V_{DD\_10}$ | S | - | V <sub>DD_10</sub> | - | - | | 122 | 87 | ı | PD6 | I/O | FT | PD6 | FSMC_NWAIT | USART2_RX | | 123 | 88 | 1 | PD7 | I/O | FT | PD7 | FSMC_NE1 | USART2_CK | | 124 | - | - | PG9 | I/O | FT | PG9 | FSMC_NE2 | - | | 125 | - | - | PG10 | I/O | FT | PG10 | FSMC_NE3 | - | | 126 | - | - | PG11 | I/O | FT | PG11 | - | - | | 127 | ı | ı | PG12 | I/O | FT | PG12 | FSMC_NE4 | - | | 128 | - | - | PG13 | I/O | FT | PG13 | FSMC_A24 | - | | 129 | - | 1 | PG14 | I/O | FT | PG14 | FSMC_A25 | - | | 130 | - | - | V <sub>SS_11</sub> | S | - | V <sub>SS_11</sub> | - | - | | 131 | ı | 1 | V <sub>DD_11</sub> | S | - | V <sub>DD_11</sub> | - | - | | 132 | - | 1 | PG15 | I/O | FT | PG15 | - | - | | 133 | 89 | 55 | PB3/ | I/O | FT | JTDO | SPI3_SCK | PB3/TRACESWO<br>TIM2_CH2 /<br>SPI1_SCK | | 134 | 90 | 56 | PB4 | I/O | FT | NJTRST | SPI3_MISO | TIM3_CH1<br>SPI1_MISO | | 135 | 91 | 57 | PB5 | I/O | - | PB5 | I2C1_SMBA/ SPI3_MOSI<br>TIM16_BKIN | TIM3_CH2 /<br>SPI1_MOSI | | 136 | 92 | 58 | PB6 | I/O | FT | PB6 | I2C1_SCL <sup>(8)</sup> / TIM4_CH1 <sup>(8)</sup> /<br>TIM16_CH1N | USART1_TX | | 137 | 93 | 59 | PB7 | I/O | FT | PB7 | I2C1_SDA <sup>(8)</sup> / FSMC_NADV /<br>TIM4_CH2 <sup>(8)</sup> / TIM17_CH1N | USART1_RX | | 138 | 94 | 60 | BOOT0 | I | - | воото | - | - | | 139 | 95 | 61 | PB8 | I/O | FT | PB8 | TIM4_CH3 <sup>(8)</sup> /TIM16_CH1 /<br>HDMI_CEC | I2C1_SCL | | 140 | 96 | 62 | PB9 | I/O | FT | PB9 | TIM4_CH4 <sup>(8)</sup> / TIM17_CH1 | I2C1_SDA | | 141 | 97 | - | PE0 | I/O | FT | PE0 | TIM4_ETR / FSMC_NBL0 | - | | 142 | 98 | - | PE1 | I/O | FT | PE1 | FSMC_NBL1 | - | | 143 | 99 | 63 | V <sub>SS_3</sub> | S | - | V <sub>SS_3</sub> | - | - | | 144 | 100 | 64 | $V_{DD_3}$ | S | - | V <sub>DD_3</sub> | - | - | <sup>1.</sup> I = input, O = output, S = supply. <sup>2.</sup> FT = 5 V tolerant. **Symbol Parameter Conditions** Min Max Unit LQFP144 666 Power dissipation at T<sub>A</sub> = 85 °C for suffix 6 or $T_A = 105$ °C for suffix $7^{(2)}$ $P_D$ LQFP100 434 mW LQFP64 444 Maximum power dissipation -40 85 Ambient temperature for 6 °C suffix version Low power dissipation<sup>(3)</sup> -40 105 TA Maximum power dissipation -40 105 Ambient temperature for 7 °C suffix version Low power dissipation<sup>(3)</sup> -40 125 -40 105 6 suffix version °C TJ Junction temperature range 7 suffix version -40 125 Table 9. General operating conditions (continued) - 1. When the ADC is used, refer to Table 51: ADC characteristics. - If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Section 6.5: Thermal characteristics on page 100). - In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>J</sub>max (see Section 6.5: Thermal characteristics on page 100). Note: It is recommended to power $V_{DD}$ and $V_{DDA}$ from the same source. A maximum difference of 300 mV between $V_{DD}$ and $V_{DDA}$ can be tolerated during power-up and operation # 5.3.2 Operating conditions at power-up / power-down Subject to general operating conditions for T<sub>A</sub>. Table 10. Operating conditions at power-up / power-down | Symbol | Parameter | Min | Max | Unit | |------------------|--------------------------------|-----|-----|------| | t <sub>VDD</sub> | V <sub>DD</sub> rise time rate | 0 | ∞ | µs/V | | | V <sub>DD</sub> fall time rate | 20 | ∞ | μs/v | Table 16. Typical and maximum current consumptions in Stop and Standby modes | | | | | M | | | | | |----------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------|----------------------------------------------|------------------------|----------------------------|------| | Symbol | Parameter | Conditions | V <sub>DD</sub> /V <sub>BAT</sub> = 2.0 V | V <sub>DD</sub> /V <sub>BAT</sub><br>= 2.4 V | V <sub>DD</sub> /V <sub>BAT</sub><br>= 3.3 V | T <sub>A</sub> = 85 °C | T <sub>A</sub> =<br>105 °C | Unit | | I <sub>DD</sub> | Supply current in Stop mode | Regulator in Run mode,<br>Low-speed and high-speed<br>internal RC oscillators and<br>high-speed oscillator OFF (no<br>independent watchdog) | - | - | 31 | 320 | 670 | | | | | Regulator in Low-Power mode,<br>Low-speed and high-speed<br>internal RC oscillators and<br>high-speed oscillator OFF (no<br>independent watchdog) | - | - | 24 | 305 | 650 | | | | Supply current<br>in Standby<br>mode | Low-speed internal RC oscillator and independent watchdog ON | - | - | 3.2 | - | - | μΑ | | | | Low-speed internal RC oscillator ON, independent watchdog OFF | - | - | 3.1 | - | - | | | | | Low-speed internal RC oscillator and independent watchdog OFF, low-speed oscillator and RTC OFF | - | - | 2.2 | 3.9 | 5.7 | | | I <sub>DD_VBAT</sub> | Backup<br>domain supply<br>current | Low-speed oscillator and RTC<br>ON | 1.0 | 1.2 | 1.4 | 2 | 2.3 | | <sup>1.</sup> Typical values are measured at $T_A$ = 25 °C. ## **Typical current consumption** The MCU is placed under the following conditions: - All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load) - All peripherals are disabled except if it is explicitly mentioned - When the peripherals are enabled $f_{PCLK1} = f_{HCLK}/4$ , $f_{PCLK2} = f_{HCLK}/2$ , $f_{ADCCLK} = f_{PCLK2}/4$ The parameters given in *Table 17* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 9*. is the series combination of $C_{L1}$ and $C_{L2}$ . Load capacitance $C_L$ has the following formula: $C_L = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$ where $C_{stray}$ is the pin capacitance and board or trace PCB-related capacitance. Typically, it is between 2 pF and 7 pF. For further details, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com. Caution: To avoid exceeding the maximum value of $C_{L1}$ and $C_{L2}$ (15 pF) it is strongly recommended to use a resonator with a load capacitance $C_L \le 7$ pF. Never use a resonator with a load capacitance of 12.5 pF. **Example:** if you choose a resonator with a load capacitance of $C_L$ = 6 pF, and $C_{stray}$ = 2 pF, then $C_{L1}$ = $C_{L2}$ = 8 pF. Table 23. LSE oscillator characteristics $(f_{LSE} = 32.768 \text{ kHz})^{(1)}$ | Symbol | Parameter | Co | Min | Тур | Max | Unit | | |---------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------|-----|-----|------|------| | $R_{F}$ | Feedback resistor | | - | - | 5 | - | МΩ | | C <sub>L1</sub><br>C <sub>L2</sub> <sup>(2)</sup> | Recommended load capacitance versus equivalent serial resistance of the crystal (R <sub>S</sub> ) <sup>(3)</sup> | R <sub>S</sub> = 30 KΩ | | - | - | 15 | pF | | l <sub>2</sub> | LSE driving current | $V_{DD} = 3.3 \text{ V}$ $V_{IN} = V_{SS}$ | | - | - | 1.4 | μΑ | | 9 <sub>m</sub> | Oscillator transconductance | - | | 5 | - | - | μA/V | | | | | T <sub>A</sub> = 50 °C | - | 1.5 | - | | | | | | T <sub>A</sub> = 25 °C | - | 2.5 | - | | | | | V <sub>DD</sub> is | T <sub>A</sub> = 10 °C | - | 4 | - | | | , (4) | | | T <sub>A</sub> = 0 °C | - | 6 | - | | | t <sub>SU(LSE)</sub> <sup>(4)</sup> | Startup time | stabilized | T <sub>A</sub> = -10 °C | - | 10 | - | S | | | | | T <sub>A</sub> = -20 °C | - | 17 | - | | | | | | T <sub>A</sub> = -30 °C | - | 32 | - | | | | | | T <sub>A</sub> = -40 °C | - | 60 | - | | <sup>1.</sup> Based on characterization, not tested in production. <sup>2.</sup> Refer to the note and caution paragraphs above the table. The oscillator selection can be optimized in terms of supply current using an high quality resonator with small R<sub>S</sub> value for example MSIV-TIN32.768 kHz. Refer to crystal manufacturer for more details t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer Figure 18. Asynchronous multiplexed PSRAM/NOR write waveforms Table 33. Asynchronous multiplexed PSRAM/NOR write timings<sup>(1)(2)</sup> | Symbol | Parameter | Min | Max | Unit | |---------------------------|--------------------------------------------------------|-------------------------|-------------------------|------| | t <sub>w(NE)</sub> | FSMC_NE low time | 5T <sub>HCLK</sub> – 1 | 5T <sub>HCLK</sub> + 2 | ns | | t <sub>v(NWE_NE)</sub> | FSMC_NEx low to FSMC_NWE low | 2T <sub>HCLK</sub> | 2T <sub>HCLK</sub> + 1 | ns | | t <sub>w(NWE)</sub> | FSMC_NWE low time | 2T <sub>HCLK</sub> – 1 | 2T <sub>HCLK</sub> + 2 | ns | | t <sub>h(NE_NWE)</sub> | FSMC_NWE high to FSMC_NE high hold time | T <sub>HCLK</sub> – 1 | - | ns | | t <sub>v(A_NE)</sub> | FSMC_NEx low to FSMC_A valid | - | 7 | ns | | t <sub>v(NADV_NE)</sub> | FSMC_NEx low to FSMC_NADV low | 3 | 5 | ns | | t <sub>w(NADV)</sub> | FSMC_NADV low time | T <sub>HCLK</sub> – 1 | T <sub>HCLK</sub> + 1 | ns | | t <sub>h(AD_NADV)</sub> | FSMC_AD (address) valid hold time after FSMC_NADV high | T <sub>HCLK</sub> – 3 | - | ns | | t <sub>h(A_NWE)</sub> | Address hold time after FSMC_NWE high | 4T <sub>HCLK</sub> | - | ns | | t <sub>v(BL_NE)</sub> | FSMC_NEx low to FSMC_BL valid | - | 1.6 | ns | | t <sub>h(BL_NWE)</sub> | FSMC_BL hold time after FSMC_NWE high | T <sub>HCLK</sub> – 1.5 | - | ns | | t <sub>v(Data_NADV)</sub> | FSMC_NADV high to Data valid | - | T <sub>HCLK</sub> + 1.5 | ns | | t <sub>h(Data_NWE)</sub> | Data hold time after FSMC_NWE high | T <sub>HCLK</sub> – 5 | - | ns | <sup>1.</sup> $C_L = 15 pF$ . <sup>2.</sup> Preliminary values. ## Synchronous waveforms and timings Figure 19 through Figure 22 represent synchronous waveforms and Table 35 through Table 37 provide the corresponding timings. The results shown in these tables are obtained with the following FSMC configuration: - BurstAccessMode = FSMC\_BurstAccessMode\_Enable; - MemoryType = FSMC\_MemoryType\_CRAM; - WriteBurst = FSMC WriteBurst Enable; - CLKDivision = 1; (0 is not supported, see the STM32F10xxx reference manual) - DataLatency = 1 for NOR Flash; DataLatency = 0 for PSRAM Figure 19. Synchronous multiplexed NOR/PSRAM read timings Figure 27. I/O AC characteristics definition ## 5.3.15 NRST pin characteristics The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor, R<sub>PU</sub> (see *Table 43*). Unless otherwise specified, the parameters given in *Table 46* are derived from tests performed under the ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 9*. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------|-------------------------------------------------|-------------------|------|-----|----------------------|------| | V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage | - | -0.5 | - | 8.0 | V | | V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage | - | 2 | - | V <sub>DD</sub> +0.5 | v | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 200 | - | mV | | R <sub>PU</sub> | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 30 | 40 | 50 | kΩ | | V <sub>F(NRST)</sub> <sup>(1)</sup> | NRST Input filtered pulse | - | - | - | 100 | ns | | V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse | - | 300 | - | - | ns | Table 46. NRST pin characteristics <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order). #### 5.3.16 TIMx characteristics The parameters given in *Table 47* are guaranteed by design. Refer to Section 5.3.13: I/O current injection characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). | Symbol | Parameter | Conditions <sup>(1)</sup> | Min | Max | Unit | |------------------------|-------------------------------------|-------------------------------|------|-------------------------|----------------------| | | Timer resolution time | - | 1 | - | t <sub>TIMxCLK</sub> | | <sup>t</sup> res(TIM) | Time resolution time | f <sub>TIMxCLK</sub> = 24 MHz | 41.7 | - | ns | | f | Timer external clock | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | f <sub>EXT</sub> | frequency on CHx <sup>(2)</sup> | f <sub>TIMxCLK</sub> = 24 MHz | 0 | 12 | MHz | | Res <sub>TIM</sub> | Timer resolution | - | - | 16 | bit | | | 16-bit counter clock period | - | 1 | 65536 | t <sub>TIMxCLK</sub> | | tcounter | when the internal clock is selected | f <sub>TIMxCLK</sub> = 24 MHz | i | 2730 | μs | | t <sub>MAX_COUNT</sub> | Maximum possible count | - | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | | iviaximum possible count | f <sub>TIMxCLK</sub> = 24 MHz | - | 178 | s | Table 47. TIMx characteristics ## 5.3.17 Communications interfaces ## I<sup>2</sup>C interface characteristics Unless otherwise specified, the parameters given in *Table 48* are preliminary values derived from tests performed under the ambient temperature, $f_{PCLK1}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 9*. The STM32F100xx value line $I^2C$ interface meets the requirements of the standard $I^2C$ communication protocol with the following restrictions: the I/O pins SDA and SCL are mapped to are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and $V_{DD}$ is disabled, but is still present. The I<sup>2</sup>C characteristics are described in *Table 48*. Refer also to *Section 5.3.13: I/O current injection characteristics* for more details on the input/output alternate function characteristics (SDA and SCL). TIMx is used as a general term to refer to the TIM1, TIM2, TIM3, TIM4, TIM5, TIM15, TIM16 and TIM17 timers <sup>2.</sup> CHx is used as a general term to refer to CH1 to CH4 for TIM1, TIM2, TIM3, TIM4 and TIM5, to the CH1 to CH2 for TIM15, and to CH1 for TIM16 and TIM17. #### SPI interface characteristics Unless otherwise specified, the parameters given in *Table 50* are preliminary values derived from tests performed under the ambient temperature, $f_{PCLKx}$ frequency and $V_{DD}$ supply voltage conditions summarized in *Table 9*. Refer to Section 5.3.13: I/O current injection characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO). Table 50. SPI characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------------------------------|----------------------------------|-------------------------------------------------------|--------------------|--------------------|------| | f <sub>SCK</sub> | SPI clock frequency | Master mode | - | 12 | MHz | | 1/t <sub>c(SCK)</sub> | SPI Clock frequency | Slave mode | - | 12 | | | t <sub>r(SCK)</sub> | SPI clock rise and fall time | Capacitive load: C = 30 pF | | 8 | ns | | DuCy(SCK) | SPI slave input clock duty cycle | Slave mode | 30 | 70 | % | | t <sub>su(NSS)</sub> <sup>(1)</sup> | NSS setup time | Slave mode | 4t <sub>PCLK</sub> | - | | | t <sub>h(NSS)</sub> <sup>(1)</sup> | NSS hold time | Slave mode | 2t <sub>PCLK</sub> | - | | | t <sub>w(SCKH)</sub> (1)<br>t <sub>w(SCKL)</sub> (1) | SCK high and low time | Master mode, f <sub>PCLK</sub> = 24 MHz,<br>presc = 4 | 50 | 60 | | | t <sub>su(MI)</sub> (1) | Data input setup time | Master mode | 5 | - | | | $t_{su(MI)}^{(1)}$ | Data input setup time | Slave mode | 5 | - | | | t <sub>h(MI)</sub> (1) | Data input hold time | Master mode | 5 | - | | | t <sub>h(SI)</sub> <sup>(1)</sup> | Data input noid time | Slave mode | 4 | - | ns | | t <sub>a(SO)</sub> (1)(2) | Data output access time | Slave mode, f <sub>PCLK</sub> = 24 MHz | 0 | 3t <sub>PCLK</sub> | | | t <sub>dis(SO)</sub> (1)(3) | Data output disable time | Slave mode | 2 | 10 | | | t <sub>v(SO)</sub> (1) | Data output valid time | Slave mode (after enable edge) | - | 25 | | | t <sub>v(MO)</sub> <sup>(1)</sup> | Data output valid time | Master mode (after enable edge) | - | 5 | | | t <sub>h(SO)</sub> <sup>(1)</sup> | | Slave mode (after enable edge) | 15 | - | | | t <sub>h(MO)</sub> <sup>(1)</sup> | Data output hold time | Master mode (after enable edge) | 2 | - | | <sup>1.</sup> Preliminary values. <sup>2.</sup> Min time is for the minimum time to drive the output and the max time is for the maximum time to validate the data. <sup>3.</sup> Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put the data in Hi-Z $R_{AIN}$ max ( $k\Omega$ ) T<sub>s</sub> (cycles) t<sub>S</sub> (µs) 1.5 0.125 0.4 7.5 5.9 0.625 13.5 1.125 11.4 28.5 2.375 25.2 41.5 3.45 37.2 55.5 4.625 50 71.5 5.96 NA 239.5 20 NA Table 52. $R_{AIN}$ max for $f_{ADC} = 12 \text{ MHz}^{(1)}$ Table 53. ADC accuracy - limited test conditions<sup>(1)(2)</sup> | Symbol | Parameter | Test conditions | Тур | Max | Unit | |--------|------------------------------|-----------------------------------------------------------------|------|------|------| | ET | Total unadjusted error | f <sub>PCLK2</sub> = 24 MHz, | ±1.5 | ±2.5 | | | EO | Offset error | $f_{ADC}$ = 12 MHz, $R_{AIN}$ < 10 kΩ, $V_{DDA}$ = 3 V to 3.6 V | ±1 | ±2 | | | EG | Gain error | $V_{REF+} = V_{DDA}$ | ±0.5 | ±1.5 | LSB | | ED | Differential linearity error | T <sub>A</sub> = 25 °C | ±1.5 | ±2 | | | EL | Integral linearity error | Measurements made after ADC calibration | ±1.5 | ±2 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. Table 54. ADC accuracy<sup>(1)</sup> (2) (3) | Symbol | Parameter | Test conditions | Тур | Max | Unit | |--------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|------|------| | ET | Total unadjusted error | f <sub>PCLK2</sub> = 24 MHz, | ±2 | ±5 | | | EO | Offset error | $f_{ADC}$ = 12 MHz, $R_{AIN}$ < 10 k $\Omega$<br>$V_{DDA}$ = 2.4 V to 3.6 V<br>$T_{A}$ = Full operating range<br>Measurements made after | ±1.5 | ±2.5 | | | EG | Gain error | | ±1.5 | ±3 | LSB | | ED | Differential linearity error | | ±1.5 | ±2.5 | | | EL | Integral linearity error | ADC calibration | ±1.5 | ±4.5 | | <sup>1.</sup> ADC DC accuracy values are measured after internal calibration. Note: ADC accuracy vs. negative injection current: Injecting a negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents. <sup>1.</sup> Guaranteed by design, not tested in production. <sup>2.</sup> Preliminary values. <sup>2.</sup> Better performance could be achieved in restricted $V_{DD}$ , frequency, $V_{REF}$ and temperature ranges. <sup>3.</sup> Preliminary values. # 5.3.20 Temperature sensor characteristics Table 56. TS characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------------------------|------------------------------------------------|------|------|-----------|-------| | T <sub>L</sub> <sup>(1)</sup> | V <sub>SENSE</sub> linearity with temperature | - | ±1 | <u>+2</u> | °C | | Avg_Slope <sup>(1)</sup> | Average slope | 4.0 | 4.3 | 4.6 | mV/°C | | V <sub>25</sub> <sup>(1)</sup> | Voltage at 25°C | 1.32 | 1.41 | 1.50 | V | | t <sub>START</sub> <sup>(2)</sup> | Startup time | 4 | - | 10 | μs | | T <sub>S_temp</sub> <sup>(3)(2)</sup> | ADC sampling time when reading the temperature | - | - | 17.1 | μs | <sup>1.</sup> Guaranteed by characterization, not tested in production. <sup>2.</sup> Guaranteed by design, not tested in production. <sup>3.</sup> Shortest sampling time can be determined in the application by multiple iterations. Table 57. LQFP144 - 144-pin, 20 x 20 mm low-profile quad flat package mechanical data | Symbol | | millimeters | | | inches <sup>(1)</sup> | | |--------|--------|-------------|--------|--------|-----------------------|--------| | | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 21.800 | 22.000 | 22.200 | 0.8583 | 0.8661 | 0.8740 | | D1 | 19.800 | 20.000 | 20.200 | 0.7795 | 0.7874 | 0.7953 | | D3 | - | 17.500 | - | - | 0.6890 | - | | Е | 21.800 | 22.000 | 22.200 | 0.8583 | 0.8661 | 0.8740 | | E1 | 19.800 | 20.000 | 20.200 | 0.7795 | 0.7874 | 0.7953 | | E3 | - | 17.500 | - | - | 0.6890 | - | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | k | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | ccc | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. **57**/ ## **Device marking for LQFP100** The following figure shows the device marking for the LQFP100 package. Product identification<sup>(1)</sup> STM32F100 Revision code Pin 1 identifier MSv36672V1 Figure 43.LQFP100 marking example (package top view) <sup>1.</sup> Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity. ## 6.5 Thermal characteristics The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 9: General operating conditions on page 38*. The maximum chip-junction temperature, $T_J$ max, in degrees Celsius, may be calculated using the following equation: $T_J \max = T_A \max + (P_D \max x \Theta_{JA})$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - Θ<sub>IA</sub> is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power. P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$P_{I/O} \max = \sum (V_{OL} \times I_{OL}) + \sum ((V_{DD} - V_{OH}) \times I_{OH}),$$ taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Symbol | Parameter | Value | Unit | |---------------|-----------------------------------------------------------------------------|-------|------| | | Thermal resistance junction-ambient<br>LQFP 144 - 20 × 20 mm / 0.5 mm pitch | 35 | | | $\Theta_{JA}$ | Thermal resistance junction-ambient LQFP 100 - 14 × 14 mm / 0.5 mm pitch | 40 | °C/W | | | Thermal resistance junction-ambient LQFP 64 - 10 × 10 mm / 0.5 mm pitch | 49 | | Table 60. Package thermal characteristics #### 6.5.1 Reference document JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org. ## 6.5.2 Selecting the product temperature range When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Table 61: Ordering information scheme*. Each temperature range suffix corresponds to a specific guaranteed ambient temperature at maximum dissipation and, to a specific maximum junction temperature. As applications do not commonly use the STM32F100xx at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range will be best suited to the application. The following examples show how to calculate the temperature range needed for a given application. ## **Example: high-performance application** Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 82 °C (measured according to JESD51-2), $I_{DDmax}$ = 50 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output mode at low level with $I_{OL}$ = 20 mA, $V_{OL}$ = 1.3 V $P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW}$ $P_{IOmax = 20} \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ Thus: P<sub>Dmax</sub> = 447 mW Using the values obtained in *Table 60* T<sub>Jmax</sub> is calculated as follows: For LQFP64, 49 °C/W $T_{Jmax}$ = 82 °C + (49 °C/W × 447 mW) = 82 °C + 20.1 °C = 102.1 °C This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$ °C). In this case, parts must be ordered at least with the temperature range suffix 6 (see *Table 61: Ordering information scheme*). #### **Example 2: High-temperature application** Using the same rules, it is possible to address applications that run at high ambient temperatures with a low dissipation, as long as junction temperature $T_J$ remains within the specified range. Assuming the following application conditions: Maximum ambient temperature $T_{Amax}$ = 115 °C (measured according to JESD51-2), $I_{DDmax}$ = 20 mA, $V_{DD}$ = 3.5 V, maximum 20 I/Os used at the same time in output at low level with $I_{OL}$ = 8 mA, $V_{OL}$ = 0.4 V $P_{INTmax} = 20 \text{ mA} \times 3.5 \text{ V} = 70 \text{ mW}$ $P_{IOmax = 20} \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 64 mW: $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ Thus: P<sub>Dmax</sub> = 134 mW