



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 16MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 17                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                |                                                                            |
| RAM Size                   | 128 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 12x8b                                                                  |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 20-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf720t-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com**. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Website at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS3000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Website; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our website at www.microchip.com to receive the most current information on all of our products.

### 2.2 Data Memory Organization

The data memory is partitioned into multiple banks which contain the General Purpose Registers (GPRs) and the Special Function Registers (SFRs). Bits RP0 and RP1 are bank select bits.

#### <u>RP1</u> <u>RP0</u>

| 0 | 0 | $\rightarrow$ | Bank 0 is selected |
|---|---|---------------|--------------------|
| 0 | 1 | $\rightarrow$ | Bank 1 is selected |
| 1 | 0 | $\rightarrow$ | Bank 2 is selected |
| 1 | 1 | $\rightarrow$ | Bank 3 is selected |

Each bank extends up to 7Fh (128 bytes). The lower locations of each bank are reserved for the Special Function Registers. Above the Special Function Registers are the General Purpose Registers, implemented as static RAM. All implemented banks contain Special Function Registers. Some frequently used Special Function Registers from one bank are mirrored in another bank for code reduction and quicker access.

#### 2.2.1 GENERAL PURPOSE REGISTER FILE

The register file is organized as 128 x 8 bits in the PIC16(L)F720, 256 x 8 bits in the PIC16(L)F721. Each register is accessed either directly or indirectly through the File Select Register (FSR), (Refer to **Section 2.5** "Indirect Addressing, INDF and FSR Registers").

#### 2.2.2 SPECIAL FUNCTION REGISTERS

The Special Function Registers are registers used by the CPU and peripheral functions for controlling the desired operation of the device (refer to Table 2-2). These registers are static RAM.

The Special Function Registers can be classified into two sets: core and peripheral. The Special Function Registers associated with the "core" are described in this section. Those related to the operation of the peripheral features are described in the section of that peripheral feature.

# FIGURE 2-4: PIC16(L)F721 SPECIAL FUNCTION REGISTERS

|                     | -     |                     | -      |                     | -     |                     |      |
|---------------------|-------|---------------------|--------|---------------------|-------|---------------------|------|
| INDF <sup>(*)</sup> | 00h   | INDF <sup>(*)</sup> | 80h    | INDF <sup>(*)</sup> | 100h  | INDF <sup>(*)</sup> | 180h |
| TMR0                | 01h   | OPTION_REG          | 81h    | TMR0                | 101h  | OPTION_REG          | 181h |
| PCL                 | 02h   | PCL                 | 82h    | PCL                 | 102h  | PCL                 | 182h |
| STATUS              | 03h   | STATUS              | 83h    | STATUS              | 103h  | STATUS              | 183h |
| FSR                 | 04h   | FSR                 | 84h    | FSR                 | 104h  | FSR                 | 184h |
| PORTA               | 05h   | TRISA               | 85h    |                     | 105h  | ANSELA              | 185h |
| PORTB               | 06h   | TRISB               | 86h    |                     | 106h  | ANSELB              | 186h |
| PORTC               | 07h   | TRISC               | 87h    |                     | 107h  | ANSELC              | 187h |
|                     | 08h   |                     | 88h    |                     | 108h  |                     | 188h |
|                     | 09h   |                     | 89h    |                     | 109h  |                     | 189h |
| PCLATH              | 0Ah   | PCLATH              | 8Ah    | PCLATH              | 10Ah  | PCLATH              | 18Ah |
| INTCON              | 0Bh   | INTCON              | 8Bh    | INTCON              | 10Bh  | INTCON              | 18Bh |
| PIR1                | 0Ch   | PIE1                | 8Ch    | PMDATL              | 10Ch  | PMCON1              | 18Ch |
|                     | 0Dh   |                     | 8Dh    | PMADRL              | 10Dh  | PMCON2              | 18Dh |
| TMR1L               | 0Eh   | PCON                | 8Eh    | PMDATH              | 10Eh  |                     | 18Eh |
| TMR1H               | 0Fh   | T1GCON              | 8Fh    | PMADRH              | 10Fh  |                     | 18Fh |
| T1CON               | 10h   | OSCCON              | 90h    |                     | 110h  |                     | 190h |
| TMR2                | 11h   | OSCTUNE             | 91h    |                     | 111h  |                     | 191h |
| T2CON               | 12h   | PR2                 | 92h    |                     | 112h  |                     | 192h |
| SSPBUF              | 13h   | SSPADD/SSPMSK       | 93h    |                     | 113h  |                     | 193h |
| SSPCON              | 14h   | SSPSTAT             | 94h    |                     | 114h  |                     | 194h |
| CCPR1L              | 15h   | WPUA                | 95h    | WPUB                | 115h  |                     | 195h |
| CCPR1H              | 16h   | IOCA                | 96h    | IOCB                | 116h  |                     | 196h |
| CCP1CON             | 17h   |                     | 97h    |                     | 117h  |                     | 197h |
| RCSTA               | 18h   | TXSTA               | 98h    |                     | 118h  |                     | 198h |
| TXREG               | 19h   | SPBRG               | 99h    |                     | 119h  |                     | 199h |
| RCREG               | 1Ah   |                     | 9Ah    |                     | 11Ah  |                     | 19Ah |
|                     | 1Bh   |                     | 9Bh    |                     | 11Bh  |                     | 19Bh |
|                     | 1Ch   |                     | 9Ch    |                     | 11Ch  |                     | 19Ch |
|                     | 1Dh   | FVRCON              | 9Dh    |                     | 11Dh  |                     | 19Dh |
| ADRES               | 1Eh   |                     | 9Eh    |                     | 11Eh  |                     | 19Eh |
| ADCONO              | 1Fh   | ADCON1              | 9Fh    |                     | 11Fh  |                     | 19Fh |
| 1200110             | 20h   |                     | A0h    |                     | 120h  |                     | 1A0h |
| General             | 2011  | General             | 7 1011 | General             | 12011 |                     |      |
| Register            |       | Register            |        | Register            |       |                     |      |
| 80 Bytes            |       | 80 Bytes            |        | 80 Bytes            | 105   |                     |      |
|                     | 06Fh  |                     | E⊦h    |                     | 16Fh  |                     | 1EFh |
| Access DAM          | 07011 | Accesses            | F0h    | Accesses            | 170h  | Accesses            | 1F0h |
|                     | 756   | 70n – 7Fh           | FFh    | 70n – 7Fh           | 17Fh  | /Un – /Fh           | 1FFb |
| DANK O              | /Fn   |                     |        | DANK 0              |       |                     |      |
| DAINK U             |       | DAINK T             |        | DAINK Z             |       | DAINK 3             |      |

#### FIGURE 6-5: BLOCK DIAGRAM OF RA4





## 7.2 Clock Source Modes

Clock source modes can be classified as external or internal.

- Internal clock source (INTOSC) is contained within the oscillator module and derived from a 500 kHz high-precision oscillator. The oscillator module has eight selectable output frequencies, with a maximum internal frequency of 16 MHz.
- The External Clock mode (EC) relies on an external signal for the clock source.

The system clock can be selected between external or internal clock sources via the FOSC bits of the Configuration Word 1.

## 7.3 Internal Clock Modes

The oscillator module has eight output frequencies derived from a 500 kHz high-precision oscillator. The IRCF bits of the OSCCON register select the postscaler applied to the clock source dividing the frequency by 1, 2, 4 or 8. Setting the PLLEN bit of the Configuration Word 1 locks the internal clock source to 16 MHz before the postscaler is selected by the IRCF bits. The PLLEN bit must be set or cleared at the time of programming; therefore, only the upper or low four clock source frequencies are selectable in software.

The internal oscillator block has one internal oscillator and a dedicated Phase-Locked Loop that are used to generate two internal system clock sources: the 16 MHz High-Frequency Internal Oscillator (HFINTOSC) and the 500 kHz (MFINTOSC). Both can be useradjusted via software using the OSCTUNE register (Register 7-2).

#### 7.3.1 INTOSC AND INTOSCIO MODES

The INTOSC and INTOSCIO modes configure the internal oscillators as system clock source when the device is programmed using the oscillator selection or the FOSC<1:0> bits in the CONFIG1 register. See **Section 8.0** "**Device Configuration**" for more information.

In INTOSC mode, CLKIN is available for general purpose I/O. CLKOUT outputs the selected internal oscillator frequency divided by 4. The CLKOUT signal may be used to provide a clock for external circuitry, synchronization, Calibration, test or other application requirements.

In INTOSCIO mode, CLKIN and CLKOUT are available for general purpose I/O.

## 7.3.2 FREQUENCY SELECT BITS (IRCF)

The output of the 500 kHz MFINTOSC and 16 MHz HFINTOSC, with Phase-Locked Loop enabled, connect to a postscaler and multiplexer (see Figure 7-1). The Internal Oscillator Frequency Select bits (IRCF) of the OSCCON register select the frequency output of the internal oscillator. Depending upon the PLLEN bit, one of four frequencies of two frequency sets can be selected via software:

If PLLEN = 1, HFINTOSC frequency selection is as follows:

- 16 MHz
- 8 MHz (default after Reset)
- 4 MHz
- 2 MHz

If PLLEN = 0, MFINTOSC frequency selection is as follows:

- 500 kHz
- 250 kHz (default after Reset)
- 125 kHz
- 62.5 kHz

Note: Following any Reset, the IRCF<1:0> bits of the OSCCON register are set to '10' and the frequency selection is set to 8 MHz or 250 kHz. The user can modify the IRCF bits to select a different frequency.

There is no start-up delay before a new frequency selected in the IRCF bits takes effect. This is because the old and new frequencies are derived from INTOSC via the postscaler and multiplexer.

Start-up delay specifications are located in the Table 23-2 in Section 23.0 "Electrical Specifications".

#### 7.3.3 INTERNAL OSCILLATOR STATUS BITS

The internal oscillator (500 kHz) is a factory-calibrated internal clock source. The frequency can be altered via software using the OSCTUNE register (Register 7-2).

The Internal Oscillator Status Locked bit (ICSL) of the OSCCON register indicates when the internal oscillator is running within 2% of its final value.

The Internal Oscillator Status Stable bit (ICSS) of the OSCCON register indicates when the internal oscillator is running within 0.5% of its final value.

- Note 1: The reference voltage (VREF) has no effect on the equation, since it cancels itself out.
  - 2: The charge holding capacitor (CHOLD) is not discharged after each conversion.
  - 3: The maximum recommended impedance for analog sources is 10 k $\Omega$ . This is required to meet the pin leakage specification.









| Name   | Bit 7   | Bit 6  | Bit 5  | Bit 4    | Bit 3       | Bit 2  | Bit 1       | Bit 0  | Register<br>on Page |
|--------|---------|--------|--------|----------|-------------|--------|-------------|--------|---------------------|
| ADCON0 | —       | _      | CHS3   | CHS2     | CHS1        | CHS0   | GO/<br>DONE | ADON   | 75                  |
| ADCON1 | —       | ADCS2  | ADCS1  | ADCS0    | —           | —      | —           | —      | 76                  |
| ANSELA | —       | —      | ANSA5  | ANSA4    | —           | ANSA2  | ANSA1       | ANSA0  | 44                  |
| ANSELB | —       | —      | ANSB5  | ANSB4    | —           | —      | —           | —      | 53                  |
| ANSELC | ANSC7   | ANSC6  | —      | —        | ANSC3       | ANSC2  | ANSC1       | ANSC0  | 58                  |
| ADRES  |         |        |        | ADC Resu | lt Register |        |             |        | 76                  |
| FVRCON | FVRRDY  | FVREN  | TSEN   | TSRNG    | —           | —      | ADFVR1      | ADFVR0 | 81                  |
| INTCON | GIE     | PEIE   | TMR0IE | INTE     | RABIE       | TMR0IF | INTF        | RABIF  | 37                  |
| PIE1   | TMR1GIE | ADIE   | RCIE   | TXIE     | SSPIE       | CCP1IE | TMR2IE      | TMR1IE | 38                  |
| PIR1   | TMR1GIF | ADIF   | RCIF   | TXIF     | SSPIF       | CCP1IF | TMR2IF      | TMR1IF | 39                  |
| TRISA  | —       | —      | TRISA5 | TRISA4   | —           | TRISA2 | TRISA1      | TRISA0 | 43                  |
| TRISB  | TRISB7  | TRISB6 | TRISB5 | TRISB4   | _           | _      |             |        | 52                  |
| TRISC  | TRISC7  | TRISC6 | TRISC5 | TRISC4   | TRISC3      | TRISC2 | TRISC1      | TRISC0 | 58                  |

TABLE 9-2: SUMMARY OF ASSOCIATED ADC REGISTERS

**Legend:** x = unknown, u = unchanged, - = unimplemented read as '0', q = value depends on condition. Shaded cells are not used for ADC module.

| FIGURE 13-6:           | TIMER1 GATE SINGLE-                                                                          | PULSE AND TOGGLE COMBINED MODE                                                                |
|------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| TMR1GE                 |                                                                                              |                                                                                               |
| T1GPOL                 |                                                                                              |                                                                                               |
| T1GSPM                 |                                                                                              |                                                                                               |
| T1GTM                  |                                                                                              |                                                                                               |
| T1GG <u>O/</u><br>DONE | <ul> <li>Set by software</li> <li>Counting enabled or</li> <li>rising edge of T1G</li> </ul> | Cleared by hardware on falling edge of T1GVAL                                                 |
| T1G_IN                 |                                                                                              |                                                                                               |
| т1СКІ                  |                                                                                              |                                                                                               |
| T1GVAL                 | [                                                                                            |                                                                                               |
| TIMER1                 | N                                                                                            | $\begin{array}{ c c c c c } \hline \hline N+1 & N+2 & N+3 & N+4 \\ \hline \hline \end{array}$ |
| TMR1GIF                | - Cleared by software                                                                        | Set by hardware on Cleared by falling edge of T1GVAL Cleared by software                      |

### 13.11 Timer1 Gate Control Register

The Timer1 Gate Control register (T1GCON), shown in Register 13-2, is used to control Timer1 gate.

#### REGISTER 13-2: T1GCON: TIMER1 GATE CONTROL REGISTER

| R/W-0  | R/W-0  | R/W-0 | R/W-0  | R/W-0          | R-x    | R/W-0  | R/W-0  |
|--------|--------|-------|--------|----------------|--------|--------|--------|
| TMR1GE | T1GPOL | T1GTM | T1GSPM | T1GGO/<br>DONE | T1GVAL | T1GSS1 | T1GSS0 |
| bit 7  |        |       |        |                |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | TMR1GE: Timer1 Gate Enable bitIf TMR1ON = 0:This bit is ignoredIf TMR1ON = 1:1 = Timer1 counting is controlled by the Timer1 gate function0 = Timer1 counts regardless of Timer1 gate function                                                                                              |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6   | <b>T1GPOL:</b> Timer1 Gate Polarity bit<br>1 = Timer1 gate is active-high (Timer1 counts when gate is high)<br>0 = Timer1 gate is active-low (Timer1 counts when gate is low)                                                                                                               |
| bit 5   | <b>T1GTM:</b> Timer1 Gate Toggle mode bit<br>1 = Timer1 Gate Toggle mode is enabled.<br>0 = Timer1 Gate Toggle mode is disabled and toggle flip-flop is cleared<br>Timer1 gate flip-flop toggles on every rising edge.                                                                      |
| bit 4   | <b>T1GSPM:</b> Timer1 Gate Single Pulse mode bit<br>1 = Timer1 Gate Single Pulse mode is enabled and is controlling Timer1 gate<br>0 = Timer1 Gate Single Pulse mode is disabled                                                                                                            |
| bit 3   | <b>T1GGO/DONE:</b> Timer1 Gate Single-Pulse Acquisition Status bit<br>1 = Timer1 gate single-pulse acquisition is ready, waiting for an edge<br>0 = Timer1 gate single-pulse acquisition has completed or has not been started<br>This bit is automatically cleared when T1GSPM is cleared. |
| bit 2   | <b>T1GVAL:</b> Timer1 Gate Current State bit<br>Indicates the current state of the Timer1 gate that could be provided to TMR1H:TMR1L.<br>Unaffected by Timer1 Gate Enable (TMR1GE).                                                                                                         |
| bit 1-0 | T1GSS<1:0>: Timer1 Gate Source Select bits<br>00 = Timer1 gate pin<br>01 = Timer0 overflow output<br>10 = TMR2 match PR2 output<br>11 = Watchdog Timer scaler overflow<br>Watchdog Timer oscillator is turned on if TMR1GE = 1, regardless of the state of TMR1ON                           |

# 15.1 Capture Mode

In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin CCP1. An event is defined as one of the following and is configured by the CCP1M<3:0> bits of the CCP1CON register:

- Every falling edge
- · Every rising edge
- Every 4th rising edge
- · Every 16th rising edge

When a capture is made, the Interrupt Request Flag bit CCP1IF of the PIR1 register is set. The interrupt flag must be cleared in software. If another capture occurs before the value in the CCPR1H, CCPR1L register pair is read, the old captured value is overwritten by the new captured value (refer to Figure 15-1).

#### 15.1.1 CCP1 PIN CONFIGURATION

In Capture mode, the CCP1 pin should be configured as an input by setting the associated TRIS control bit.



#### FIGURE 15-1: CAPTURE MODE OPERATION BLOCK DIAGRAM



#### 15.1.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode or when Timer1 is clocked at Fosc, the capture operation may not work.

| Note: | Clocking Timer1 from the system clock (Fosc) should not be used in Capture |  |  |  |  |  |  |  |
|-------|----------------------------------------------------------------------------|--|--|--|--|--|--|--|
|       | mode. In order for Capture mode to                                         |  |  |  |  |  |  |  |
|       | recognize the trigger event on the CCP1                                    |  |  |  |  |  |  |  |
|       | pin, Timer1 must be clocked from the                                       |  |  |  |  |  |  |  |
|       | Instruction Clock (Fosc/4) or from an                                      |  |  |  |  |  |  |  |
|       | external clock source.                                                     |  |  |  |  |  |  |  |

### 15.1.3 SOFTWARE INTERRUPT

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep the CCP1IE interrupt enable bit of the PIE1 register clear to avoid false interrupts. Additionally, the user should clear the CCP1IF interrupt flag bit of the PIR1 register following any change in Operating mode.

#### 15.1.4 CCP PRESCALER

There are four prescaler settings specified by the CCP1M<3:0> bits of the CCP1CON register. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. Any Reset will clear the prescaler counter.

Switching from one capture prescaler to another does not clear the prescaler and may generate a false interrupt. To avoid this unexpected operation, turn the module off by clearing the CCP1CON register before changing the prescaler (refer to Example 15-1).

#### EXAMPLE 15-1: CHANGING BETWEEN CAPTURE PRESCALERS

| BANKSEL CCP1C | ON ;Set Bank bits to point |
|---------------|----------------------------|
|               | ;to CCP1CON                |
| CLRF CCP1C    | ON ;Turn CCP module off    |
| MOVLW NEW_C   | APT_PS;Load the W reg with |
|               | ; the new prescaler        |
|               | ; move value and CCP ON    |
| MOVWF CCP1C   | ON ;Load CCP1CON with this |
|               | ; value                    |

## 15.1.5 CAPTURE DURING SLEEP

Capture mode depends upon the Timer1 module for proper operation. There are two options for driving the Timer1 module in Capture mode. It can be driven by the instruction clock (Fosc/4), or by an external clock source.

If Timer1 is clocked by FOSC/4, then Timer1 will not increment during Sleep. When the device wakes from Sleep, Timer1 will continue from its previous state.

If Timer1 is clocked by an external clock source, then Capture mode will operate as defined in **Section 15.1** "**Capture Mode**".

#### 16.2 AUSART Baud Rate Generator (BRG)

The Baud Rate Generator (BRG) is an 8-bit timer that is dedicated to the support of both the asynchronous and synchronous AUSART operation.

The SPBRG register determines the period of the free running baud rate timer. In Asynchronous mode, the multiplier of the baud rate period is determined by the BRGH bit of the TXSTA register. In Synchronous mode, the BRGH bit is ignored.

Table 16-3 contains the formulas for determining the baud rate. Example 16-1 provides a sample calculation for determining the baud rate and baud rate error.

Typical baud rates and error values for various Asynchronous modes have been computed for your convenience and are shown in Table 16-5. It may be advantageous to use the high baud rate (BRGH = 1), to reduce the baud rate error.

Writing a new value to the SPBRG register causes the BRG timer to be reset (or cleared). This ensures that the BRG does not wait for a timer overflow before outputting the new baud rate.

### EXAMPLE 16-1: CALCULATING BAUD RATE ERROR

For a device with FOSC of 16 MHz, desired baud rate of 9600, and Asynchronous mode with SYNC = 0 and BRGH = 0 (as seen in Table 16-5):

Desired Baud Rate = 
$$\frac{FOSC}{64(SPBRG+1)}$$

Solving for SPBRG:

$$SPBRG = \left(\frac{Fosc}{64(Desired Baud Rate)}\right) - 1$$
$$= \left(\frac{16000000}{64(9600)}\right) - 1$$
$$= [25.042] = 25$$
Actual Baud Rate =  $\frac{16000000}{64(25+1)}$ 
$$= 9615$$
% Error =  $\left(\frac{Actual Baud Rate - Desired Baud Rate}{Desired Baud Rate}\right)100$ 
$$= \left(\frac{9615 - 9600}{9600}\right)100 = 0.16\%$$

| Configur | ation Bits |              | Poud Poto Formula |  |  |
|----------|------------|--------------|-------------------|--|--|
| SYNC     | BRGH       | AUSARI Mode  | Baud Rate Formula |  |  |
| 0        | 0          | Asynchronous | Fosc/[64 (n+1)]   |  |  |
| 0        | 1          | Asynchronous | Fosc/[16 (n+1)]   |  |  |
| 1        | х          | Synchronous  | Fosc/[4 (n+1)]    |  |  |

#### TABLE 16-3:BAUD RATE FORMULAS

**Legend:** x = Don't care, n = value of SPBRG register

#### TABLE 16-4: REGISTERS ASSOCIATED WITH THE BAUD RATE GENERATOR

| Name  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register<br>on Page |
|-------|-------|-------|-------|-------|-------|-------|-------|-------|---------------------|
| RCSTA | SPEN  | RX9   | SREN  | CREN  | ADDEN | FERR  | OERR  | RX9D  | 118                 |
| SPBRG | BRG7  | BRG6  | BRG5  | BRG4  | BRG3  | BRG2  | BRG1  | BRG0  | 119                 |
| TXSTA | CSRC  | TX9   | TXEN  | SYNC  | —     | BRGH  | TRMT  | TX9D  | 117                 |

Legend: x = unknown, - = unimplemented read as '0'. Shaded cells are not used for the Baud Rate Generator.



#### **FIGURE 18-1:** FLASH PROGRAM MEMORY READ CYCLE EXECUTION – NORMAL MODE

#### 18.2 **Code Protection**

When the device is code-protected, the CPU may continue to read and write the Flash program memory. Depending on the settings of the Flash program memory enable (WRT<1:0>) bits, the device may or may not be able to write certain blocks of the program memory. However, reads of the program memory are allowed.

When the Flash program memory Code Protection (CP) bit in the Configuration Word register is enabled, the program memory is code-protected, and the device programmer (ICSP™) cannot access data or program memory.

| Note: | Code-protect does not affect the CPU    |
|-------|-----------------------------------------|
|       | from performing a read operation on the |
|       | program memory. For more information,   |
|       | refer to Section 8.2 "Code Protection". |

#### 18.3 **PMADRH and PMADRL Registers**

The PMADRH: PMADRL register pair can address up to a maximum of 4K words of program Flash. The Most Significant Byte (MSB) of the address is written to the PMADRH register and the Least Significant Byte (LSB) is written to the PMADRL register.

#### PMCON1 and PMCON2 Registers 18.4

PMCON1 is the control register for the data program memory accesses.

Control bits RD and WR initiate read and write, respectively. These bits cannot be cleared, but only set in software. They are cleared in hardware at the completion of the read or write operation. The inability to clear the WR bit in software prevents the accidental premature termination of a write operation. Setting the control bit WR initiates a write operation. For program memory writes, WR initiates a write cycle if FREE = 0 and an erase cycle if FREE = 1.

The WREN bit, when set, will allow a write operation. On power-up, the WREN bit is clear. PMCON2 is not a physical register. Reading PMCON2 will read all '0's. The PMCON2 register is used exclusively in the Flash memory write sequence.

| U-0                                | U-0 | R/W-x R/W-x R/W-x R/W |       |                                          |                  | R/W-x R/W-x R/W |       |  |  |  |
|------------------------------------|-----|-----------------------|-------|------------------------------------------|------------------|-----------------|-------|--|--|--|
| —                                  | —   | PMD13                 | PMD12 | PMD11                                    | PMD10            | PMD9            | PMD8  |  |  |  |
| bit 7                              |     |                       |       |                                          | •                |                 | bit 0 |  |  |  |
|                                    |     |                       |       |                                          |                  |                 |       |  |  |  |
| Legend:                            |     |                       |       |                                          |                  |                 |       |  |  |  |
| R = Readable bit W = Writable bit  |     |                       | bit   | U = Unimpler                             | mented bit, read | l as '0'        |       |  |  |  |
| -n = Value at POR (1' = Bit is set |     |                       |       | 0' = Bit is cleared $x = Bit is unknown$ |                  |                 |       |  |  |  |

## REGISTER 18-2: PMDATH: PROGRAM MEMORY DATA HIGH REGISTER

bit 7-6 Unimplemented: Read as '0'

bit 5-0 **PMD<13:8>:** The value of the program memory word pointed to by PMADRH and PMADRL after a program memory read command.

#### REGISTER 18-3: PMDATL: PROGRAM MEMORY DATA LOW REGISTER

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| PMD7  | PMD6  | PMD5  | PMD4  | PMD3  | PMD2  | PMD1  | PMD0  |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0 **PMD<7:0>:** The value of the program memory word pointed to by PMADRH and PMADRL after a program memory read command.

#### REGISTER 18-4: PMADRH: PROGRAM MEMORY ADDRESS HIGH REGISTER

| U-0   | U-0 | U-0 | R/W-x | R/W-x | R/W-x R/W-x |      | R/W-x |
|-------|-----|-----|-------|-------|-------------|------|-------|
| —     | —   | —   | PMA12 | PMA11 | PMA10       | PMA9 | PMA8  |
| bit 7 |     |     |       |       |             |      | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-5 Unimplemented: Read as '0'

bit 4-0 PMA<12:8>: Program Memory Read Address bits

### 22.11 Demonstration/Development Boards, Evaluation Kits, and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

# 22.12 Third-Party Development Tools

Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality.

- Device Programmers and Gang Programmers from companies, such as SoftLog and CCS
- Software Tools from companies, such as Gimpel and Trace Systems
- Protocol Analyzers from companies, such as Saleae and Total Phase
- Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex
- Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup>

# 23.0 ELECTRICAL SPECIFICATIONS

# Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias                                                                                 | 40°C to +125°C            |
|----------------------------------------------------------------------------------------------------------------|---------------------------|
| Storage temperature                                                                                            | 65°C to +150°C            |
| Voltage on VDD with respect to Vss, PIC16F720/721                                                              | 0.3V to +6.5V             |
| Voltage on VDD with respect to Vss, PIC16LF720/721                                                             | 0.3V to +4.0V             |
| Voltage on MCLR with respect to Vss                                                                            | 0.3V to +9.0V             |
| Voltage on all other pins with respect to Vss                                                                  | 0.3V to (VDD + 0.3V)      |
| Total power dissipation <sup>(1)</sup>                                                                         | 800 mW                    |
| Maximum current out of Vss pin                                                                                 | 95 mA                     |
| Maximum current into VDD pin                                                                                   | 70 mA                     |
| Clamp current, Iк (VPIN < 0 or VPIN > VDD)                                                                     | ± 20 mA                   |
| Maximum output current sunk by any I/O pin                                                                     | 25 mA                     |
| Maximum output current sourced by any I/O pin                                                                  | 25 mA                     |
| Maximum current sunk by all ports, -40°C $\leq$ TA $\leq$ +85°C for industrial                                 | 200 mA                    |
| Maximum current sunk by all ports, -40°C $\leq$ TA $\leq$ +125°C for extended                                  | 90 mA                     |
| Maximum current sourced by all ports, $40^{\circ}C \le TA \le +85^{\circ}C$ for industrial                     | 140 mA                    |
| Maximum current sourced by all ports, -40°C $\leq$ TA $\leq$ +125°C for extended                               | 65 mA                     |
| <b>Note 1:</b> Power dissipation is calculated as follows: PDIS = VDD x {IDD $-\sum$ IOH} + $\sum$ {(VDI IOL). | D – VOH) x IOH} + ∑(VOI x |
| I + ΝΟΤΙCE: Stresses above those listed under "Δheolute Maximum Ratings" may cause p                           | ermanent damage to the    |

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability.

# 23.6 Timing Parameter Symbology

The timing parameter symbols have been created with one of the following formats:

- 1. TppS2ppS
- 2. TppS

| Т       |                                      |     |                |
|---------|--------------------------------------|-----|----------------|
| F       | Frequency                            | Т   | Time           |
| Lowerca | ase letters (pp) and their meanings: |     |                |
| рр      |                                      |     |                |
| сс      | CCP1                                 | OSC | CLKIN          |
| ck      | CLKOUT                               | rd  | RD             |
| CS      | CS                                   | rw  | RD or WR       |
| di      | SDI                                  | SC  | SCK            |
| do      | SDO                                  | SS  | SS             |
| dt      | Data in                              | t0  | ТОСКІ          |
| io      | I/O PORT                             | t1  | T1CKI          |
| mc      | MCLR                                 | wr  | WR             |
| Upperca | ase letters and their meanings:      |     |                |
| S       |                                      |     |                |
| F       | Fall                                 | Р   | Period         |
| Н       | High                                 | R   | Rise           |
| I       | Invalid (High-impedance)             | V   | Valid          |
| L       | Low                                  | Z   | High-impedance |

#### FIGURE 23-2: LOAD CONDITIONS





#### TABLE 23-1: CLOCK OSCILLATOR TIMING REQUIREMENTS

| Standard<br>Operating | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le T_A \le +125^{\circ}C$ |                                         |     |     |    |     |                    |  |  |  |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----|-----|----|-----|--------------------|--|--|--|--|
| Param.<br>No.         | I <sup>IIII.</sup><br>Sym. Characteristic Min. Typ† Max. Units Conditions                                             |                                         |     |     |    |     |                    |  |  |  |  |
| OS01                  | Fosc                                                                                                                  | External CLKIN Frequency <sup>(1)</sup> | DC  | _   | 16 | MHz | EC Oscillator mode |  |  |  |  |
| OS02                  | Tosc                                                                                                                  | External CLKIN Period <sup>(1)</sup>    | 63  | _   | 8  | ns  | EC Oscillator mode |  |  |  |  |
| OS03                  | TCY                                                                                                                   | Instruction Cycle Time <sup>(1)</sup>   | 250 | TCY | DC | ns  | TCY = 4/FOSC       |  |  |  |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: Instruction cycle period (TCY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min" values with an external clock applied to CLKIN pin. When an external clock input is used, the "max" cycle time limit is "DC" (no clock) for all devices.

#### TABLE 23-6: CAPTURE/COMPARE/PWM REQUIREMENTS (CCP)

| Standard Operating Conditions (unless otherwise stated)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |      |                     |                |                       |      |      |       |                                 |  |  |
|----------------------------------------------------------------------------------------------------------------------|------|---------------------|----------------|-----------------------|------|------|-------|---------------------------------|--|--|
| Param.<br>No.                                                                                                        | Sym. | Characteristic      |                | Min.                  | Тур† | Max. | Units | Conditions                      |  |  |
| CC01*                                                                                                                | TccL | CCP Input Low Time  | No Prescaler   | 0.5Tcy + 20           | —    | —    | ns    |                                 |  |  |
|                                                                                                                      |      |                     | With Prescaler | 20                    | _    | _    | ns    |                                 |  |  |
| CC02*                                                                                                                | TccH | CCP Input High Time | No Prescaler   | 0.5TCY + 20           | _    | _    | ns    |                                 |  |  |
|                                                                                                                      |      |                     | With Prescaler | 20                    |      |      | ns    |                                 |  |  |
| CC03*                                                                                                                | TccP | CCP Input Period    |                | <u>3Tcy + 40</u><br>N | —    | —    | ns    | N = prescale value (1, 4 or 16) |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

#### TABLE 23-7: PIC16F720/721 A/D CONVERTER (ADC) CHARACTERISTICS

| Operatin<br>VDD = 3.0 | VDD = 3.0V, TA = 25°C |                                                   |      |      |      |       |                                |  |  |  |  |  |
|-----------------------|-----------------------|---------------------------------------------------|------|------|------|-------|--------------------------------|--|--|--|--|--|
| Param.<br>No.         | Sym.                  | Characteristic                                    | Min. | Тур† | Max. | Units | Conditions                     |  |  |  |  |  |
| AD01                  | NR                    | Resolution                                        | _    | _    | 8    | bit   |                                |  |  |  |  |  |
| AD02                  | EIL                   | Integral Error                                    | _    |      | ±1.7 | LSb   | VDD = 3.0V                     |  |  |  |  |  |
| AD03                  | Edl                   | Differential Error                                | —    |      | ±1   | LSb   | No missing codes<br>VDD = 3.0V |  |  |  |  |  |
| AD07                  | Egn                   | Gain Error                                        | _    |      | ±1.5 | LSb   | VDD = 3.0V                     |  |  |  |  |  |
| AD07                  | VAIN                  | Full-Scale Range                                  | Vss  |      | Vdd  | V     |                                |  |  |  |  |  |
| AD08*                 | ZAIN                  | Recommended Impedance of<br>Analog Voltage Source | _    |      | 10   | kΩ    |                                |  |  |  |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.







# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO.              | [ <u>X]</u> <sup>(1)</sup><br>│<br>Tape and Reel<br>Option                                            | X<br>Temperature<br>Range | /XX<br> <br>Package | XXX<br>Pattern | Exan<br>a)<br>b) | PIC16F<br>PIC16F<br>Dackag<br>PIC16F<br>Temp | F720-E/P 301 = Extended Temp., PDIP<br>je, QTP pattern #301<br>F721T-I/SO = Tape and Reel, Industrial<br>SOIC package                                                                                                                                                                                                                                             |
|-----------------------|-------------------------------------------------------------------------------------------------------|---------------------------|---------------------|----------------|------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device:               | PIC16F720, PIC16                                                                                      | LF720, PIC16F721          | , PIC16LF721        |                |                  | iomp.,                                       |                                                                                                                                                                                                                                                                                                                                                                   |
| Temperature<br>Range: | $ \begin{array}{rcl} I & = & -40^{\circ}C \text{ to} \\ E & = & -40^{\circ}C \text{ to} \end{array} $ | +85°C<br>+125°C           |                     |                |                  |                                              |                                                                                                                                                                                                                                                                                                                                                                   |
| Package:              | ML = Micro Lo<br>P = Plastic I<br>SO = SOIC<br>SS = SSOP                                              | ead Frame (QFN)<br>DIP    |                     |                |                  |                                              |                                                                                                                                                                                                                                                                                                                                                                   |
| Pattern:              | 3-Digit Pattern Coo                                                                                   | le for QTP (blank o       | therwise)           |                | No               | te 1:<br>2:                                  | T= Available in tape and reel for all<br>industrial devices except PDIP<br>Tape and Reel identifier only appears in<br>the catalog part number description. This<br>identifier is used for ordering purposes<br>and is not printed on the device package.<br>Check with your Microchip Sales Office<br>for package availability with the Tape and<br>Reel option. |