# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 16MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 17                                                                       |
| Program Memory Size        | 7KB (4K x 14)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 256 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                              |
| Data Converters            | A/D 12x8b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Through Hole                                                             |
| Package / Case             | 20-DIP (0.300", 7.62mm)                                                  |
| Supplier Device Package    | 20-PDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf721-e-p |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### PIC16(L)F72X Family Types

| Device        | Data Sheet Index | Program Memory<br>Flash (words) | Data SRAM<br>(bytes) | High-Endurance Flash<br>Memory (bytes) | I/O's <sup>(2)</sup> | 8-bit ADC (ch) | CapSense (ch) | Timers<br>(8/16-bit) | AUSART | SSP (I <sup>2</sup> C/SPI) | ССР | Debug <sup>(1)</sup> | ХГР |
|---------------|------------------|---------------------------------|----------------------|----------------------------------------|----------------------|----------------|---------------|----------------------|--------|----------------------------|-----|----------------------|-----|
| PIC16(L)F707  | (1)              | 8192                            | 363                  | 0                                      | 36                   | 14             | 32            | 4/2                  | 1      | 1                          | 2   | I                    | Y   |
| PIC16(L)F720  | (2)              | 2048                            | 128                  | 128                                    | 18                   | 12             |               | 2/1                  | 1      | 1                          | 1   | Ι                    | Y   |
| PIC16(L)F721  | (2)              | 4096                            | 256                  | 128                                    | 18                   | 12             |               | 2/1                  | 1      | 1                          | 1   | Ι                    | Y   |
| PIC16(L)F722  | (4)              | 2048                            | 128                  | 0                                      | 25                   | 11             | 8             | 2/1                  | 1      | 1                          | 2   | -                    | Y   |
| PIC16(L)F722A | (3)              | 2048                            | 128                  | 0                                      | 25                   | 11             | 8             | 2/1                  | 1      | 1                          | 2   | I                    | Y   |
| PIC16(L)F723  | (4)              | 4096                            | 192                  | 0                                      | 25                   | 11             | 8             | 2/1                  | 1      | 1                          | 2   | I                    | Y   |
| PIC16(L)F723A | (3)              | 4096                            | 192                  | 0                                      | 25                   | 11             | 8             | 2/1                  | 1      | 1                          | 2   | -                    | Y   |
| PIC16(L)F724  | (4)              | 4096                            | 192                  | 0                                      | 36                   | 14             | 16            | 2/1                  | 1      | 1                          | 2   | I                    | Y   |
| PIC16(L)F726  | (4)              | 8192                            | 368                  | 0                                      | 25                   | 11             | 8             | 2/1                  | 1      | 1                          | 2   | I                    | Y   |
| PIC16(L)F727  | (4)              | 8192                            | 368                  | 0                                      | 36                   | 14             | 16            | 2/1                  | 1      | 1                          | 2   | I                    | Y   |

**Note 1:** I - Debugging, Integrated on Chip; H - Debugging, Requires Debug Header.

2: One pin is input-only.

Data Sheet Index: (Unshaded devices are described in this document.)

1: DS41418 PIC16(L)F707 Data Sheet, 40/44-Pin Flash, 8-bit Microcontrollers

2: DS41430 PIC16(L)F720/721 Data Sheet, 20-Pin Flash, 8-bit Microcontrollers

3: DS41417 PIC16(L)F722A/723A Data Sheet, 28-Pin Flash, 8-bit Microcontrollers

4: DS41341 PIC16(L)F72X Data Sheet, 28/40/44-Pin Flash, 8-bit Microcontrollers

**Note:** For other small form-factor package availability and marking information, please visit http://www.microchip.com/packaging or contact your local sales office.

#### **TABLE 2-2:** SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)

| Address                               | Name           | Bit 7  | Bit 6                                                       | Bit 5         | Bit 4            | Bit 3           | Bit 2       | Bit 1         | Bit 0    | Value on<br>POR, BOR | Value on all<br>other<br>Resets |
|---------------------------------------|----------------|--------|-------------------------------------------------------------|---------------|------------------|-----------------|-------------|---------------|----------|----------------------|---------------------------------|
| Bank 3                                |                |        |                                                             |               |                  |                 |             |               |          |                      |                                 |
| 180h <sup>(</sup> <b>2</b> )          | INDF           | Addres | sing this locati                                            | on uses conte | ents of FSR to a | address data m  | nemory (not | a physical re | egister) | xxxx xxxx            | XXXX XXXX                       |
| 181h                                  | OPTION_<br>REG | RABPU  | INTEDG                                                      | TOCS          | TOSE             | PSA             | PS2         | PS1           | PS0      | 1111 1111            | 1111 1111                       |
| 182h <sup>(</sup> <b>2</b> )          | PCL            |        |                                                             | Program C     | Counter (PC) Le  | east Significan | t Byte      |               |          | 0000 0000            | 0000 0000                       |
| 183h <sup>(</sup> <b>2</b> )          | STATUS         | IRP    | RP1                                                         | RP0           | TO               | PD              | Z           | DC            | С        | 0001 1xxx            | 000g quuu                       |
| 184h <sup>(</sup> <b>2</b> )          | FSR            |        |                                                             | Indirec       | t Data Memory    | Address Poin    | ter         |               |          | xxxx xxxx            | uuuu uuuu                       |
| 185h                                  | ANSELA         | —      | —                                                           | _             | ANSA4            | —               | ANSA2       | ANSA1         | ANSA0    | 1 -111               | 1 -111                          |
| 186h                                  | ANSELB         | _      | —                                                           | ANSB5         | ANSB4            | —               | _           | —             | _        | 11                   | 11                              |
| 187h                                  | ANSELC         | ANSC7  | ANSC6                                                       | _             | —                | ANSC3           | ANSC2       | ANSC1         | ANSC0    | 11 1111              | 11 1111                         |
| 188h                                  | —              |        |                                                             |               | Unimplem         | ented           |             |               |          | —                    | _                               |
| 18Ah <sup>(</sup> 1 <sup>),(</sup> 2) | PCLATH         | —      |                                                             |               |                  |                 |             |               |          | 0 0000               | 0 0000                          |
| 18Bh <sup>(</sup> <b>2</b> )          | INTCON         | GIE    | PEIE                                                        | TMR0IE        | INTE             | RABIE           | TMR0IF      | INTF          | RABIF    | 0000 000x            | 0000 000x                       |
| 18Ch                                  | PMCON1         | (4)    | CFGS                                                        | LWLO          | FREE             | —               | WREN        | WR            | RD       | 1000 -000            | 1000 -000                       |
| 18Dh                                  | PMCON2         |        | Program Memory Control Register 2 (not a physical register) |               |                  |                 |             |               |          |                      |                                 |
| 190h                                  | —              |        |                                                             |               | Unimplem         | ented           |             |               |          | —                    | —                               |
| 191h                                  | _              |        |                                                             |               | Unimplem         | ented           |             |               |          | _                    | _                               |
| 192h                                  | —              |        |                                                             |               | Unimplem         | ented           |             |               |          | —                    | —                               |
| 193h                                  | _              |        |                                                             |               | Unimplem         | ented           |             |               |          | _                    | _                               |
| 194h                                  |                |        |                                                             |               | Unimplem         | ented           |             |               |          | _                    | _                               |
| 195h                                  |                |        |                                                             |               | Unimplem         | ented           |             |               |          | _                    | _                               |
| 196h                                  |                |        |                                                             |               | Unimplem         | ented           |             |               |          | _                    | _                               |
| 197h                                  |                |        |                                                             |               | Unimplem         | ented           |             |               |          | _                    | _                               |
| 198h                                  |                |        |                                                             |               | Unimplem         | ented           |             |               |          | _                    | _                               |
| 199h                                  |                |        |                                                             |               | Unimplem         | ented           |             |               |          | _                    | _                               |
| 19Ah                                  |                |        |                                                             |               | Unimplem         | ented           |             |               |          | _                    | _                               |
| 19Bh                                  |                |        |                                                             |               | Unimplem         | ented           |             |               |          | _                    | _                               |
| 19Ch                                  |                |        |                                                             |               | Unimplem         | ented           |             |               |          | _                    | _                               |
| 19Dh                                  | —              |        |                                                             |               | Unimplem         | ented           |             |               |          | -                    | —                               |
| 19Eh                                  | —              |        |                                                             |               | Unimplem         | ented           |             |               |          | -                    | —                               |
| 19Fh                                  | —              |        |                                                             |               | Unimplem         | ented           |             |               |          | -                    | —                               |

Legend: x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'.
Note 1: The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8>, whose contents are transferred to the upper byte of the program counter.
2: These registers can be addressed from any bank.
3: Accessible only when SSPM<3:0> = 1001.
4: This bit is unimplemented and reads as '1'.
5: See Register 6-2

5: See Register 6-2.

#### 2.2.2.2 OPTION\_REG Register

The OPTION\_REG register, shown in Register 2-2, is a readable and writable register, which contains various control bits to configure:

- Software programmable prescaler for the Timer0/ WDT
- External RA2/INT interrupt
- Timer0
- Weak pull-ups on PORTA or PORTB

#### Note: To achieve a 1:1 prescaler assignment for Timer0, assign the prescaler to the WDT by setting the PSA bit of the OPTION\_REG register to '1'. Refer to Section 12.1.3 "Software Programmable Prescaler".

#### REGISTER 2-2: OPTION\_REG: OPTION REGISTER

| R/W-1           | R/W-1                                                       | R/W-1                                                                                                                                                                                                                                                                                 | R/W-1                                                      | R/W-1                                     | R/W-1             | R/W-1           | R/W-1          |
|-----------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------|-------------------|-----------------|----------------|
| RABPU           | INTEDG                                                      | TOCS                                                                                                                                                                                                                                                                                  | TOSE                                                       | PSA                                       | PS2               | PS1             | PS0            |
| bit 7           |                                                             |                                                                                                                                                                                                                                                                                       |                                                            |                                           |                   |                 | bit 0          |
|                 |                                                             |                                                                                                                                                                                                                                                                                       |                                                            |                                           |                   |                 |                |
| Legend:         |                                                             |                                                                                                                                                                                                                                                                                       |                                                            |                                           |                   |                 |                |
| R = Readable    | bit                                                         | W = Writable                                                                                                                                                                                                                                                                          | e bit                                                      | U = Unimple                               | emented bit, rea  | d as '0'        |                |
| -n = Value at I | POR                                                         | '1' = Bit is se                                                                                                                                                                                                                                                                       | t                                                          | '0' = Bit is c                            | leared            | x = Bit is unki | nown           |
| bit 7           | <b>RABPU:</b> POF<br>1 = PORTA or<br>0 = PORTA<br>respectiv | RTA or PORTI<br>r PORTB pull<br>or PORTB p<br>ely                                                                                                                                                                                                                                     | 3 Pull-up Ena<br>ups are disa<br>ull-ups are e             | able bit<br>bled<br>mabled by indi        | vidual bits in th | ne WPUA or W    | /PUB register, |
| bit 6           | <b>INTEDG:</b> Inte<br>1 = Interrupt c<br>0 = Interrupt c   | rrupt Edge Se<br>on rising edge<br>on falling edge                                                                                                                                                                                                                                    | elect bit<br>of INT pin<br>e of INT pin                    |                                           |                   |                 |                |
| bit 5           | <b>TOCS:</b> Timer0<br>1 = Transition<br>0 = Internal in    | ) Clock Sourc<br>on T0CKI pir<br>struction cycl                                                                                                                                                                                                                                       | e Select bit<br>n<br>e clock (Fos                          | c/4)                                      |                   |                 |                |
| bit 4           | <b>TOSE:</b> Timer0<br>1 = Increment<br>0 = Increment       | Source Edge<br>t on high-to-lo<br>t on low-to-hig                                                                                                                                                                                                                                     | e Select bit<br>w transition of<br>transition of           | on TOCKI pin<br>on TOCKI pin              |                   |                 |                |
| bit 3           | <b>PSA:</b> Prescal<br>1 = Prescaler<br>0 = Prescaler       | er Assignmer<br>is assigned to<br>is assigned to                                                                                                                                                                                                                                      | t bit<br>the WDT<br>the Timer0                             | module                                    |                   |                 |                |
| bit 2-0         | PS<2:0>: Pre                                                | scaler Rate S                                                                                                                                                                                                                                                                         | elect bits                                                 | Rate                                      |                   |                 |                |
|                 | 0<br>0<br>0<br>1<br>1<br>1<br>1                             | 00         1:           01         1:           10         1:           11         1:           00         1:           01         1:           01         1:           10         1:           11         1:           10         1:           10         1:           11         1: | 2 1:<br>4 1:<br>8 1:<br>32 1:<br>64 1:<br>128 1:<br>256 1: | 1<br>2<br>4<br>8<br>16<br>32<br>64<br>128 |                   |                 |                |

#### 4.5.2 PIE1 REGISTER

The PIE1 register contains the interrupt enable bits, as shown in Register 4-2.

Note: Bit PEIE of the INTCON register must be set to enable any peripheral interrupt.

| R/W-0   | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0  | R/W-0  |
|---------|-------|-------|-------|-------|--------|--------|--------|
| TMR1GIE | ADIE  | RCIE  | TXIE  | SSPIE | CCP1IE | TMR2IE | TMR1IE |
| bit 7   |       |       |       |       |        |        | bit 0  |

| Legend:         |                                                                                                               |                                                        |                                                |                    |  |  |  |
|-----------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------|--------------------|--|--|--|
| R = Readable    | bit                                                                                                           | W = Writable bit                                       | U = Unimplemented bit,                         | read as '0'        |  |  |  |
| -n = Value at F | POR                                                                                                           | '1' = Bit is set                                       | '0' = Bit is cleared                           | x = Bit is unknown |  |  |  |
|                 |                                                                                                               |                                                        |                                                |                    |  |  |  |
| bit 7           | TMR1GIE: Ti                                                                                                   | imer1 Gate Interrupt Ena                               | able bit                                       |                    |  |  |  |
|                 | 1 = Enable th<br>0 = Disable th                                                                               | ne Timer1 gate acquisitio<br>he Timer1 gate acquisitio | on complete interrupt<br>on complete interrupt |                    |  |  |  |
| bit 6           | ADIE: A/D Co                                                                                                  | onverter (ADC) Interrupt                               | Enable bit                                     |                    |  |  |  |
|                 | 1 = Enables t<br>0 = Disables                                                                                 | the ADC interrupt the ADC interrupt                    |                                                |                    |  |  |  |
| bit 5           | RCIE: USAR                                                                                                    | T Receive Interrupt Enal                               | ble bit                                        |                    |  |  |  |
|                 | <ul> <li>1 = Enables the USART receive interrupt</li> <li>0 = Disables the USART receive interrupt</li> </ul> |                                                        |                                                |                    |  |  |  |
| bit 4           | TXIE: USAR                                                                                                    | T Transmit Interrupt Enal                              | ble bit                                        |                    |  |  |  |
|                 | 1 = Enables t<br>0 = Disables                                                                                 | the USART transmit inter<br>the USART transmit inte    | rrupt<br>errupt                                |                    |  |  |  |
| bit 3           | SSPIE: Sync                                                                                                   | hronous Serial Port (SSI                               | P) Interrupt Enable bit                        |                    |  |  |  |
|                 | 1 = Enables t<br>0 = Disables                                                                                 | the SSP interrupt<br>the SSP interrupt                 |                                                |                    |  |  |  |
| bit 2           | CCP1IE: CC                                                                                                    | P1 Interrupt Enable bit                                |                                                |                    |  |  |  |
|                 | 1 = Enables t<br>0 = Disables                                                                                 | the CCP1 interrupt<br>the CCP1 interrupt               |                                                |                    |  |  |  |
| bit 1           | TMR2IE: TM                                                                                                    | R2 to PR2 Match Interru                                | pt Enable bit                                  |                    |  |  |  |
|                 | 1 = Enables t<br>0 = Disables                                                                                 | the Timer2 to PR2 match<br>the Timer2 to PR2 match     | n interrupt<br>h interrupt                     |                    |  |  |  |
| bit 0           | TMR1IE: Tim                                                                                                   | er1 Overflow Interrupt E                               | nable bit                                      |                    |  |  |  |
|                 | 1 = Enables t<br>0 = Disables                                                                                 | the Timer1 overflow inter<br>the Timer1 overflow inte  | rrupt<br>rrupt                                 |                    |  |  |  |

### 5.0 LOW DROPOUT (LDO) VOLTAGE REGULATOR

The PIC16F720/721 devices differ from the PIC16LF720/721 devices due to an internal Low Dropout (LDO) voltage regulator. The PIC16F720/721 contain an internal LDO, while the PIC16LF720/721 do not.

The lithography of the die allows a maximum operating voltage of 3.6V on the internal digital logic. In order to continue to support 5.0V designs, a LDO voltage regulator is integrated on the die. The LDO voltage regulator allows for the internal digital logic to operate at 3.2V, while the I/Os operate at 5.0V (VDD).

#### 6.2 PORTB and TRISB Registers

PORTB is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISB (Register 6-7). Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., put the corresponding output driver in a High Impedance mode). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 6-2 shows how to initialize PORTB.

Reading the PORTB register (Register 6-6) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write-to-a-port implies that the port pins are read, this value is modified and then written to the PORT data latch.

The TRISB register (Register 6-7) controls the PORTB pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISB register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'. Example 6-2 shows how to initialize PORTB.

#### EXAMPLE 6-2: INITIALIZING PORTB

BANKSEL PORTB ; CLRF PORTB ;Init PORTB BANKSEL ANSELB CLRF ANSELB ;Make RB<7:4> digital BANKSEL TRISB ; MOVLW B'11110000';Set RB<7:4> as inputs MOVWF TRISB ;

Note: The ANSELB register must be initialized to configure an analog channel as a digital input. Pins configured as analog inputs will read '0'.

#### 6.2.1 ANSELB REGISTER

The ANSELB register (Register 6-10) is used to configure the Input mode of an I/O pin to analog input. Setting the appropriate ANSELB bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELB bits has no affect on digital output functions. A pin with TRIS clear and ANSELB set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

#### 6.2.2 WEAK PULL-UPS

Each of the PORTB pins has an individually configurable internal weak pull-up. Control bits WPUB<7:4> enable or disable each pull-up (see Register 6-8). Each weak pullup is automatically turned off when the port pin is configured as an output. All pull-ups are disabled on a Power-on Reset by the RABPU bit of the OPTION\_REG register.

#### 6.2.3 INTERRUPT-ON-CHANGE

All of the PORTB pins are individually configurable as an interrupt-on-change pin. Control bits IOCB<7:4> enable or disable the interrupt function for each pin. Refer to Register 6-9. The interrupt-on-change feature is disabled on a Power-on Reset.

For enabled interrupt-on-change pins, the present value is compared with the old value latched on the last read of PORTB to determine which bits have changed or mismatched the old value. The 'mismatch' outputs of the last read are OR'd together to set the PORTB Change Interrupt Flag bit (RABIF) in the INTCON register.

This interrupt can wake the device from Sleep. The user, in the Interrupt Service Routine, clears the interrupt by:

- a) Any read or write of PORTB. This will end the mismatch condition.
- b) Clear the flag bit RABIF.

A mismatch condition will continue to set flag bit RABIF. Reading or writing PORTB will end the mismatch condition and allow flag bit RABIF to be cleared. The latch holding the last read value is not affected by a MCLR nor Brown-out Reset. After these Resets, the RABIF flag will continue to be set if a mismatch is present.

**Note:** When a pin change occurs at the same time as a read operation on PORTB, the RABIF flag will always be set. If multiple PORTB pins are configured for the interrupt-on-change, the user may not be able to identify which pin changed state.

#### 6.3 **PORTC and TRISC Registers**

PORTC is a 8-bit wide, bidirectional port. The corresponding data direction register is TRISC (Register 6-12). Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a High Impedance mode). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 6-3 shows how to initialize PORTC.

Reading the PORTC register (Register 6-11) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch.

The TRISC register (Register 6-12) controls the PORTC pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISC register are set when using them as analog inputs. I/O pins configured as analog input always read '0'.

#### EXAMPLE 6-3: INITIALIZING PORTC

| DANKGET   | DODEG       |                        |
|-----------|-------------|------------------------|
| BANKSEL   | PORTC       | i                      |
| CLRF      | PORTC       | ;Init PORTC            |
| BANKSEL ' | TRISC       | ;                      |
| MOVLW     | B`00001100′ | ;Set RC<3:2> as inputs |
| MOVWF     | TRISC       | ;and set RC<7:4,1:0>   |
|           |             | ;as outputs            |
|           |             |                        |

#### 6.3.1 ANSELC REGISTER

The ANSELC register (Register 6-13) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELC bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELC bits has no effect on digital output functions. A pin with TRIS clear and ANSELC set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

#### REGISTER 6-11: PORTC: PORTC REGISTER

| R/W-x/u |
|---------|---------|---------|---------|---------|---------|---------|---------|
| RC7     | RC6     | RC5     | RC4     | RC3     | RC2     | RC1     | RC0     |
| bit 7   |         |         |         |         |         |         | bit 0   |
|         |         |         |         |         |         |         |         |

|  | Legend: |
|--|---------|
|--|---------|

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
|-------------------|------------------|-----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0

**RC<7:0>**: PORTC General Purpose I/O Pin bits 1 = Port pin is > VIH

0 = Port pin is < VIL

#### REGISTER 6-12: TRISC: PORTC TRI-STATE REGISTER

| R/W-1  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-0

TRISC<7:0>: PORTC Tri-State Control bits

1 = PORTC pin configured as an input (tri-stated)

0 = PORTC pin configured as an output

#### REGISTER 6-13: ANSELC: ANALOG SELECT REGISTER FOR PORTC

| R/W-1 | R/W-1 | U-0 | U-0 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
|-------|-------|-----|-----|-------|-------|-------|-------|
| ANSC7 | ANSC6 | —   | —   | ANSC3 | ANSC2 | ANSC1 | ANSC0 |
| bit 7 |       |     |     |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 7-6 **ANSC<7:6>**: Analog Select between Analog or Digital Function on Pins RB<7:6>, respectively 0 = Digital I/O. Pin is assigned to port or digital special function.

1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

bit 5-4 Unimplemented: Read as '0'

bit 3-0 ANSC<3:0>: Analog Select between Analog or Digital Function on Pins RC<3:0>, respectively

- 0 = Digital I/O. Pin is assigned to port or digital special function.
- 1 = Analog input. Pin is assigned as analog input<sup>(1)</sup>. Digital input buffer disabled.

**Note 1:** Setting a pin to an analog input automatically disables the digital input circuitry. Weak pull-ups, if available, are unaffected. The corresponding TRIS bit must be set to Input mode by the user in order to allow external control of the voltage on the pin.

#### 6.3.2 RC0/AN4

Figure 6-11 shows the diagram for this pin. The RC0 pin is configurable to function as one of the following:

- General purpose I/O
- Analog input for the A/D

#### 6.3.3 RC1/AN5

Figure 6-11 shows the diagram for this pin. The RC1 pin is configurable to function as one of the following:

- General purpose I/O
- Analog input for the A/D

#### 6.3.4 RC2/AN6

Figure 6-12 shows the diagram for this pin. The RC2 pin is configurable to function as one of the following:

- General purpose I/O
- Analog input for the A/D

#### 6.3.5 RC3/AN7

Figure 6-12 shows the diagram for this pin. The RC3 pin is configurable to function as one of the following:

- General purpose I/O
- Analog input for the A/D

#### 6.3.6 RC4

Figure 6-13 shows the diagram for this pin. The RC4 pin functions as one of the following:

• General purpose I/O

#### 6.3.7 RC5/CCP1

Figure 6-14 shows the diagram for this pin. The RC5 pin is configurable to function as one of the following:

- General purpose I/O
- Capture, Compare or PWM (one output)

#### 6.3.8 RC6/AN8/SS

Figure 6-15 shows the diagram for this pin. The RC6 pin is configurable to function as one of the following:

- General purpose I/O
- Analog input for the A/D
- SS input to SSP

#### 6.3.9 RC7/AN9/SDO

Figure 6-16 shows the diagram for this pin. The RC7 pin is configurable to function as one of the following:

- General purpose I/O
- Analog input for the A/D
- SDO output of SSP

### FIGURE 6-11: BLOCK DIAGRAM OF RC0



### FIGURE 6-12:

#### BLOCK DIAGRAM OF RC2 AND RC3



#### 13.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits of the T1CON register control the prescaler counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

#### 13.4 Timer1 Operation in Asynchronous Counter Mode

If the control bit T1SYNC of the T1CON register is set, the external clock input is not synchronized. The timer increments asynchronously to the internal phase clocks. If external clock source is selected then the timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Section 13.4.1 "Reading and Writing Timer1 in Asynchronous Counter Mode").

Note: When switching from synchronous to asynchronous operation, it is possible to skip an increment. When switching from asynchronous to synchronous operation, it is possible to produce an additional increment.

#### 13.4.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TMR1L register pair.

#### 13.5 Timer1 Gate

Timer1 can be configured to count freely or the count can be enabled and disabled using Timer1 gate circuitry. This is also referred to as Timer1 gate count enable.

Timer1 gate can also be driven by multiple selectable sources.

#### 13.5.1 TIMER1 GATE COUNT ENABLE

The Timer1 gate is enabled by setting the TMR1GE bit of the T1GCON register. The polarity of the Timer1 gate is configured using the T1GPOL bit of the T1GCON register.

When Timer1 Gate  $(\overline{T1G})$  input is active, Timer1 will increment on the rising edge of the Timer1 clock source. When Timer1 gate input is inactive, no incrementing will occur and Timer1 will hold the current count. See Figure 13-3 for timing details.

| TABLE 13-3: | TIMER1 GATE ENABLE |
|-------------|--------------------|
|             | SELECTIONS         |

| T1CLK      | T1GPOL | T1G | Timer1 Operation |
|------------|--------|-----|------------------|
| $\uparrow$ | 0      | 0   | Counts           |
| $\uparrow$ | 0      | 1   | Holds Count      |
| $\uparrow$ | 1      | 0   | Holds Count      |
| $\uparrow$ | 1      | 1   | Counts           |

#### 13.5.2 TIMER1 GATE SOURCE SELECTION

The Timer1 gate source can be selected from one of four different sources. Source selection is controlled by the T1GSS bits of the T1GCON register. The polarity for each available source is also selectable. Polarity selection is controlled by the T1GPOL bit of the T1GCON register.

TABLE 13-4: TIMER1 GATE SOURCES

| T1GSS | Timer1 Gate Source                                                    |
|-------|-----------------------------------------------------------------------|
| 00    | Timer1 Gate Pin                                                       |
| 01    | Overflow of Timer0<br>(TMR0 increments from FFh to 00h)               |
| 10    | Timer2 match PR2<br>(TMR2 increments to match PR2)                    |
| 11    | Count Enabled by WDT Overflow<br>(Watchdog Time-out interval expired) |

#### 15.3.2 PWM PERIOD

The PWM period is specified by the PR2 register of Timer2. The PWM period can be calculated using the formula of Equation 15-1.

#### EQUATION 15-1: PWM PERIOD

 $PWM Period = [(PR2) + 1] \bullet 4 \bullet Tosc \bullet$ (TMR2 Prescale Value)

**Note:** Tosc = 1/Fosc

When TMR2 is equal to PR2, the following three events occur on the next increment cycle:

- TMR2 is cleared
- The CCP1 pin is set. (Exception: If the PWM duty cycle = 0%, the pin will not be set.)
- The PWM duty cycle is latched from CCPR1L into CCPR1H.

| Note: | The     | Timer2    | postscaler   | (ref    | er to    |
|-------|---------|-----------|--------------|---------|----------|
|       | Section | on 14.1"  | Timer2 Ope   | ration" | ) is not |
|       | used    | in the de | etermination | of the  | PWM      |
|       | freque  | equency.  |              |         |          |

#### 15.3.3 PWM DUTY CYCLE

The PWM duty cycle is specified by writing a 10-bit value to multiple registers: CCPR1L register and DC1 and B1 bits of the CCP1CON register. The CCPR1L contains the eight MSbs and the DC1 and B1 bits of the CCP1CON register contain the two LSbs. CCPR1L and DC1 and B1 bits of the CCP1CON register can be written to at any time. The duty cycle value is not latched into CCPR1H until after the period completes (i.e., a match between PR2 and TMR2 registers occurs). While using the PWM, the CCPR1H register is read-only.

Equation 15-2 is used to calculate the PWM pulse width.

Equation 15-3 is used to calculate the PWM duty cycle ratio.

#### EQUATION 15-2: PULSE WIDTH

 $Pulse Width = (CCPR1L:CCP1CON < 5:4>) \bullet$ 

TOSC • (TMR2 Prescale Value)

Note: Tosc = 1/Fosc

#### EQUATION 15-3: DUTY CYCLE RATIO

Duty Cycle Ratio =  $\frac{(CCPR1L:CCP1CON < 5:4>)}{4(PR2 + 1)}$ 

The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation.

The 8-bit timer TMR2 register is concatenated with either the 2-bit internal system clock (Fosc), or two bits of the prescaler, to create the 10-bit time base. The system clock is used if the Timer2 prescaler is set to 1:1.

When the 10-bit time base matches the CCPR1H and 2-bit latch, then the CCP1 pin is cleared (refer to Figure 15-3).

### 17.0 SSP MODULE OVERVIEW

The Synchronous Serial Port (SSP) module is a serial interface useful for communicating with other peripherals or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D converters, etc. The SSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I<sup>2</sup>C)

#### 17.1 SPI Mode

The SPI mode allows eight bits of data to be synchronously transmitted and received, simultaneously. The SSP module can be operated in one of two SPI modes:

- Master mode
- Slave mode

SPI is a full-duplex protocol, with all communication being bidirectional and initiated by a master device. All clocking is provided by the master device and all bits are transmitted, MSb first. Care must be taken to ensure that all devices on the SPI bus are setup to allow all controllers to send and receive data at the same time. A typical SPI connection between microcontroller devices is shown in Figure 17-1. Addressing of more than one slave device is accomplished via multiple hardware slave select lines. External hardware and additional I/O pins must be used to support multiple slave select addressing. This prevents extra overhead in software for communication.

For SPI communication, typically three pins are used:

- Serial Data Out (SDO)
- Serial Data In (SDI)
- Serial Clock (SCK)

Additionally, a fourth pin may be used when in a Slave mode of operation:

Slave Select (SS)





#### 17.2.2 START AND STOP CONDITIONS

During times of no data transfer (Idle time), both the clock line (SCL) and the data line (SDA) are pulled high through external pull-up resistors. The Start and Stop conditions determine the start and stop of data transmission. The Start condition is defined as a high-to-low transition of the SDA line while SCL is high. The Stop condition is defined as a low-to-high transition of the SDA line while SCL is high.

Figure 17-9 shows the Start and Stop conditions. A master device generates these conditions for starting and terminating data transfer. Due to the definition of the Start and Stop conditions, when data is being transmitted, the SDA line can only change state when the SCL line is low.





#### 17.2.3 ACKNOWLEDGE

After the valid reception of an address or data byte, the hardware automatically will generate the Acknowledge (ACK) pulse and load the SSPBUF register with the received value currently in the SSPSR register. There are certain conditions that will cause the SSP module not to generate this ACK pulse. They include any or all of the following:

- The Buffer Full bit, BF of the SSPSTAT register, was set before the transfer was received.
- The SSP Overflow bit, SSPOV of the SSPCON register, was set before the transfer was received.
- The SSP module is being operated in Firmware Master mode.

In such a case, the SSPSR register value is not loaded into the SSPBUF, but bit SSPIF of the PIR1 register is set. Table 17-2 shows the results of when a data transfer byte is received, given the status of bits BF and SSPOV. Flag bit BF is cleared by reading the SSPBUF register, while bit SSPOV is cleared through software.

| Status Bits as Data<br>Transfer is Received |       | $SSPSR \to SSPBUF$ | Generate ACK | Set bit SSPIF<br>(SSP Interrupt occurs |  |
|---------------------------------------------|-------|--------------------|--------------|----------------------------------------|--|
| BF                                          | SSPOV |                    | Fuise        | if enabled)                            |  |
| 0                                           | 0     | Yes                | Yes          | Yes                                    |  |
| 1                                           | 0     | No                 | No           | Yes                                    |  |
| 1                                           | 1     | No                 | No           | Yes                                    |  |
| 0                                           | 1     | No                 | No           | Yes                                    |  |

#### TABLE 17-2: DATA TRANSFER RECEIVED BYTE ACTIONS

Note 1: Shaded cells show the conditions where the user software did not properly clear the overflow condition.



| RETFIE           | Return from Interrupt                                                                                                                                                                                                |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [ label ] RETFIE                                                                                                                                                                                                     |
| Operands:        | None                                                                                                                                                                                                                 |
| Operation:       | $\begin{array}{l} TOS \to PC, \\ 1 \to GIE \end{array}$                                                                                                                                                              |
| Status Affected: | None                                                                                                                                                                                                                 |
| Description:     | Return from Interrupt. Stack is<br>POPed and Top-of-Stack (TOS) is<br>loaded in the PC. Interrupts are<br>enabled by setting Global<br>Interrupt Enable bit, GIE (INT-<br>CON<7>). This is a 2-cycle<br>instruction. |
| Words:           | 1                                                                                                                                                                                                                    |
| Cycles:          | 2                                                                                                                                                                                                                    |
| Example:         | RETFIE                                                                                                                                                                                                               |
|                  | After Interrupt<br>PC = TOS<br>GIE = 1                                                                                                                                                                               |

| RETLW            | Return with literal in W                                                                                                                                                                                                        |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] RETLW k                                                                                                                                                                                                        |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                                                                                                                                               |  |  |  |
| Operation:       | $k \rightarrow (W);$<br>TOS $\rightarrow$ PC                                                                                                                                                                                    |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                            |  |  |  |
| Description:     | The W register is loaded with the<br>8-bit literal 'k'. The program<br>counter is loaded from the top of<br>the stack (the return address).<br>This is a 2-cycle instruction.                                                   |  |  |  |
| Words:           | 1                                                                                                                                                                                                                               |  |  |  |
| Cycles:          | 2                                                                                                                                                                                                                               |  |  |  |
| Example:         | CALL TABLE;W contains table                                                                                                                                                                                                     |  |  |  |
| TABLE            | <pre>;offset value<br/>;W now has table value<br/>ADDWF PC ;W = offset<br/>RETLW k1 ;Begin table<br/>RETLW k2 ;<br/>RETLW kn ; End of table<br/>Before Instruction<br/>W = 0x07<br/>After Instruction<br/>W = value of k8</pre> |  |  |  |
| RETURN           | Return from Subroutine                                                                                                                                                                                                          |  |  |  |
| Syntax:          | [label] RETURN                                                                                                                                                                                                                  |  |  |  |
| Operands:        | None                                                                                                                                                                                                                            |  |  |  |
| Operation:       | $TOS \rightarrow PC$                                                                                                                                                                                                            |  |  |  |
| Status Affected: | None                                                                                                                                                                                                                            |  |  |  |
| Description:     | Return from subroutine. The stack<br>is POPed and the top of the stack<br>(TOS) is loaded into the program<br>counter. This is a 2-cycle instruc-<br>tion.                                                                      |  |  |  |

#### 23.6 Timing Parameter Symbology

The timing parameter symbols have been created with one of the following formats:

- 1. TppS2ppS
- 2. TppS

| Т       |                                      |     |                |
|---------|--------------------------------------|-----|----------------|
| F       | Frequency                            | Т   | Time           |
| Lowerca | ase letters (pp) and their meanings: |     |                |
| рр      |                                      |     |                |
| сс      | CCP1                                 | OSC | CLKIN          |
| ck      | CLKOUT                               | rd  | RD             |
| CS      | CS                                   | rw  | RD or WR       |
| di      | SDI                                  | SC  | SCK            |
| do      | SDO                                  | SS  | SS             |
| dt      | Data in                              | t0  | ТОСКІ          |
| io      | I/O PORT                             | t1  | T1CKI          |
| mc      | MCLR                                 | wr  | WR             |
| Upperca | ase letters and their meanings:      |     |                |
| S       |                                      |     |                |
| F       | Fall                                 | Р   | Period         |
| Н       | High                                 | R   | Rise           |
| I       | Invalid (High-impedance)             | V   | Valid          |
| L       | Low                                  | Z   | High-impedance |

#### FIGURE 23-2: LOAD CONDITIONS







#### FIGURE 23-17: SPI SLAVE MODE TIMING (CKE = 0)











### 20-Lead Plastic Quad Flat, No Lead Package (ML) - 4x4 mm Body [QFN] With 0.40 mm Contact Length





| RECOMIN | IENDED | LAND | PAT | IERN |
|---------|--------|------|-----|------|
|         |        |      |     |      |

| Units                      |    | MILLIMETERS |      |      |
|----------------------------|----|-------------|------|------|
| Dimension Limits           |    | MIN         | NOM  | MAX  |
| Contact Pitch              | E  | 0.50 BSC    |      |      |
| Optional Center Pad Width  | W2 |             |      | 2.50 |
| Optional Center Pad Length | T2 |             |      | 2.50 |
| Contact Pad Spacing        | C1 |             | 3.93 |      |
| Contact Pad Spacing        | C2 |             | 3.93 |      |
| Contact Pad Width          | X1 |             |      | 0.30 |
| Contact Pad Length         | Y1 |             |      | 0.73 |
| Distance Between Pads      | G  | 0.20        |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2126A