



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                             |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | ST7                                                                  |
| Core Size                  | 8-Bit                                                                |
| Speed                      | 8MHz                                                                 |
| Connectivity               | SCI, SPI                                                             |
| Peripherals                | LVD, POR, PWM, WDT                                                   |
| Number of I/O              | 24                                                                   |
| Program Memory Size        | 16KB (16K x 8)                                                       |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 512 x 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 3.8V ~ 5.5V                                                          |
| Data Converters            | A/D 8x10b                                                            |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 32-LQFP                                                              |
| Supplier Device Package    | -                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f324k4ta |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 10.4.7 Interrupts                                           | 86  |
|-------------------------------------------------------------|-----|
| 10.4.8 Register Description                                 | 87  |
| 10.5.1 Introduction                                         | 90  |
| 10.5.2 Main Features                                        | 90  |
| 10.5.3 General Description                                  | 90  |
| 10.5.5 Low Power Modes                                      | 92  |
| 10.5.6 Interrupts                                           | 99  |
| 10.5.7 Register Description                                 | 100 |
| 10.6 10-BIT A/D CONVERTER (ADC)                             | 106 |
| 10.6.1 Introduction                                         | 106 |
| 10.6.3 Functional Description                               | 100 |
| 10.6.4 Low Power Modes                                      | 107 |
| 10.6.5 Interrupts                                           | 107 |
| 10.6.6 Register Description                                 | 108 |
| 11.1 CPU ADDRESSING MODES                                   | 110 |
| 11.1.1 Inherent                                             | 111 |
| 11.1.2 Immediate                                            | 111 |
| 11.1.3 Direct                                               | 111 |
| 11.1.4 Indexed (No Offset, Short, Long)                     | 111 |
| 11.1.6 Indirect Indexed (Short, Long)                       | 112 |
| 11.1.7 Relative mode (Direct, Indirect)                     | 112 |
| 11.2 INSTRUCTION GROUPS                                     | 113 |
| 12 ELECTRICAL CHARACTERISTICS                               | 116 |
| 12.1 PARAMETER CONDITIONS                                   | 116 |
| 12.1.1 Minimum and Maximum values                           | 116 |
| 12.1.3 Typical values                                       | 116 |
| 12.1.4 Loading capacitor                                    | 116 |
| 12.1.5 Pin input voltage                                    | 116 |
| 12.2 ABSOLUTE MAXIMUM RATINGS                               | 11/ |
| 12.2.1 Voltage Characteristics                              | 117 |
| 12.2.3 Thermal Characteristics                              | 118 |
| 12.3 OPERATING CONDITIONS                                   | 118 |
| 12.3.1 Operating Conditions                                 | 118 |
| 12.4 LVD/AVD CHARACTERISTICS                                | 119 |
| 12.4.1 Operating Conditions with Low Voltage Detector (LVD) | 119 |
| 12.5 SUPPLY CURRENT CHARACTERISTICS                         | 120 |
| 12.5.1 CURRENT CONSUMPTION                                  | 120 |
| 12.5.2 Supply and Clock Managers                            | 122 |
| 12.5.3 On-Chip Peripherals                                  | 123 |

57

# **Table of Contents**

| 15.1.7       16-bit Timer PWM Mode       16         15.1.8       SCI Wrong Break duration       16         15.2       FLASH DEVICES ONLY       16 | ;1<br>;1<br>;1 |
|---------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 15.2.1 Internal RC Operation 16                                                                                                                   | ;1             |
| 16 IMPORTANT NOTES ON ST72F324B FLASH DEVICES:                                                                                                    | 2              |
| 16.1 RESET PIN LOGIC LEVELS 16                                                                                                                    | 2              |
| 16.2 WAKE-UP FROM ACTIVE HALT MODE USING EXTERNAL INTERRUPTS 16                                                                                   | 2              |
| 16.3 PLL JITTER                                                                                                                                   | 2              |
| 16.4 ACTIVE HALT POWER CONSUMPTION 16                                                                                                             | 2              |
| 16.5 TIMER A REGISTERS 16                                                                                                                         | 2              |
| 17 REVISION HISTORY                                                                                                                               | 3              |

To obtain the most recent version of this datasheet, please check at www.st.com>products>technical literature>datasheet.

Please also pay special attention to the Section "KNOWN LIMITATIONS" on page 159.

57

Legend: x=undefined, R/W=read/write

#### Notes:

- 1. The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents.
- 2. The bits associated with unavailable pins must always keep their reset value.
- 3. The Timer A Input Capture 2 pin is not available (not bonded).
  - In Flash devices: The TAIC2HR and TAIC2LR registers are not present. Bit 5 of the TACSR register (ICF2) is forced by hardware to 0. Consequently, the corresponding interrupt cannot be used.
- 4. The Timer A Output Compare 2 pin is not available (not bonded).
  - The TAOC2HR and TAOC2LR Registers are write only, reading them will return undefined values. Bit 4 of the TACSR register (OCF2) is forced by hardware to 0. Consequently, the corresponding interrupt cannot be used.

**Caution:** The TAIC2HR and TAIC2LR registers and the ICF2 and OCF2 flags are not present in Flash devices but are present in the emulator. For compatibility with the emulator, it is recommended to perform a dummy access (read or write) to the TAIC2LR and TAOC2LR registers to clear the interrupt flags.

**47/** 

# **4 FLASH PROGRAM MEMORY**

# 4.1 Introduction

The ST7 dual voltage High Density Flash (HDFlash) is a non-volatile memory that can be electrically erased as a single block or by individual sectors and programmed on a Byte-by-Byte basis using an external  $V_{PP}$  supply.

The HDFlash devices can be programmed and erased off-board (plugged in a programming tool) or on-board using ICP (In-Circuit Programming) or IAP (In-Application Programming).

The array matrix organisation allows each sector to be erased and reprogrammed without affecting other sectors.

# 4.2 Main Features

- Three Flash programming modes:
  - Insertion in a programming tool. In this mode, all sectors including option bytes can be programmed or erased.
  - ICP (In-Circuit Programming). In this mode, all sectors including option bytes can be programmed or erased without removing the device from the application board.
  - IAP (In-Application Programming) In this mode, all sectors except Sector 0, can be programmed or erased without removing the device from the application board and while the application is running.
- ICT (In-Circuit Testing) for downloading and executing user application test patterns in RAM
- Read-out protection
- Register Access Security System (RASS) to prevent accidental programming or erasing

# 4.3 Structure

5/

The Flash memory is organised in sectors and can be used for both code and data storage.

Figure 6. Memory Map and Sector Address

Depending on the overall Flash memory size in the microcontroller device, there are up to three user sectors (see Table 3). Each of these sectors can be erased independently to avoid unnecessary erasing of the whole Flash memory when only a partial erasing is required.

The first two sectors have a fixed size of 4 Kbytes (see Figure 6). They are mapped in the upper part of the ST7 addressing space so the reset and interrupt vectors are located in Sector 0 (F000h-FFFFh).

#### Table 3. Sectors available in Flash devices

| Flash Size (bytes) | Available Sectors |
|--------------------|-------------------|
| 4K                 | Sector 0          |
| 8K                 | Sectors 0,1       |
| > 8K               | Sectors 0,1, 2    |

#### 4.3.1 Read-out Protection

Read-out protection, when selected, provides a protection against Program Memory content extraction and against write access to Flash memory. Even if no protection can be considered as totally unbreakable, the feature provides a very high level of protection for a general purpose microcontroller.

In flash devices, this protection is removed by reprogramming the option. In this case, the entire program memory is first automatically erased.

Read-out protection selection depends on the device type:

- In Flash devices it is enabled and removed through the FMP\_R bit in the option byte.
- In ROM devices it is enabled by mask option specified in the Option List.



# FLASH PROGRAM MEMORY (Cont'd)

# 4.4 ICC Interface

ICC needs a minimum of 4 and up to 6 pins to be connected to the programming tool (see Figure 7). These pins are:

- RESET: device reset
- V<sub>SS</sub>: device power supply ground

## Figure 7. Typical ICC Interface

- ICCCLK: ICC output serial clock pin
- ICCDATA: ICC input/output serial data pin
- ICCSEL/V<sub>PP</sub>: programming voltage
- OSC1(or OSCIN): main clock input for external source (optional)
- V<sub>DD</sub>: application board power supply (optional, see Figure 7, Note 3)



#### Notes:

1. If the ICCCLK or ICCDATA pins are only used as outputs in the application, no signal isolation is necessary. As soon as the Programming Tool is plugged to the board, even if an ICC session is not in progress, the ICCCLK and ICCDATA pins are not available for the application. If they are used as inputs by the application, isolation such as a serial resistor has to implemented in case another device forces the signal. Refer to the Programming Tool documentation for recommended resistor values.

2. During the IC<u>C</u> session, the programming tool must control the RESET pin. This can lead to conflicts between the programming tool and the application reset circuit if it drives more than 5mA at high level (push pull output or pull-up resistor<1K). A schottky diode can be used to isolate the application RESET circuit in this case. When using a classical RC network with R>1K or a reset management IC with open drain output and pull-up resistor>1K, no additional components are needed. In all cases the user must ensure that no external reset is generated by the application during the ICC session.

3. The use of Pin 7 of the ICC connector depends on the Programming Tool architecture. This pin must be connected when using most ST Programming Tools (it is used to monitor the application power supply). Please refer to the Programming Tool manual.

4. Pin 9 has to be connected to the OSC1 or OS-CIN pin of the ST7 when the clock is not available in the application or if the selected clock option is not programmed in the option byte. ST7 devices with multi-oscillator capability need to have OSC2 grounded in this case.



# INTERRUPTS (Cont'd)

# Table 8. Interrupt Mapping

| N° | Source<br>Block | Description                                | Register<br>Label | Priority<br>Order | Exit<br>from<br>HALT/<br>ACTIVE<br>HALT <sup>1)</sup> | Address<br>Vector |
|----|-----------------|--------------------------------------------|-------------------|-------------------|-------------------------------------------------------|-------------------|
|    | RESET           | Reset                                      | NI/A              |                   | yes                                                   | FFFEh-FFFFh       |
|    | TRAP            | Software interrupt                         | 11/7              |                   | no                                                    | FFFCh-FFFDh       |
| 0  | Not used        |                                            |                   |                   |                                                       | FFFAh-FFFBh       |
| 1  | MCC/RTC         | Main clock controller time base interrupt  | MCCSR             | Higher            | yes                                                   | FFF8h-FFF9h       |
| 2  | ei0             | External interrupt port A30                |                   | Priority          | yes                                                   | FFF6h-FFF7h       |
| 3  | ei1             | External interrupt port F20                | NI/A              |                   | yes                                                   | FFF4h-FFF5h       |
| 4  | ei2             | External interrupt port B30                | 11/7              |                   | yes                                                   | FFF2h-FFF3h       |
| 5  | ei3             | External interrupt port B74                |                   |                   | yes                                                   | FFF0h-FFF1h       |
| 6  |                 | Not used                                   |                   |                   |                                                       | FFEEh-FFEFh       |
| 7  | SPI             | SPI peripheral interrupts                  |                   | ▼                 | yes                                                   | FFECh-FFEDh       |
| 8  | TIMER A         | TIMER A peripheral interrupts TAS          |                   |                   | no                                                    | FFEAh-FFEBh       |
| 9  | TIMER B         | TIMER B peripheral interrupts TBSR         |                   |                   | no                                                    | FFE8h-FFE9h       |
| 10 | SCI             | SCI Peripheral interrupts SC               |                   | Lower             | no                                                    | FFE6h-FFE7h       |
| 11 | AVD             | Auxiliary Voltage detector interrupt SICSR |                   | Priority          | no                                                    | FFE4h-FFE5h       |

## Notes:

1. In Flash devices only a RESET or MCC/RTC interrupt can be used to wake-up from Active Halt mode.

# 7.6 EXTERNAL INTERRUPTS

#### 7.6.1 I/O Port Interrupt Sensitivity

The external interrupt sensitivity is controlled by the IPA, IPB and ISxx bits of the EICR register (Figure 21). This control allows to have up to 4 fully independent external interrupt source sensitivities.

Each external interrupt source can be generated on four (or five) different events on the pin:

- Falling edge
- Rising edge
- Falling and rising edge

- Falling edge and low level
- Rising edge and high level (only for ei0 and ei2)

To guarantee correct functionality, the sensitivity bits in the EICR register can be modified only when the I1 and I0 bits of the CC register are both set to 1 (level 3). This means that interrupts must be disabled before changing sensitivity.

The pending interrupts are cleared by writing a different value in the ISx[1:0], IPA or IPB bits of the EICR.



# POWER SAVING MODES (Cont'd)

# 8.4 ACTIVE-HALT AND HALT MODES

ACTIVE-HALT and HALT modes are the two lowest power consumption modes of the MCU. They are both entered by executing the 'HALT' instruction. The decision to enter either in ACTIVE-HALT or HALT mode is given by the MCC/RTC interrupt enable flag (OIE bit in MCCSR register).

| MCCSR<br>OIE bit | Power Saving Mode entered when HALT<br>instruction is executed |
|------------------|----------------------------------------------------------------|
| 0                | HALT mode                                                      |
| 1                | ACTIVE-HALT mode                                               |

# 8.4.1 ACTIVE-HALT MODE

ACTIVE-HALT mode is the lowest power consumption mode of the MCU with a real time clock available. It is entered by executing the 'HALT' instruction when the OIE bit of the Main Clock Controller Status register (MCCSR) is set (see Section 10.2 on page 56 for more details on the MCCSR register).

The MCU can exit ACTIVE-HALT mode on reception of either an MCC/RTC interrupt, a specific interrupt (see Table 8, "Interrupt Mapping," on page 36) or a RESET. When exiting ACTIVE-HALT mode by means of an interrupt, no 256 or 4096 CPU cycle delay occurs. The CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see Figure 26). When entering ACTIVE-HALT mode, the I[1:0] bits in the CC register are forced to '10b' to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately.

In ACTIVE-HALT mode, only the main oscillator and its associated counter (MCC/RTC) are running to keep a wake-up time base. All other peripherals are not clocked except those which get their clock supply from another clock generator (such as external or auxiliary oscillator).

The safeguard against staying locked in ACTIVE-HALT mode is provided by the oscillator interrupt.

**Note:** As soon as the interrupt capability of one of the oscillators is selected (MCCSR.OIE bit set), entering ACTIVE-HALT mode while the Watchdog is active does not generate a RESET.

This means that the device cannot spend more than a defined delay in this power saving mode.

**CAUTION:** When exiting ACTIVE-HALT mode following an interrupt, OIE bit of MCCSR register must not be cleared before  $t_{DELAY}$  after the interrupt occurs ( $t_{DELAY}$  = 256 or 4096  $t_{CPU}$  delay de-

pending on option byte). Otherwise, the ST7 enters HALT mode for the remaining  $t_{\text{DELAY}}$  period.

#### Figure 25. ACTIVE-HALT Timing Overview



#### Figure 26. ACTIVE-HALT Mode Flow-chart



#### Notes:

1. This delay occurs only if the MCU exits ACTIVE-HALT mode by means of a RESET.

2. Peripheral clocked with an external clock source can still be active.

3. Only the MCC/RTC interrupt and some specific interrupts can exit the MCU from ACTIVE-HALT mode (such as external interrupt). Refer to Table 8, "Interrupt Mapping," on page 36 for more details.

4. Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and restored when the CC register is popped.



# 16-BIT TIMER (Cont'd)

57

# Figure 42. Output Compare Timing Diagram, f<sub>TIMER</sub> =f<sub>CPU</sub>/2

| COUNTER REGISTER                                                                                 |      |
|--------------------------------------------------------------------------------------------------|------|
| OUTPUT COMPARE REGISTER <i>i</i> (OCR <i>i</i> )<br>OUTPUT COMPARE FLAG <i>i</i> (OCF <i>i</i> ) | 2ED3 |
| OCMP <i>i</i> PIN (OLVL <i>i</i> =1)                                                             |      |

# Figure 43. Output Compare Timing Diagram, f<sub>TIMER</sub> =f<sub>CPU</sub>/4

| INTERNAL CPU CLOCK<br>TIMER CLOCK<br>COUNTER REGISTER<br>OUTPUT COMPARE REGISTER <i>i</i> (OCR <i>i</i> )<br>COMPARE REGISTER <i>i</i> LATCH<br>OUTPUT COMPARE FLAG <i>i</i> (OCF <i>i</i> ) | 1000000000000000000000000000000000000 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|
| OCMP/ PIN (OLVLi=1)                                                                                                                                                                          |                                       |

#### **16-BIT TIMER** (Cont'd)

#### 10.3.3.6 Pulse Width Modulation Mode

Pulse Width Modulation (PWM) mode enables the generation of a signal with a frequency and pulse length determined by the value of the OC1R and OC2R registers.

Pulse Width Modulation mode uses the complete Output Compare 1 function plus the OC2R register, and so this functionality can not be used when PWM mode is activated.

In PWM mode, double buffering is implemented on the output compare registers. Any new values written in the OC1R and OC2R registers are taken into account only at the end of the PWM period (OC2) to avoid spikes on the PWM output pin (OCMP1).

#### Procedure

To use pulse width modulation mode:

- 1. Load the OC2R register with the value corresponding to the period of the signal using the formula in the opposite column.
- 2. Load the OC1R register with the value corresponding to the period of the pulse if (OLVL1=0 and OLVL2=1) using the formula in the opposite column.
- 3. Select the following in the CR1 register:
  - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC1R register.
  - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC2R register.
- 4. Select the following in the CR2 register:
  - Set OC1E bit: the OCMP1 pin is then dedicated to the output compare 1 function.
  - Set the PWM bit.
  - Select the timer clock (CC[1:0]) (see Table 16 Clock Control Bits).



If OLVL1=1 and OLVL2=0 the length of the positive pulse is the difference between the OC2R and OC1R registers.

If OLVL1=OLVL2 a continuous signal will be seen on the OCMP1 pin.

The OC*i*R register value required for a specific timing application can be calculated using the following formula:

$$OC/R Value = \frac{t \cdot f_{CPU}}{PRESC} - 5$$

Where:

t = Signal or pulse period (in seconds)

 $f_{CPU} = CPU \operatorname{clock} \operatorname{frequency} (\operatorname{in} \operatorname{hertz})$ 

PRESC = Timer prescaler factor (2, 4 or 8 depending on CC[1:0] bits, see Table 16)

If the timer clock is an external clock the formula is:

$$OC/R = t * f_{EXT} - 5$$

Where:

t

= Signal or pulse period (in seconds)

f<sub>EXT</sub> = External timer clock frequency (in hertz)

The Output Compare 2 event causes the counter to be initialized to FFFCh (See Figure 45)

#### Notes:

- 1. After a write instruction to the OC*i*HR register, the output compare function is inhibited until the OC*i*LR register is also written.
- 2. The OCF1 and OCF2 bits cannot be set by hardware in PWM mode therefore the Output Compare interrupt is inhibited.
- 3. The ICF1 bit is set by hardware when the counter reaches the OC2R value and can produce a timer interrupt if the ICIE bit is set and the I bit is cleared.
- 4. In PWM mode the ICAP1 pin can not be used to perform input capture because it is disconnected to the timer. The ICAP2 pin can be used to perform input capture (ICF2 can be set and IC2R can be loaded) but the user must take care that the counter is reset each period and ICF1 can also generates interrupt if ICIE is set.
- 5. When the Pulse Width Modulation (PWM) and One Pulse Mode (OPM) bits are both set, the PWM mode is the only active one.
- 6. In Flash devices, the TAOC2HR, TAOC2LR registers in Timer A are "write only". A read operation returns an undefined value.

7. In Flash devices, the ICAP2 registers (TAIC2HR, TAIC2LR) are not available in Timer A. The ICF2 bit is forced by hardware to 0.



# 16-BIT TIMER (Cont'd)

## 10.3.4 Low Power Modes

| Mode  | Description                                                                                                                                                                                                                                                                                                                                  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WAIT  | No effect on 16-bit Timer.                                                                                                                                                                                                                                                                                                                   |
| VV/TI | Timer interrupts cause the device to exit from WAIT mode.                                                                                                                                                                                                                                                                                    |
|       | 16-bit Timer registers are frozen.                                                                                                                                                                                                                                                                                                           |
| HALT  | In HALT mode, the counter stops counting until Halt mode is exited. Counting resumes from the previous count when the MCU is woken up by an interrupt with "exit from HALT mode" capability or from the counter reset value when the MCU is woken up by a RESET.                                                                             |
|       | If an input capture event occurs on the ICAP <i>i</i> pin, the input capture detection circuitry is armed. Consequently, when the MCU is woken up by an interrupt with "exit from HALT mode" capability, the ICF <i>i</i> bit is set, and the counter value present when exiting from HALT mode is captured into the IC <i>i</i> R register. |

#### 10.3.5 Interrupts

57/

| Interrupt Event                                    |       | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt |
|----------------------------------------------------|-------|--------------------------|----------------------|----------------------|
| Input Capture 1 event/Counter reset in PWM mode    | ICF1  |                          | Yes                  | No                   |
| Input Capture 2 event                              | ICF2* | ICIL                     | Yes                  | No                   |
| Output Compare 1 event (not available in PWM mode) | OCF1  |                          | Yes                  | No                   |
| Output Compare 2 event (not available in PWM mode) | OCF2* | CF2*                     |                      | No                   |
| Timer Overflow event                               |       | TOIE                     | Yes                  | No                   |

**Note:** The 16-bit Timer interrupt events are connected to the same interrupt vector (see Interrupts chapter). These events generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction).

\* In Flash devices, the ICF2 and OCF2 bits are forced by hardware to 0 in Timer A, hence there is no interrupt event for these flags.

#### 10.3.6 Summary of Timer modes

| MODES                       | TIMER RESOURCES                   |                                    |                  |                         |  |  |
|-----------------------------|-----------------------------------|------------------------------------|------------------|-------------------------|--|--|
| MODES                       | Input Capture 1 Input Capture 2 0 |                                    | Output Compare 1 | Output Compare 2        |  |  |
| Input Capture (1 and/or 2)  | Yes                               | Yes <sup>2)5)</sup>                | Yes              | Yes <sup>4)</sup>       |  |  |
| Output Compare (1 and/or 2) | Yes                               | Yes <sup>5)</sup>                  | Yes              | Yes <sup>4)</sup>       |  |  |
| One Pulse Mode              | No                                | Not<br>Recommended <sup>1)5)</sup> | No               | Partially <sup>2)</sup> |  |  |
| PWM Mode                    | No                                | Not<br>Recommended <sup>3)5)</sup> | No               | No                      |  |  |

1) See note 4 in Section 10.3.3.5 One Pulse Mode

- 2) See note 5 and 6 in Section 10.3.3.5 One Pulse Mode
- 3) See note 4 in Section 10.3.3.6 Pulse Width Modulation Mode
- 4) In Flash devices, the TAOC2HR, TAOC2LR registers are write only in Timer A. Output Compare 2 event cannot be generated, OCF2 is forced by hardware to 0.
- 5) In Flash devices, Input Capture 2 is not implemented in Timer A. ICF2 bit is forced by hardware to 0.

# SERIAL PERIPHERAL INTERFACE (Cont'd)

#### 10.4.3.3 Master Mode Operation

In master mode, the serial clock is output on the SCK pin. The clock frequency, polarity and phase are configured by software (refer to the description of the SPICSR register).

**Note:** The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL=1 or pulling down SCK if CPOL=0).

To operate the SPI in master mode, perform the following steps in order (if the SPICSR register is not written first, the SPICR register setting (MSTR bit) may be not taken into account):

1. Write to the SPICR register:

- Select the clock frequency by configuring the SPR[2:0] bits.
- Select the clock polarity and clock phase by configuring the CPOL and CPHA bits. Figure 50 shows the four possible configurations.
   Note: The slave must have the same CPOL and CPHA settings as the master.
- 2. Write to the SPICSR register:
  - Either set the SSM bit and set the SSI bit or clear the SSM bit and tie the SS pin high for the complete byte transmit sequence.
- 3. Write to the SPICR register:
  - Set the MSTR and SPE bits
     <u>Note</u>: MSTR and SPE bits remain set only if SS is high).

The transmit sequence begins when software writes a byte in the SPIDR register.

#### 10.4.3.4 Master Mode Transmit Sequence

When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the MOSI pin most significant bit first.

When data transfer is complete:

- The SPIF bit is set by hardware
- An interrupt request is generated if the SPIE bit is set and the interrupt mask in the CCR register is cleared.

Clearing the SPIF bit is performed by the following software sequence:

- 1. An access to the SPICSR register while the SPIF bit is set
- 2. A read to the SPIDR register.

**Note:** While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

#### 10.4.3.5 Slave Mode Operation

In slave mode, the serial clock is received on the SCK pin from the master device.

To operate the SPI in slave mode:

- 1. Write to the SPICSR register to perform the following actions:
  - Select the clock polarity and clock phase by configuring the CPOL and CPHA bits (see Figure 50).
     Note: The slave must have the same CPOL and CPHA settings as the master.
  - Manage the SS pin as described in Section 10.4.3.2 and Figure 48. If CPHA=1 SS must be held low continuously. If CPHA=0 SS must be held low during byte transmission and pulled up between each byte to let the slave write in the shift register.
- 2. Write to the SPICR register to clear the MSTR bit and set the SPE bit to enable the SPI I/O functions.

#### 10.4.3.6 Slave Mode Transmit Sequence

When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the MISO pin most significant bit first.

The transmit sequence begins when the slave device receives the clock signal and the most significant bit of the data on its MOSI pin.

When data transfer is complete:

- The SPIF bit is set by hardware
- An interrupt request is generated if SPIE bit is set and interrupt mask in the CCR register is cleared.

Clearing the SPIF bit is performed by the following software sequence:

1. An access to the SPICSR register while the SPIF bit is set.

2. A write or a read to the SPIDR register.

**Notes:** While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

The SPIF bit can be cleared during a second transmission; however, it must be cleared before the second SPIF bit in order to prevent an Overrun condition (see Section 10.4.5.2).



# SERIAL PERIPHERAL INTERFACE (Cont'd)

### **CONTROL/STATUS REGISTER (SPICSR)**

Read/Write (some bits Read Only) Reset Value: 0000 0000 (00h)

| 7    |      |     |      |   |     | 0   |     |
|------|------|-----|------|---|-----|-----|-----|
| SPIF | WCOL | OVR | MODF | - | SOD | SSM | SSI |

Bit 7 = **SPIF** Serial Peripheral Data Transfer Flag (Read only).

This bit is set by hardware when a transfer has been completed. An interrupt is generated if SPIE=1 in the SPICR register. It is cleared by a software sequence (an access to the SPICSR register followed by a write or a read to the SPIDR register).

- 0: Data transfer is in progress or the flag has been cleared.
- 1: Data transfer between the device and an external device has been completed.

**Note:** While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

#### Bit 6 = WCOL Write Collision status (Read only).

This bit is set by hardware when a write to the SPIDR register is done during a transmit sequence. It is cleared by a software sequence (see Figure 51).

0: No write collision occurred

1: A write collision has been detected

#### Bit 5 = OVR SPI Overrun error (Read only).

This bit is set by hardware when the byte currently being received in the shift register is ready to be transferred into the SPIDR register while SPIF = 1 (See Section 10.4.5.2). An interrupt is generated if SPIE = 1 in SPICR register. The OVR bit is cleared by software reading the SPICSR register. 0: No overrun error

1: Overrun error detected

# Bit 4 = **MODF** Mode Fault flag (Read only).

This bit is set by hardware when the SS pin is pulled low in master mode (see Section 10.4.5.1 Master Mode Fault (MODF)). An SPI interrupt can be generated if SPIE=1 in the SPICSR register. This bit is cleared by a software sequence (An access to the SPICR register while MODF=1 followed by a write to the SPICR register).

0: No master mode fault detected

1: A fault in master mode has been detected

Bit 3 = Reserved, must be kept cleared.

#### Bit 2 = SOD SPI Output Disable.

This bit is set and cleared by software. When set, it disables the alternate function of the SPI output (MOSI in master mode / MISO in slave mode) 0: SPI output enabled (if SPE=1) 1: SPI output disabled

Bit 1 = **SSM** SS Management.

This bit is set and cleared by software. When set, it disables the alternate function of the SPI SS pin and uses the SSI bit value instead. See Section 10.4.3.2 Slave Select Management.

- 0: Hardware management (SS managed by external pin)
- 1: Software management (internal SS signal controlled by SSI bit. External SS pin free for general-purpose I/O)

Bit 0 = SSI <u>SS</u> Internal Mode.

This bit is set and cleared by software. It acts as a 'chip select' by controlling the level of the  $\overline{SS}$  slave select signal when the SSM bit is set.

0: Slave selected

1: Slave deselected

# DATA I/O REGISTER (SPIDR)

Read/Write

Reset Value: Undefined

| 1  |    |    |    |    |    |    | 0  |
|----|----|----|----|----|----|----|----|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

The SPIDR register is used to transmit and receive data on the serial bus. In a master device, a write to this register will initiate transmission/reception of another byte.

**Notes:** During the last clock cycle the SPIF bit is set, a copy of the received data byte in the shift register is moved to a buffer. When the user reads the serial peripheral data I/O register, the buffer is actually being read.

While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

**Warning:** A write to the SPIDR register places data directly into the shift register for transmission.

A read to the SPIDR register returns the value located in the buffer and not the content of the shift register (see Figure 46).



# SERIAL PERIPHERAL INTERFACE (Cont'd)

57

Table 19. SPI Register Map and Reset Values

| Address<br>(Hex.) | Register<br>Label | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------------------|-------------------|------|------|------|------|------|------|------|------|
| 0021h             | SPIDR             | MSB  |      |      |      |      |      |      | LSB  |
| 002111            | Reset Value       | х    | х    | х    | х    | х    | х    | х    | х    |
| 00006             | SPICR             | SPIE | SPE  | SPR2 | MSTR | CPOL | CPHA | SPR1 | SPR0 |
| 002211            | Reset Value       | 0    | 0    | 0    | 0    | х    | х    | х    | х    |
| 00226             | SPICSR            | SPIF | WCOL | OR   | MODF |      | SOD  | SSM  | SSI  |
| 002311            | Reset Value       | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

# SERIAL COMMUNICATIONS INTERFACE (Cont'd)

# **Framing Error**

A framing error is detected when:

- The stop bit is not recognized on reception at the expected time, following either a de-synchronization or excessive noise.
- A break is received.

When the framing error is detected:

- the FE bit is set by hardware
- Data is transferred from the Shift register to the SCIDR register.
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.

The FE bit is reset by a SCISR register read operation followed by a SCIDR register read operation.

# 10.5.4.4 Conventional Baud Rate Generation

The baud rate for the receiver and transmitter (Rx and Tx) are set independently and calculated as follows:

$$Tx = \frac{f_{CPU}}{(16*PR)*TR} \qquad Rx = \frac{f_{CPU}}{(16*PR)*RR}$$

with:

PR = 1, 3, 4 or 13 (see SCP[1:0] bits) TR = 1, 2, 4, 8, 16, 32, 64,128 (see SCT[2:0] bits) RR = 1, 2, 4, 8, 16, 32, 64,128 (see SCR[2:0] bits)

All these bits are in the SCIBRR register.

**Example:** If  $f_{CPU}$  is 8 MHz (normal mode) and if PR = 13 and TR = RR = 1, the transmit and receive baud rates are 38400 baud.

**Note:** The baud rate registers MUST NOT be changed while the transmitter or the receiver is enabled.

# 10.5.4.5 Extended Baud Rate Generation

The extended prescaler option gives a very fine tuning on the baud rate, using a 255 value prescaler, whereas the conventional Baud Rate Generator retains industry standard software compatibility.

The extended baud rate generator block diagram is described in the Figure 3.

The output clock rate sent to the transmitter or to the receiver is the output from the 16 divider divided by a factor ranging from 1 to 255 set in the SCI-ERPR or the SCIETPR register. **Note:** the extended prescaler is activated by setting the SCIETPR or SCIERPR register to a value other than zero. The baud rates are calculated as follows:

$$Tx = \frac{f_{CPU}}{16 \cdot ETPR^{*}(PR^{*}TR)} Rx = \frac{f_{CPU}}{16 \cdot ERPR^{*}(PR^{*}RR)}$$

with:

ETPR = 1,..,255 (see SCIETPR register)

ERPR = 1,.. 255 (see SCIERPR register)

# 10.5.4.6 Receiver Muting and Wake-up Feature

In multiprocessor configurations it is often desirable that only the intended message recipient should actively receive the full message contents, thus reducing redundant SCI service overhead for all non addressed receivers.

The non addressed devices may be placed in sleep mode by means of the muting function.

Setting the RWU bit by software puts the SCI in sleep mode:

All the reception status bits can not be set.

All the receive interrupts are inhibited.

A muted receiver may be awakened by one of the following two ways:

- by Idle Line detection if the WAKE bit is reset,

- by Address Mark detection if the WAKE bit is set.

Receiver wakes-up by Idle Line detection when the Receive line has recognized an Idle Frame. Then the RWU bit is reset by hardware but the IDLE bit is not set.

Receiver wakes-up by Address Mark detection when it received a "1" as the most significant bit of a word, thus indicating that the message is an address. The reception of this particular word wakes up the receiver, resets the RWU bit and sets the RDRF bit, which allows the receiver to receive this word normally and to use it as an address word.

**CAUTION**: In Mute mode, do not write to the SCICR2 register. If the SCI is in Mute mode during the read operation (RWU = 1) and a address mark wake up event occurs (RWU is reset) before the write operation, the RWU bit is set again by this write operation. Consequently the address byte is lost and the SCI is not woken up from Mute mode.



# INSTRUCTION SET OVERVIEW (Cont'd)

| Mnemo | Description               | Function/Example    | Dst    | Src | Ĩ | 11 | Н | 10 | Ν | Z | С |
|-------|---------------------------|---------------------|--------|-----|---|----|---|----|---|---|---|
| ADC   | Add with Carry            | A=A+M+C             | А      | М   |   |    | Н |    | Ν | Ζ | С |
| ADD   | Addition                  | A = A + M           | А      | М   |   |    | Н |    | Ν | Ζ | С |
| AND   | Logical And               | A = A . M           | А      | М   |   |    |   |    | Ν | Ζ |   |
| BCP   | Bit compare A, Memory     | tst (A . M)         | А      | М   |   |    |   |    | Ν | Ζ |   |
| BRES  | Bit Reset                 | bres Byte, #3       | М      |     |   |    |   |    |   |   |   |
| BSET  | Bit Set                   | bset Byte, #3       | М      |     |   |    |   |    |   |   |   |
| BTJF  | Jump if bit is false (0)  | btjf Byte, #3, Jmp1 | М      |     |   |    |   |    |   |   | С |
| BTJT  | Jump if bit is true (1)   | btjt Byte, #3, Jmp1 | М      |     |   |    |   |    |   |   | С |
| CALL  | Call subroutine           |                     |        |     |   |    |   |    |   |   |   |
| CALLR | Call subroutine relative  |                     |        |     |   |    |   |    |   |   |   |
| CLR   | Clear                     |                     | reg, M |     |   |    |   |    | 0 | 1 |   |
| CP    | Arithmetic Compare        | tst(Reg - M)        | reg    | М   |   |    |   |    | Ν | Ζ | С |
| CPL   | One Complement            | A = FFH-A           | reg, M |     |   |    |   |    | Ν | Ζ | 1 |
| DEC   | Decrement                 | dec Y               | reg, M |     |   |    |   |    | Ν | Ζ |   |
| HALT  | Halt                      |                     |        |     |   | 1  |   | 0  |   |   |   |
| IRET  | Interrupt routine return  | Pop CC, A, X, PC    |        |     |   | 11 | Н | 10 | Ν | Ζ | С |
| INC   | Increment                 | inc X               | reg, M |     |   |    |   |    | Ν | Ζ |   |
| JP    | Absolute Jump             | jp [TBL.w]          |        |     |   |    |   |    |   |   |   |
| JRA   | Jump relative always      |                     |        |     |   |    |   |    |   |   |   |
| JRT   | Jump relative             |                     |        |     |   |    |   |    |   |   |   |
| JRF   | Never jump                | jrf *               |        |     |   |    |   |    |   |   |   |
| JRIH  | Jump if ext. INT pin = 1  | (ext. INT pin high) |        |     |   |    |   |    |   |   |   |
| JRIL  | Jump if ext. INT pin = 0  | (ext. INT pin low)  |        |     |   |    |   |    |   |   |   |
| JRH   | Jump if H = 1             | H = 1?              |        |     |   |    |   |    |   |   |   |
| JRNH  | Jump if H = 0             | H = 0?              |        |     |   |    |   |    |   |   |   |
| JRM   | Jump if I1:0 = 11         | l1:0 = 11?          |        |     |   |    |   |    |   |   |   |
| JRNM  | Jump if I1:0 <> 11        | l1:0 <> 11?         |        |     |   |    |   |    |   |   |   |
| JRMI  | Jump if N = 1 (minus)     | N = 1?              |        |     |   |    |   |    |   |   |   |
| JRPL  | Jump if N = 0 (plus)      | N = 0?              |        |     |   |    |   |    |   |   |   |
| JREQ  | Jump if Z = 1 (equal)     | Z = 1?              |        |     |   |    |   |    |   |   |   |
| JRNE  | Jump if Z = 0 (not equal) | Z = 0?              |        |     |   |    |   |    |   |   |   |
| JRC   | Jump if C = 1             | C = 1?              |        |     |   |    |   |    |   |   |   |
| JRNC  | Jump if C = 0             | C = 0?              |        |     |   |    |   |    |   |   |   |
| JRULT | Jump if C = 1             | Unsigned <          |        |     |   |    |   |    |   |   |   |
| JRUGE | Jump if $C = 0$           | Jmp if unsigned >=  |        |     |   |    |   |    |   |   |   |
| JRUGT | Jump if $(C + Z = 0)$     | Unsigned >          |        |     |   |    |   |    |   |   |   |



# INSTRUCTION SET OVERVIEW (Cont'd)

57

| Mnemo | Description            | Function/Example    | Dst     | Src     | ſ | 11 | Н | 10 | Ν | Ζ | С |
|-------|------------------------|---------------------|---------|---------|---|----|---|----|---|---|---|
| JRULE | Jump if $(C + Z = 1)$  | Unsigned <=         |         |         | Ī |    |   |    |   |   |   |
| LD    | Load                   | dst <= src          | reg, M  | M, reg  |   |    |   |    | Ν | Ζ |   |
| MUL   | Multiply               | X,A = X * A         | A, X, Y | X, Y, A | Ī |    | 0 |    |   |   | 0 |
| NEG   | Negate (2's compl)     | neg \$10            | reg, M  |         | Ī |    |   |    | Ν | Ζ | С |
| NOP   | No Operation           |                     |         |         | Ī |    |   |    |   |   |   |
| OR    | OR operation           | A = A + M           | А       | М       | Ī |    |   |    | Ν | Ζ |   |
| DOD   | Don from the Steel     | pop reg             | reg     | М       | Ī |    |   |    |   |   |   |
| POP   | Pop from the Stack     | pop CC              | CC      | М       | Ī | 11 | Н | 10 | Ν | Ζ | С |
| PUSH  | Push onto the Stack    | push Y              | М       | reg, CC | Ī |    |   |    |   |   |   |
| RCF   | Reset carry flag       | C = 0               |         |         |   |    |   |    |   |   | 0 |
| RET   | Subroutine Return      |                     |         |         | Ē |    |   |    |   |   |   |
| RIM   | Enable Interrupts      | 11:0 = 10 (level 0) |         |         |   | 1  |   | 0  |   |   |   |
| RLC   | Rotate left true C     | C <= A <= C         | reg, M  |         | Ē |    |   |    | Ν | Ζ | С |
| RRC   | Rotate right true C    | C => A => C         | reg, M  |         | Ē |    |   |    | Ν | Ζ | С |
| RSP   | Reset Stack Pointer    | S = Max allowed     |         |         |   |    |   |    |   |   |   |
| SBC   | Substract with Carry   | A = A - M - C       | А       | М       |   |    |   |    | Ν | Ζ | С |
| SCF   | Set carry flag         | C = 1               |         |         |   |    |   |    |   |   | 1 |
| SIM   | Disable Interrupts     | 11:0 = 11 (level 3) |         |         |   | 1  |   | 1  |   |   |   |
| SLA   | Shift left Arithmetic  | C <= A <= 0         | reg, M  |         | Ī |    |   |    | Ν | Ζ | С |
| SLL   | Shift left Logic       | C <= A <= 0         | reg, M  |         | Ī |    |   |    | Ν | Ζ | С |
| SRL   | Shift right Logic      | 0 => A => C         | reg, M  |         | Ī |    |   |    | 0 | Ζ | С |
| SRA   | Shift right Arithmetic | A7 => A => C        | reg, M  |         | Ī |    |   |    | Ν | Ζ | С |
| SUB   | Substraction           | A = A - M           | А       | М       |   |    |   |    | Ν | Ζ | С |
| SWAP  | SWAP nibbles           | A7-A4 <=> A3-A0     | reg, M  |         |   |    |   |    | Ν | Ζ |   |
| TNZ   | Test for Neg & Zero    | tnz lbl1            |         |         | Ē |    |   |    | Ν | Ζ |   |
| TRAP  | S/W trap               | S/W interrupt       |         |         | Ī | 1  |   | 1  |   |   |   |
| WFI   | Wait for Interrupt     |                     |         |         | ľ | 1  |   | 0  |   |   |   |
| XOR   | Exclusive OR           | A = A XOR M         | А       | М       |   |    |   |    | Ν | Z |   |

# **12.12 COMMUNICATION INTERFACE CHARACTERISTICS**

#### 12.12.1 SPI - Serial Peripheral Interface

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$  unless otherwise specified. Data based on design simulation and/or characterisation results, not tested in production.

When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration. Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SS, SCK, MOSI, MISO).

| Symbol                                       | Parameter                    | Conditions                       | Min                             | Max                      | Unit             |
|----------------------------------------------|------------------------------|----------------------------------|---------------------------------|--------------------------|------------------|
| fscк                                         | SPI clock frequency          | Master<br>f <sub>CPU</sub> =8MHz | f <sub>CPU</sub> /128<br>0.0625 | f <sub>CPU</sub> /4<br>2 |                  |
| 1/t <sub>c(SCK)</sub>                        | SFT Clock nequency           | Slave<br>f <sub>CPU</sub> =8MHz  | 0                               | f <sub>CPU</sub> /2<br>4 | WITZ             |
| t <sub>r(SCK)</sub><br>t <sub>f(SCK)</sub>   | SPI clock rise and fall time |                                  | see I/O p                       | oort pin de              | scription        |
| t <sub>su(SS)</sub>                          | SS setup time                | Slave                            | 120                             |                          |                  |
| t <sub>h(SS)</sub>                           | SS hold time                 | Slave                            | 120                             |                          |                  |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time        | Master<br>Slave                  | 100<br>90                       |                          |                  |
| t <sub>su(MI)</sub><br>t <sub>su(SI)</sub>   | Data input setup time        | Master<br>Slave                  | 100<br>100                      |                          |                  |
| t <sub>h(MI)</sub><br>t <sub>h(SI)</sub>     | Data input hold time         | Master<br>Slave                  | 100<br>100                      |                          | ns               |
| t <sub>a(SO)</sub>                           | Data output access time      | Slave                            | 0                               | 120                      |                  |
| t <sub>dis(SO)</sub>                         | Data output disable time     | Slave                            |                                 | 240                      |                  |
| t <sub>v(SO)</sub>                           | Data output valid time       | Slave (after enable adda)        |                                 | 90                       |                  |
| t <sub>h(SO)</sub>                           | Data output hold time        | Slave (alter enable euge)        | 0                               |                          |                  |
| t <sub>v(MO)</sub>                           | Data output valid time       | Master (before capture edge)     | 0.25                            |                          | +                |
| t <sub>h(MO)</sub>                           | Data output hold time        | waster (berore capture edge)     | 0.25                            |                          | <sup>L</sup> CPU |

# Figure 80. SPI Slave Timing Diagram with CPHA=0<sup>1)</sup>



#### Notes:

1. Measurement points are done at CMOS levels:  $0.3xV_{DD}$  and  $0.7xV_{DD}$ .

# **12.13 10-BIT ADC CHARACTERISTICS**

Subject to general operating conditions for V<sub>DD</sub>, f<sub>CPU</sub>, and T<sub>A</sub> unless otherwise specified.

| Symbol            | Parameter                                                                                        | Conditions                             | Min              | Тур     | Мах                            | Unit               |  |
|-------------------|--------------------------------------------------------------------------------------------------|----------------------------------------|------------------|---------|--------------------------------|--------------------|--|
| f <sub>ADC</sub>  | ADC clock frequency                                                                              |                                        | 0.4              |         | 2                              | MHz                |  |
| V <sub>AREF</sub> | Analog reference voltage                                                                         | $0.7*V_{DD} \leq V_{AREF} \leq V_{DD}$ | 3.8              |         | V <sub>DD</sub>                | V                  |  |
| V <sub>AIN</sub>  | Conversion voltage range <sup>1)</sup>                                                           |                                        | V <sub>SSA</sub> |         | V <sub>AREF</sub>              | v                  |  |
|                   | Positive input leakage current for analog                                                        | -40°C≤T <sub>A</sub> ≤+85°C            |                  |         | ±250                           | nA                 |  |
| lkg               | input <sup>2)</sup>                                                                              | +85°C≤T <sub>A</sub> ≤+125°C           |                  |         | ±1                             | μA                 |  |
| R <sub>AIN</sub>  | External input impedance                                                                         |                                        |                  |         | see                            | kΩ                 |  |
| C <sub>AIN</sub>  | External capacitor on analog input                                                               |                                        |                  |         | Figure 83                      | pF                 |  |
| f <sub>AIN</sub>  | Variation freq. of analog input signal                                                           |                                        |                  |         | Figure<br>84 <sup>2)3)4)</sup> | Hz                 |  |
| C <sub>ADC</sub>  | Internal sample and hold capacitor                                                               |                                        |                  | 12      |                                | pF                 |  |
| t <sub>ADC</sub>  | Conversion time (Sample+Hold)<br>f <sub>CPU</sub> =8MHz, SPEED=0 f <sub>ADC</sub> =2MHz          |                                        |                  | 7.5     |                                | μs                 |  |
| t <sub>ADC</sub>  | <ul> <li>No of sample capacitor loading cycles</li> <li>No. of Hold conversion cycles</li> </ul> |                                        |                  | 4<br>11 |                                | 1/f <sub>ADC</sub> |  |

#### Notes:

1. Any added external serial resistor will downgrade the ADC accuracy (especially for resistance greater than  $10k\Omega$ ). Data based on characterization results, not tested in production.

2.For Flash devices: injecting negative current on any of the analog input pins significantly reduces the accuracy of any conversion being performed on any analog input. Analog pins of ST72F324 devices can be protected against negative injection by adding a Schottky diode (pin to ground). Injecting negative current on digital input pins degrades ADC accuracy especially if performed on a pin close to the analog input pins. Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in Section 12.9 does not affect the ADC accuracy.

# 14.4.1 Socket and Emulator Adapter Information

For information on the type of socket that is supplied with the emulator, refer to the suggested list of sockets in Table 29.

**Note:** Before designing the board layout, it is recommended to check the overall dimensions of the socket as they may be greater than the dimensions of the device.

For footprint and other mechanical information about these sockets and adapters, refer to the manufacturer's datasheet (www.yamaichi.de for TQFP44 10 x 10 and www.ironwoodelectronics.com for TQFP32 7 x 7).

# Table 29. Suggested List of Socket Types

| Device        | Socket (supplied with<br>ST7MDT20J-EMU3) | Emulator Adapter (supplied with<br>ST7MDT20J-EMU3) |  |  |  |
|---------------|------------------------------------------|----------------------------------------------------|--|--|--|
| TQFP32 7 X 7  | IRONWOOD SF-QFE32SA-L-01                 | IRONWOOD SK-UGA06/32A-01                           |  |  |  |
| TQFP44 10 X10 | YAMAICHI IC149-044-*52-*5                | YAMAICHI ICP-044-5                                 |  |  |  |

# KNOWN LIMITATIONS (Cont'd)

To avoid this, a semaphore is set to '1' before checking the level change. The semaphore is changed to level '0' inside the interrupt routine. When a level change is detected, the semaphore status is checked and if it is '1' this means that the last interrupt has been missed. In this case, the interrupt routine is invoked with the call instruction.

There is another possible case, that is, if writing to PxOR or PxDDR is done with global interrupts disabled (interrupt mask bit set). In this case, the semaphore is changed to '1' when the level change is detected. Detecting a missed interrupt is done after the global interrupts are enabled (interrupt mask bit reset) and by checking the status of the semaphore. If it is '1' this means that the last interrupt was missed and the interrupt routine is invoked with the call instruction.

To implement the workaround, the following software sequence is to be followed for writing into the PxOR/PxDDR registers. The example is for Port PF1 with falling edge interrupt sensitivity. The software sequence is given for both cases (global interrupt disabled/enabled).

**Case 1:** Writing to PxOR or PxDDR with Global Interrupts Enabled:

LD A,#01

LD sema,A ; set the semaphore to '1'

LD A, PFDR

AND A,#02

LD X,A ; store the level before writing to PxOR/PxDDR

LD A,#\$90

LD PFDDR,A ; Write to PFDDR

LD A,#\$ff

LD PFOR,A ; Write to PFOR

LD A, PFDR

AND A,#02

LD Y,A ; store the level after writing to PxOR/PxDDR

LD A,X ; check for falling edge

cp A,#02

jrne OUT

TNZ Y

irne OUT

LD A, sema ; check the semaphore status if edge is detected CP A, #01

irne OUT call call\_routine; call the interrupt routine OUT:LD A,#00 LD sema,A .call routine ; entry to call routine PUSH A PUSH X PUSH CC .ext1 rt ; entry to interrupt routine LD A,#00 LD sema,A IRET Case 2: Writing to PxOR or PxDDR with Global Interrupts Disabled: SIM ; set the interrupt mask LD A, PFDR AND A,#\$02 LD X,A ; store the level before writing to PxOR/PxDDR LD A,#\$90 LD PFDDR,A ; Write into PFDDR LD A,#\$ff LD PFOR,A ; Write to PFOR LD A.PFDR AND A,#\$02 ; store the level after writing to LD Y.A PxOR/PxDDR LD A,X ; check for falling edge cp A,#\$02 irne OUT TNZ Y irne OUT LD A,#\$01 LD sema.A ; set the semaphore to '1' if edge is detected RIM ; reset the interrupt mask LD A,sema ; check the semaphore status CP A,#\$01

jrne OUT call call\_routine; call the interrupt routine RIM

OUT: RIM

