

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                     |
|----------------------------|------------------------------------------------------------|
| Core Processor             | Coldfire V2                                                |
| Core Size                  | 32-Bit Single-Core                                         |
| Speed                      | 66MHz                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                          |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                    |
| Number of I/O              | 43                                                         |
| Program Memory Size        | 64KB (64K x 8)                                             |
| Program Memory Type        | FLASH                                                      |
| EEPROM Size                | -                                                          |
| RAM Size                   | 16К х 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                  |
| Data Converters            | A/D 8x12b                                                  |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                          |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 64-LQFP                                                    |
| Supplier Device Package    | 64-LQFP (10x10)                                            |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mcf52100cae66 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Clock generation features
  - Crystal, on-chip trimmed relaxation oscillator, or external oscillator reference options
  - Trimmed relaxation oscillator
  - Pre-divider capable of dividing the clock source frequency into the PLL reference frequency range
  - System can be clocked from PLL or directly from crystal oscillator or relaxation oscillator
  - Low power modes supported
  - $2^n (0 \le n \le 15)$  low-power divider for extremely low frequency operation
- Interrupt controller
  - Uniquely programmable vectors for all interrupt sources
  - Fully programmable level and priority for all peripheral interrupt sources
  - Seven external interrupt signals with fixed level and priority
  - Unique vector number for each interrupt source
  - Ability to mask any individual interrupt source or all interrupt sources (global mask-all)
  - Support for hardware and software interrupt acknowledge (IACK) cycles
  - Combinatorial path to provide wake-up from low-power modes
- DMA controller
  - Four fully programmable channels
  - Dual-address transfer support with 8-, 16-, and 32-bit data capability, along with support for 16-byte (4×32-bit) burst transfers
  - Source/destination address pointers that can increment or remain constant
  - 24-bit byte transfer counter per channel
  - Auto-alignment transfers supported for efficient block movement
  - Bursting and cycle-steal support
  - Software-programmable DMA requests for the UARTs (3) and 32-bit timers (4)
  - Channel linking support
- Reset
  - Separate reset in and reset out signals
  - Seven sources of reset:
    - Power-on reset (POR)
    - External
    - Software
    - Watchdog
    - Loss of clock / loss of lock
    - Low-voltage detection (LVD)
    - JTAG
  - Status flag indication of source of last reset
- Chip configuration module (CCM)
  - System configuration during reset
  - Selects one of six clock modes
  - Configures output pad drive strength
  - Unique part identification number and part revision number
- General purpose I/O interface
  - Up to 56 bits of general purpose I/O
  - Bit manipulation supported via set/clear functions
  - Programmable drive strengths



- Bypass the device for a given circuit board test by effectively reducing the boundary-scan register to a single bit
- Disable the output drive to pins during circuit-board testing
- Drive output pins to stable levels

### 1.2.5 On-Chip Memories

### 1.2.5.1 SRAM

The dual-ported SRAM module provides a general-purpose 16-Kbyte memory block that the ColdFire core can access in a single cycle. The location of the memory block can be set to any 16-Kbyte boundary within the 4-Gbyte address space. This memory is ideal for storing critical code or data structures and for use as the system stack. Because the SRAM module is physically connected to the processor's high-speed local bus, it can quickly service core-initiated accesses or memory-referencing commands from the debug module.

The SRAM module is also accessible by the DMA. The dual-ported nature of the SRAM makes it ideal for implementing applications with double-buffer schemes, where the processor and a DMA device operate in alternate regions of the SRAM to maximize system performance.

### 1.2.5.2 Flash Memory

The ColdFire flash module (CFM) is a non-volatile memory (NVM) module that connects to the processor's high-speed local bus. The CFM is constructed with up to four banks of 16-Kbyte×16-bit flash memory arrays to generate up to 128 Kbytes of 32-bit flash memory. These electrically erasable and programmable arrays serve as non-volatile program and data memory. The flash memory is ideal for program and data storage for single-chip applications, allowing for field reprogramming without requiring an external high voltage source. The CFM interfaces to the ColdFire core through an optimized read-only memory controller that supports interleaved accesses from the 2-cycle flash memory arrays. A backdoor mapping of the flash memory may also be programmed via the EzPort, which is a serial flash memory programming interface that allows the flash memory to be read, erased and programmed by an external controller in a format compatible with most SPI bus flash memory chips.

### 1.2.6 Power Management

The device incorporates several low-power modes of operation entered under program control and exited by several external trigger events. An integrated power-on reset (POR) circuit monitors the input supply and forces an MCU reset as the supply voltage rises. The low voltage detector (LVD) monitors the supply voltage and is configurable to force a reset or interrupt condition if it falls below the LVD trip point. The RAM standby switch provides power to RAM when the supply voltage to the chip falls below the standby battery voltage. The peripheral clocks may be controlled on an individual basis for power reduction.

### 1.2.7 UARTs

The device has three full-duplex UARTs that function independently. The three UARTs can be clocked by the system bus clock, eliminating the need for an external clock source. On smaller packages, the third UART is multiplexed with other digital I/O functions. The UARTs are capable of generating DMA requests as well as interrupts.

### 1.2.8 I<sup>2</sup>C Bus

The processor includes two I<sup>2</sup>C modules. The I<sup>2</sup>C bus is an industry-standard, two-wire, bidirectional serial bus that provides a simple, efficient method of data exchange and minimizes the interconnection between devices. This bus is suitable for applications requiring occasional communications over a short distance between many devices.



|   | 1               | 2        | 3               | 4               | 5               | 6               | 7                | 8                   | 9                |
|---|-----------------|----------|-----------------|-----------------|-----------------|-----------------|------------------|---------------------|------------------|
| A | V <sub>SS</sub> | UTXD1    | RSTI            | IRQ5            | IRQ3            | ALLPST          | TDO              | TMS                 | V <sub>SS</sub>  |
| в | URTS1           | URXD1    | RSTO            | IRQ6            | IRQ2            | TRST            | TDI              | V <sub>DD</sub> PLL | EXTAL            |
| С | UCTS0           | TEST     | UCTS1           | IRQ7            | IRQ4            | IRQ1            | TCLK             | V <sub>SS</sub> PLL | XTAL             |
| D | URXD0           | UTXD0    | URTS0           | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | PWM7             | GPT3                | GPT2             |
| Е | SCL             | SDA      | V <sub>DD</sub>  | PWM5                | GPT1             |
| F | QSPI_CS3        | QSPI_CS2 | QSPI_DIN        | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | GPT0             | V <sub>STBY</sub>   | AN4              |
| G | QSPI_DOUT       | QSPI_CLK | RCON            | DTIN1           | CLKMOD0         | AN2             | AN3              | AN5                 | AN6              |
| н | QSPI_CS0        | QSPI_CS1 | DTIN3           | DTIN0           | CLKMOD1         | AN1             | V <sub>SSA</sub> | V <sub>DDA</sub>    | AN7              |
| J | V <sub>SS</sub> | JTAG_EN  | DTIN2           | PWM3            | PWM1            | AN0             | V <sub>RL</sub>  | V <sub>RH</sub>     | V <sub>SSA</sub> |

Figure 3 shows the pinout configuration for the 81 MAPBGA.

Figure 3. 81 MAPBGA Pin Assignments

| Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP                      | Pin on 81<br>MAPBGA      | Pin on 64<br>LQFP/QFN |  |
|--------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|-----------------------------------------|--------------------------|-----------------------|--|
| UART 1       | UCTS1               | SYNCA                 | URXD2                | GPIO                   | PDSR[15]                                    | PSRR[15]                            | _                                   | 98                                      | C3                       | 61                    |  |
|              | URTS1               | SYNCB                 | UTXD2                | GPIO                   | PDSR[14]                                    | PSRR[14]                            | _                                   | 4                                       | B1                       | 2                     |  |
|              | URXD1               | SDA1                  |                      | GPIO                   | PDSR[13]                                    | PSRR[13]                            | —                                   | 100                                     | B2                       | 63                    |  |
|              | UTXD1               | SCL1                  |                      | GPIO                   | PDSR[12]                                    | PSRR[12]                            | —                                   | 99                                      | A2                       | 62                    |  |
| UART 2       | UCTS2               | SCL1                  |                      | GPIO                   | PDSR[27]                                    | PSRR[27]                            | —                                   | 27                                      | —                        | —                     |  |
|              | URTS2               | SDA1                  | _                    | GPIO                   | PDSR[26]                                    | PSRR[26]                            |                                     | 30                                      |                          | —                     |  |
|              | URXD2               | —                     | _                    | GPIO                   | PDSR[25]                                    | PSRR[25]                            |                                     | 28                                      | —                        |                       |  |
|              | UTXD2               | —                     |                      | GPIO                   | PDSR[24]                                    | PSRR[24]                            | —                                   | 29                                      | —                        | —                     |  |
| VSTBY        | VSTBY               | —                     | _                    | —                      | N/A                                         | N/A                                 | —                                   | 55                                      | F8                       | 37                    |  |
| VDD          | VDD                 |                       |                      |                        | N/A                                         | N/A                                 | _                                   | 1,2,14,22,<br>23,34,41,<br>57,68,81,93  | D5,E3–E7,<br>F5          | 1,10,20,39,5<br>2     |  |
| VSS          | VSS                 | —                     | _                    | _                      | N/A                                         | N/A                                 | _                                   | 3,15,24,25,3<br>5,42,56,<br>67,75,82,92 | A1,A9,D4,D<br>6,F4,F6,J1 | 11,21,38,<br>53,64    |  |

### Table 3 Din Europians by Drimary and Alternate Durpase (continued)

<sup>1</sup> The PDSR and PSSR registers are described in the General Purpose I/O chapter. All programmable signals default to 2 mA drive and FAST slew rate in <sup>2</sup> All signals have a pull-up in GPIO mode.
 <sup>3</sup> These signals are multiplexed on other pins.

<sup>4</sup> For primary and GPIO functions only.
 <sup>5</sup> Only when JTAG mode is enabled.
 <sup>6</sup> CLKMOD0 and CLKMOD1 have internal pull-down resistors; however, the use of external resistors is very strongly recommended.
 <sup>7</sup> For secondary and GPIO functions only.
 <sup>8</sup> RSTI has an internal pull-up resistor; however, the use of an external resistor is very strongly recommended.
 <sup>9</sup> For GPIO function. Primary Function has pull-up control within the GPT module.

-



### 1.3 Reset Signals

Table 4 describes signals used to reset the chip or as a reset indication.

Table 4. Reset Signals

| Signal Name | Abbreviation | Function                                                                                                                                          | I/O |
|-------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Reset In    | RSTI         | Primary reset input to the device. Asserting $\overline{\text{RSTI}}$ for at least 8 CPU clock cycles immediately resets the CPU and peripherals. | I   |
| Reset Out   | RSTO         | Driven low for 1024 CPU clocks after the reset source has deasserted.                                                                             | 0   |

### 1.4 PLL and Clock Signals

Table 5 describes signals used to support the on-chip clock generation circuitry.

#### Table 5. PLL and Clock Signals

| Signal Name       | Abbreviation | Function                                                                                                     | I/O |
|-------------------|--------------|--------------------------------------------------------------------------------------------------------------|-----|
| External Clock In | EXTAL        | Crystal oscillator or external clock input except when the on-chip relaxation oscillator is used.            | I   |
| Crystal           | XTAL         | Crystal oscillator output except when CLKMOD0=0, then sampled as part of the clock mode selection mechanism. | 0   |
| Clock Out         | CLKOUT       | This output signal reflects the internal system clock.                                                       | 0   |

### 1.5 Mode Selection

Table 6 describes signals used in mode selection; Table 7 describes the particular clocking modes.

 Table 6. Mode Selection Signals

| Signal Name          | Abbreviation | Function                                                                                                                                                                                                                                                                  | I/O |
|----------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Clock Mode Selection | CLKMOD[1:0]  | Selects the clock boot mode.                                                                                                                                                                                                                                              | I   |
| Reset Configuration  | RCON         | The Serial Flash Programming mode is entered by asserting the $\overrightarrow{\text{RCON}}$ pin (with the TEST pin negated) as the chip comes out of reset. During this mode, the EzPort has access to the flash memory which can be programmed from an external device. |     |
| Test                 | TEST         | Reserved for factory testing only and in normal modes of operation should be connected to VSS to prevent unintentional activation of test functions.                                                                                                                      | I   |

#### Table 7. Clocking Modes

| CLKMOD[1:0] | XTAL | Configure the clock mode.                                            |
|-------------|------|----------------------------------------------------------------------|
| 00          | 0    | PLL disabled, clock driven by external oscillator                    |
| 00          | 1    | PLL disabled, clock driven by on-chip oscillator                     |
| 01          | N/A  | PLL disabled, clock driven by crystal                                |
| 10          | 0    | PLL in normal mode, clock driven by external oscillator <sup>1</sup> |
| 10          | 1    | Reserved <sup>2</sup>                                                |
| 11          | N/A  | PLL in normal mode, clock driven by crystal                          |



## 1.9 UART Module Signals

Table 11 describes the UART module signals.

| Table 11. | UART | Module | Signals |
|-----------|------|--------|---------|
|-----------|------|--------|---------|

| Signal Name                    | Abbreviation | Function                                                                                                                                                                                                                                                          | I/O |
|--------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Transmit Serial Data<br>Output | UTXDn        | Transmitter serial data outputs for the UART modules. The output is held high (mark condition) when the transmitter is disabled, idle, or in the local loopback mode. Data is shifted out, LSB first, on this pin at the falling edge of the serial clock source. | 0   |
| Receive Serial Data<br>Input   | URXDn        | Receiver serial data inputs for the UART modules. Data is received on this pin LSB first. When the UART clock is stopped for power-down mode, any transition on this pin restarts the clock.                                                                      | I   |
| Clear-to-Send                  | UCTSn        | Indication to the UART modules that they can begin data transmission.                                                                                                                                                                                             | I   |
| Request-to-Send                | URTSn        | Automatic request-to-send outputs from the UART modules. This signal can also be configured to be asserted and negated as a function of the RxFIFO level.                                                                                                         | 0   |

### 1.10 DMA Timer Signals

Table 12 describes the signals of the four DMA timer modules.

#### Table 12. DMA Timer Signals

| Signal Name      | Abbreviation | Function                                        | I/O |
|------------------|--------------|-------------------------------------------------|-----|
| DMA Timer Input  | DTIN         | Event input to the DMA timer modules.           | Ι   |
| DMA Timer Output | DTOUT        | Programmable output from the DMA timer modules. | 0   |

## 1.11 ADC Signals

Table 13 describes the signals of the Analog-to-Digital Converter.

#### Table 13. ADC Signals

| Signal Name      | Abbreviation     | Function                                                            | I/O |
|------------------|------------------|---------------------------------------------------------------------|-----|
| Analog Inputs    | AN[7:0]          | Inputs to the analog-to-digital converter.                          | I   |
| Analog Reference | V <sub>RH</sub>  | Reference voltage high and low inputs.                              | I   |
|                  | V <sub>RL</sub>  |                                                                     | I   |
| Analog Supply    | V <sub>DDA</sub> | Isolate the ADC circuitry from power supply noise.                  | _   |
|                  | V <sub>SSA</sub> |                                                                     |     |
| ADC Sync Inputs  | SYNCA /<br>SYNCB | These signals can initiate an analog-to-digital conversion process. | I   |



## 1.16 Power and Ground Pins

The pins described in Table 18 provide system power and ground to the chip. Multiple pins are provided for adequate current capability. All power supply pins must have adequate bypass capacitance for high-frequency noise suppression.

| Table 18. | Power | and | Ground | Pins |
|-----------|-------|-----|--------|------|
|-----------|-------|-----|--------|------|

| Signal Name       | Abbreviation      | Function                                                                                                                                          |
|-------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL Analog Supply | VDDPLL,<br>VSSPLL | Dedicated power supply signals to isolate the sensitive PLL analog circuitry from the normal levels of noise present on the digital power supply. |
| Positive Supply   | VDD               | These pins supply positive power to the core logic.                                                                                               |
| Ground            | VSS               | This pin is the negative supply (ground) to the chip.                                                                                             |

- <sup>1</sup>  $\theta_{JA}$  and  $\Psi_{jt}$  parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of  $\theta_{JA}$  and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the  $\Psi_{jt}$  parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2.
- <sup>2</sup> Per JEDEC JESD51-2 with the single-layer board (JESD51-3) horizontal.
- <sup>3</sup> Per JEDEC JESD51-6 with the board JESD51-7) horizontal.
- <sup>4</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- <sup>5</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- <sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT.

The average chip-junction temperature  $(T_J)$  in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \Theta_{JMA})$$
(1)

Where:

- $T_A$  = ambient temperature, °C
- Θ<sub>JA</sub> = package thermal resistance, junction-to-ambient, °C/W

 $P_D = P_{INT} + P_{I/O}$ 

 $P_{INT}$  = chip internal power,  $I_{DD} \times V_{DD}$ , watts

P<sub>I/O</sub> = power dissipation on input and output pins — user determined, watts

For most applications  $P_{I/O} < P_{INT}$  and can be ignored. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_{\rm D} = K \div (T_{\rm J} + 273^{\circ}C)$$
 (2)

Solving equations 1 and 2 for K gives:

$$K = P_D \times (T_A + 273 \ ^\circ C) + \Theta_{JMA} \times P_D^2 \ (3)$$

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations (1) and (2) iteratively for any value of  $T_A$ .

### 2.4 Flash Memory Characteristics

The flash memory characteristics are shown in Table 23 and Table 24.

#### Table 23. SGFM Flash Program and Erase Characteristics

(V<sub>DD</sub> = 3.0 to 3.6 V)

| Parameter                                 | Symbol                | Min  | Тур | Мах                | Unit |
|-------------------------------------------|-----------------------|------|-----|--------------------|------|
| System clock (read only)                  | f <sub>sys(R)</sub>   | 0    | —   | 50–80 <sup>1</sup> | MHz  |
| System clock (program/erase) <sup>2</sup> | f <sub>sys(P/E)</sub> | 0.15 | —   | 102.4              | MHz  |

<sup>1</sup> Depending on packaging; see the orderable part number summary.

<sup>2</sup> Refer to the flash memory section for more information



| Characteristic                                                                                                      | Symbol           | Min                   | Мах    | Unit |
|---------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|--------|------|
| Output high voltage (high drive)<br>I <sub>OH</sub> = -5 mA                                                         | V <sub>OH</sub>  | V <sub>DD</sub> – 0.5 | —      | V    |
| Output low voltage (high drive)<br>I <sub>OL</sub> = 5 mA                                                           | V <sub>OL</sub>  | —                     | 0.5    | V    |
| Output high voltage (low drive)<br>I <sub>OH</sub> = -2 mA                                                          | V <sub>OH</sub>  | V <sub>DD</sub> - 0.5 | —      | V    |
| Output low voltage (low drive)<br>I <sub>OL</sub> = 2 mA                                                            | V <sub>OL</sub>  | —                     | 0.5    | V    |
| Weak internal pull Up device current, tested at V <sub>IL</sub> Max. <sup>3</sup>                                   | I <sub>APU</sub> | -10                   | -130   | μA   |
| Input Capacitance <sup>4</sup> <ul> <li>All input-only pins</li> <li>All input/output (three-state) pins</li> </ul> | C <sub>in</sub>  |                       | 7<br>7 | pF   |

### Table 27. DC Electrical Specifications (continued)<sup>1</sup>

<sup>1</sup> Refer to Table 28 for additional PLL specifications.

<sup>2</sup> Only for pins: IRQ1, IRQ2. IRQ3, IRQ4, IRQ5, IRQ6. IRQ7, RSTIN\_B, RCON\_B, PCS0, SCK, I2C\_SDA, I2C\_SCL, TCLK, TRST\_B, TEST

<sup>3</sup> Refer to Table 3 for pins having internal pull-up devices.

<sup>4</sup> This parameter is characterized before qualification rather than 100% tested.

## 2.8 Clock Source Electrical Specifications

#### Table 28. Oscillator and PLL Electrical Specifications

| (V <sub>DD</sub> and V <sub>DDPLI</sub> | = 2.7 to 3.6 V, V <sub>SS</sub> = | = V <sub>SSPLL</sub> = 0 V) |
|-----------------------------------------|-----------------------------------|-----------------------------|
|-----------------------------------------|-----------------------------------|-----------------------------|

| Characteristic                                                                                | Symbol                                   | Min                        | Мах                                                  | Unit               |
|-----------------------------------------------------------------------------------------------|------------------------------------------|----------------------------|------------------------------------------------------|--------------------|
| Clock Source Frequency Range of EXTAL Frequency Range<br>• Crystal<br>• External <sup>1</sup> | f <sub>crystal</sub><br>f <sub>ext</sub> | 1<br>0                     | 25.0 <sup>2</sup><br>66.67 or 80                     | MHz                |
| PLL reference frequency range                                                                 | f <sub>ref_pll</sub>                     | 2                          | 10.0                                                 | MHz                |
| System frequency <sup>3</sup><br>• External clock mode<br>• On-chip PLL frequency             | f <sub>sys</sub>                         | 0<br>f <sub>ref</sub> / 32 | 66.67 or 80 <sup>4</sup><br>66.67 or 80 <sup>4</sup> | MHz                |
| Loss of reference frequency <sup>5, 7</sup>                                                   | f <sub>LOR</sub>                         | 100                        | 1000                                                 | kHz                |
| Self clocked mode frequency <sup>6</sup>                                                      | f <sub>SCM</sub>                         | 1                          | 5                                                    | MHz                |
| Crystal start-up time <sup>7, 8</sup>                                                         | t <sub>cst</sub>                         | _                          | 0.1                                                  | ms                 |
| EXTAL input high voltage <ul> <li>External reference</li> </ul>                               | V <sub>IHEXT</sub>                       | 2.0                        | 3.0 <sup>2</sup>                                     | V                  |
| EXTAL input low voltage <ul> <li>External reference</li> </ul>                                | V <sub>ILEXT</sub>                       | V <sub>SS</sub>            | 0.8                                                  | V                  |
| PLL lock time <sup>4,9</sup>                                                                  | t <sub>lpll</sub>                        | —                          | 500                                                  | μs                 |
| Duty cycle of reference <sup>4</sup>                                                          | t <sub>dc</sub>                          | 40                         | 60                                                   | % f <sub>ref</sub> |



| Num | Characteristic                                                             | Min                | Max | Units |
|-----|----------------------------------------------------------------------------|--------------------|-----|-------|
| 11  | Start condition hold time                                                  | $2 \times t_{CYC}$ | _   | ns    |
| 12  | Clock low period                                                           | $8 \times t_{CYC}$ | _   | ns    |
| 13  | SCL/SDA rise time ( $V_{IL} = 0.5 \text{ V to } V_{IH} = 2.4 \text{ V}$ )  | _                  | 1   | ms    |
| 14  | Data hold time                                                             | 0                  | —   | ns    |
| 15  | SCL/SDA fall time ( $V_{IH} = 2.4 \text{ V}$ to $V_{IL} = 0.5 \text{ V}$ ) | _                  | 1   | ms    |
| 16  | Clock high time                                                            | $4 \times t_{CYC}$ | —   | ns    |
| 17  | Data setup time                                                            | 0                  | —   | ns    |
| 18  | Start condition setup time (for repeated start condition only)             | $2 \times t_{CYC}$ | _   | ns    |
| 19  | Stop condition setup time                                                  | $2 \times t_{CYC}$ | _   | ns    |

Table 31. I<sup>2</sup>C Input Timing Specifications between I2C\_SCL and I2C\_SDA

Table 32 lists specifications for the I<sup>2</sup>C output timing parameters shown in Figure 7.

| ۲۵ speen        | Table 32. I <sup>2</sup> C Output Timing Specifications between I2C_SCL and I2C_SDA |                     |     |       |  |  |  |
|-----------------|-------------------------------------------------------------------------------------|---------------------|-----|-------|--|--|--|
| Num             | Characteristic                                                                      | Min                 | Max | Units |  |  |  |
| 11 <sup>1</sup> | Start condition hold time                                                           | $6 \times t_{CYC}$  | —   | ns    |  |  |  |
| 12 <sup>1</sup> | Clock low period                                                                    | $10 \times t_{CYC}$ | —   | ns    |  |  |  |
| 13 <sup>2</sup> | I2C_SCL/I2C_SDA rise time<br>( $V_{IL} = 0.5 V \text{ to } V_{IH} = 2.4 V$ )        | —                   | _   | μS    |  |  |  |
| 14 <sup>1</sup> | Data hold time                                                                      | $7 \times t_{CYC}$  | —   | ns    |  |  |  |
| 15 <sup>3</sup> | I2C_SCL/I2C_SDA fall time $(V_{IH} = 2.4 \text{ V to } V_{IL} = 0.5 \text{ V})$     | —                   | 3   | ns    |  |  |  |
| 16 <sup>1</sup> | Clock high time                                                                     | $10 \times t_{CYC}$ | —   | ns    |  |  |  |
| 17 <sup>1</sup> | Data setup time                                                                     | $2 \times t_{CYC}$  | —   | ns    |  |  |  |
| 18 <sup>1</sup> | Start condition setup time (for repeated start condition only)                      | $20 \times t_{CYC}$ | —   | ns    |  |  |  |
| 19 <sup>1</sup> | Stop condition setup time                                                           | $10 \times t_{CYC}$ |     | ns    |  |  |  |

Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table 32. The I<sup>2</sup>C interface is designed to scale the actual data transition time to move it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR; however, the numbers given in Table 32 are minimum values.

<sup>2</sup> Because SCL and SDA are open-collector-type outputs, which the processor can only actively drive low, the time SCL or SDA take to reach a high level depends on external signal capacitance and pull-up resistor values.

<sup>3</sup> Specified at a nominal 50-pF load.

NP

Figure 7 shows timing for the values in Table 31 and Table 32.



Figure 7. I<sup>2</sup>C Input/Output Timings

### 2.12 Analog-to-Digital Converter (ADC) Parameters

Table 33 lists specifications for the analog-to-digital converter.

| Table | 33. | ADC | Parame | eters <sup>1</sup> |
|-------|-----|-----|--------|--------------------|
|-------|-----|-----|--------|--------------------|

| Name                | Characteristic                                                      | Min               | Typical       | Мах               | Unit                                 |
|---------------------|---------------------------------------------------------------------|-------------------|---------------|-------------------|--------------------------------------|
| V <sub>REFL</sub>   | Low reference voltage                                               | V <sub>SSA</sub>  | —             | V <sub>SSA</sub>  | V                                    |
| V <sub>REFH</sub>   | High reference voltage                                              | V <sub>DDA</sub>  | —             | V <sub>DDA</sub>  | V                                    |
| V <sub>DDA</sub>    | ADC analog supply voltage                                           | 3.0               | 3.3           | 3.6               | V                                    |
| V <sub>ADIN</sub>   | Input voltages                                                      | V <sub>REFL</sub> | —             | V <sub>REFH</sub> | V                                    |
| RES                 | Resolution                                                          | 12                | —             | 12                | Bits                                 |
| INL                 | Integral non-linearity (full input signal range) <sup>2</sup>       | —                 | ±2.5          | ±3                | LSB <sup>3</sup>                     |
| INL                 | Integral non-linearity (10% to 90% input signal range) <sup>4</sup> | —                 | ±2.5          | ±3                | LSB                                  |
| DNL                 | Differential non-linearity                                          | —                 | -1 < DNL < +1 | <+1               | LSB                                  |
|                     | Monotonicity GUARANTEED                                             |                   |               | ITEED             |                                      |
| f <sub>ADIC</sub>   | ADC internal clock                                                  | 0.1               | —             | 5.0               | MHz                                  |
| R <sub>AD</sub>     | Conversion range                                                    | V <sub>REFL</sub> | —             | V <sub>REFH</sub> | V                                    |
| t <sub>ADPU</sub>   | ADC power-up time <sup>5</sup>                                      | —                 | 6             | 13                | t <sub>AIC</sub> cycles <sup>6</sup> |
| t <sub>REC</sub>    | Recovery from auto standby                                          | —                 | 0             | 1                 | t <sub>AIC</sub> cycles              |
| t <sub>ADC</sub>    | Conversion time                                                     | —                 | 6             | —                 | t <sub>AIC</sub> cycles              |
| t <sub>ADS</sub>    | Sample time                                                         | —                 | 1             | —                 | t <sub>AIC</sub> cycles              |
| C <sub>ADI</sub>    | Input capacitance                                                   | —                 | See Figure 8  | —                 | pF                                   |
| X <sub>IN</sub>     | Input impedance                                                     | —                 | See Figure 8  | —                 | W                                    |
| I <sub>ADI</sub>    | Input injection current <sup>7</sup> , per pin                      | —                 | —             | 3                 | mA                                   |
| I <sub>VREFH</sub>  | V <sub>REFH</sub> current                                           | —                 | 0             | —                 | mA                                   |
| V <sub>OFFSET</sub> | Offset voltage internal reference                                   | —                 | ±8            | ±15               | mV                                   |
| E <sub>GAIN</sub>   | Gain error (transfer path)                                          | .99               | 1             | 1.01              | —                                    |
| V <sub>OFFSET</sub> | Offset voltage external reference                                   | —                 | ±3            | 9                 | mV                                   |
| SNR                 | Signal-to-noise ratio                                               | —                 | 62 to 66      | —                 | dB                                   |

| Name  | Characteristic                  | Min | Typical    | Мах | Unit |
|-------|---------------------------------|-----|------------|-----|------|
| THD   | Total harmonic distortion       | —   | -75        | —   | dB   |
| SFDR  | Spurious free dynamic range     | —   | 67 to 70.3 | —   | dB   |
| SINAD | Signal-to-noise plus distortion | —   | 61 to 63.9 | —   | dB   |
| ENOB  | Effective number of bits        | 9.1 | 10.6       | —   | Bits |

<sup>1</sup> All measurements are preliminary pending full characterization, and made at  $V_{DD} = 3.3V$ ,  $V_{REFH} = 3.3V$ , and  $V_{REFL} =$  ground

 $^2~$  INL measured from V  $_{\rm IN}$  = V  $_{\rm REFL}$  to V  $_{\rm IN}$  = V  $_{\rm REFH}$ 

<sup>3</sup> LSB = Least Significant Bit

 $^4~$  INL measured from V\_{IN} = 0.1V\_{REFH} to V\_{IN} = 0.9V\_{REFH}

 $^5\,$  Includes power-up of ADC and  $V_{REF}\,$ 

<sup>6</sup> ADC clock cycles

<sup>7</sup> Current that can be injected or sourced from an unselected ADC signal input without impacting the performance of the ADC

## 2.13 Equivalent Circuit for ADC Inputs

Figure 8 shows the ADC input circuit during sample and hold. S1 and S2 are always open/closed at the same time that S3 is closed/open. When S1/S2 are closed & S3 is open, one input of the sample and hold circuit moves to  $(V_{REFH}-V_{REFL})/2$ , while the other charges to the analog input voltage. When the switches are flipped, the charge on C1 and C2 are averaged via S3, with the result that a single-ended analog input is switched to a differential voltage centered about  $(V_{REFH}-V_{REFL})/2$ . The switches switch on every cycle of the ADC clock (open one-half ADC clock, closed one-half ADC clock). There are additional capacitances associated with the analog input pad, routing, etc., but these do not filter into the S/H output voltage, as S1 provides isolation during the charge-sharing phase. One aspect of this circuit is that there is an on-going input current, which is a function of the analog input voltage,  $V_{REF}$  and the ADC clock frequency.



- 1. Parasitic capacitance due to package, pin-to-pin and pin-to-package base coupling; 1.8pF
- 2. Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing; 2.04pF
- 3. Equivalent resistance for the channel select mux;  $100 \Omega s$
- 4. Sampling capacitor at the sample and hold circuit. Capacitor C1 is normally disconnected from the input and is only connected to it at sampling time; 1.4pF
- 5. Equivalent input impedance, when the input is selected =

 $\frac{1}{(ADC Clock Rate) \times (1.4 \times 10^{-12})}$ 

#### Figure 8. Equivalent Circuit for A/D Loading



### 2.14 DMA Timers Timing Specifications

Table 34 lists timer module AC timings.

**Table 34. Timer Module AC Timing Specifications** 

| Name | Characteristic <sup>1</sup>               | Min                | Max | Unit |
|------|-------------------------------------------|--------------------|-----|------|
| T1   | DTIN0 / DTIN1 / DTIN2 / DTIN3 cycle time  | $3 \times t_{CYC}$ | _   | ns   |
| T2   | DTIN0 / DTIN1 / DTIN2 / DTIN3 pulse width | $1 \times t_{CYC}$ |     | ns   |

<sup>1</sup> All timing references to CLKOUT are given to its rising edge.

## 2.15 **QSPI Electrical Specifications**

Table 35 lists QSPI timings.

#### Table 35. QSPI Modules AC Timing Specifications

| Name | Characteristic                                   | Min | Max | Unit             |
|------|--------------------------------------------------|-----|-----|------------------|
| QS1  | QSPI_CS[3:0] to QSPI_CLK                         | 1   | 510 | t <sub>CYC</sub> |
| QS2  | QSPI_CLK high to QSPI_DOUT valid                 | _   | 10  | ns               |
| QS3  | QSPI_CLK high to QSPI_DOUT invalid (Output hold) | 2   | —   | ns               |
| QS4  | QSPI_DIN to QSPI_CLK (Input setup)               | 9   | —   | ns               |
| QS5  | QSPI_DIN to QSPI_CLK (Input hold)                | 9   | —   | ns               |

The values in Table 35 correspond to Figure 9.



### 2.16 JTAG and Boundary Scan Timing



| Num | Characteristics <sup>1</sup>                       | Symbol              | Min                | Max | Unit               |
|-----|----------------------------------------------------|---------------------|--------------------|-----|--------------------|
| J1  | TCLK frequency of operation                        | f <sub>JCYC</sub>   | DC                 | 1/4 | f <sub>sys/2</sub> |
| J2  | TCLK cycle period                                  | t <sub>JCYC</sub>   | $4 \times t_{CYC}$ | —   | ns                 |
| J3  | TCLK clock pulse width                             | t <sub>JCW</sub>    | 26                 | —   | ns                 |
| J4  | TCLK rise and fall times                           | t <sub>JCRF</sub>   | 0                  | 3   | ns                 |
| J5  | Boundary scan input data setup time to TCLK rise   | t <sub>BSDST</sub>  | 4                  | —   | ns                 |
| J6  | Boundary scan input data hold time after TCLK rise | t <sub>BSDHT</sub>  | 26                 | —   | ns                 |
| J7  | TCLK low to boundary scan output data valid        | t <sub>BSDV</sub>   | 0                  | 33  | ns                 |
| J8  | TCLK low to boundary scan output high Z            | t <sub>BSDZ</sub>   | 0                  | 33  | ns                 |
| J9  | TMS, TDI input data setup time to TCLK rise        | t <sub>TAPBST</sub> | 4                  | —   | ns                 |
| J10 | TMS, TDI Input data hold time after TCLK rise      | t <sub>TAPBHT</sub> | 10                 | —   | ns                 |
| J11 | TCLK low to TDO data valid                         | t <sub>TDODV</sub>  | 0                  | 26  | ns                 |
| J12 | TCLK low to TDO high Z                             | t <sub>TDODZ</sub>  | 0                  | 8   | ns                 |
| J13 | TRST assert time                                   | t <sub>TRSTAT</sub> | 100                | _   | ns                 |
| J14 | TRST setup time (negation) to TCLK high            | t <sub>TRSTST</sub> | 10                 | _   | ns                 |

### Table 36. JTAG and Boundary Scan Timing

<sup>1</sup> JTAG\_EN is expected to be a static signal. Hence, it is not associated with any timing.



Figure 10. Test Clock Input Timing







Figure 15. BDM Serial Port AC Timing

This section describes the physical properties of the device and its derivatives.

NP

| Freescale semiconductor<br>encirconductor<br>EECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WIEM ACCESSED<br>DIRECTLY FROM THE DOCUMENT CON IRCL REPOSITORY. FRNIED VERSIONS<br>ARE UNCONTROLLED EXCEPT WIEM ACCESSED<br>DIRECTLY FROM THE DOCUMENT CONTROLLED CONTY IN MED. |                                                                     |             | HISTORY       | DOCUMENT NO: 98ASA10690D      |        |            |           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-------------|---------------|-------------------------------|--------|------------|-----------|
|                                                                                                                                                                                                                                                                          |                                                                     | REVISION H  |               | PAGE: 1740                    |        | 0          |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               | REV:                          | 0      |            |           |
| LTR                                                                                                                                                                                                                                                                      | LTR ORIGINATOR REVIS                                                |             | REVIS         | SIONS                         | •      | DRAFTER    | DATE      |
| 0                                                                                                                                                                                                                                                                        | ERIC TRIPLETT                                                       | RELEASED FO | R PRODUCTION  |                               |        | TAYLOR LIU | 27JUL2005 |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
|                                                                                                                                                                                                                                                                          |                                                                     |             |               |                               |        |            |           |
| TITLE:                                                                                                                                                                                                                                                                   | THERMALLY                                                           | ENHANCE     | ED QUAD       | CASE NUMBER: 1740-01          |        |            |           |
| FLA                                                                                                                                                                                                                                                                      | FLAT NON—LEADED PACKAGE (QFN)<br>64 TERMINAL, 0.5 PITCH (9 X 9 X 1) |             | KAGE (QFN)    | STANDARD: JEDEC MO-220 VMMD-3 |        |            |           |
| 04                                                                                                                                                                                                                                                                       |                                                                     |             | PACKAGE CODE: | 6200                          | SHEET: | 4 OF 4     |           |



NOTES:

- 1. ALL DIMENSIONS IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- /3, maximum solder ball diameter measured parallel to datum a.



5. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUT | LINE PRINT VERSI     | ON NOT TO SCALE |
|---------------------------------------------------------|----------------|----------------------|-----------------|
| TITLE: PBGA, LOW PROFILE,                               |                | MENT NO: 98ASA10670D | REV: O          |
| 81 I/O, 10 X 10 PKG,                                    |                | NUMBER: 1662-01      | 04 FEB 2005     |
| 1 MM PITCH (MAP)                                        |                | DARD: NON-JEDEC      |                 |



### 3.4 100-pin LQFP Package



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. |  | PRINT VERSION NOT TO SCALE |           |             |
|---------------------------------------------------------|--|----------------------------|-----------|-------------|
| пте:<br>100 LEAD LQFP<br>14 X 14, 0.5 PITCH, 1.4 THICK  |  | DOCUMENT NO: 98ASS23308W   |           | REV: G      |
|                                                         |  | CASE NUMBER                | 2: 983–03 | 07 APR 2005 |
|                                                         |  | STANDARD: NO               | DN-JEDEC  |             |







| VIEW B | З |
|--------|---|
|--------|---|

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.  | MECHANICA | LOUTLINE                 | PRINT VERSION NO | T TO SCALE  |
|----------------------------------------------------------|-----------|--------------------------|------------------|-------------|
| TITLE:<br>100 LEAD LQFP<br>14 X 14, 0.5 PITCH, 1.4 THICK |           | DOCUMENT NO: 98ASS23308W |                  | REV: G      |
|                                                          |           | CASE NUMBER              | 8: 983–03        | 07 APR 2005 |
|                                                          |           | STANDARD: NO             | DN-JEDEC         |             |





# 4 Revision History

#### Table 38. Revision History

| Revision | Description                                                                                                                                                                                                                                                                                                                                             |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | Initial public release.                                                                                                                                                                                                                                                                                                                                 |
| 1        | <ul> <li>Updated Clock generation features</li> <li>Changed crystal frequency range maximum to 25 MHz</li> <li>Updated Table: Clocking Modes and added appropriate footnote</li> <li>In Table: CLock Source Electrical Specifications, updated the following values: fcrystal, fext, fref_pll, EXTAL input high voltage (External reference)</li> </ul> |