# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | Coldfire V2                                                           |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 66MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                     |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                               |
| Number of I/O              | 43                                                                    |
| Program Memory Size        | 128KB (128K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 16К х 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                             |
| Data Converters            | A/D 8x12b                                                             |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 64-LQFP                                                               |
| Supplier Device Package    | 64-LQFP (10x10)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf52110cae66 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Table of Contents**

| 1 | Famil | y Configurations                            |
|---|-------|---------------------------------------------|
|   | 1.1   | Block Diagram                               |
|   | 1.2   | Features                                    |
|   | 1.3   | Reset Signals                               |
|   | 1.4   | PLL and Clock Signals                       |
|   | 1.5   | Mode Selection                              |
|   | 1.6   | External Interrupt Signals                  |
|   | 1.7   | Queued Serial Peripheral Interface (QSPI)21 |
|   | 1.8   | I <sup>2</sup> C I/O Signals                |
|   | 1.9   | UART Module Signals                         |
|   | 1.10  | DMA Timer Signals                           |
|   | 1.11  | ADC Signals                                 |
|   | 1.12  | General Purpose Timer Signals               |
|   | 1.13  | Pulse Width Modulator Signals               |
|   | 1.14  | Debug Support Signals23                     |
|   | 1.15  | EzPort Signal Descriptions                  |
|   | 1.16  | Power and Ground Pins                       |
| 2 | Elect | rical Characteristics                       |
|   | 2.1   | Maximum Ratings                             |
|   | 2.2   | Current Consumption                         |
|   | 2.3   | Thermal Characteristics                     |
|   |       |                                             |

\_\_\_\_\_

|   | 2.4   | Flash Memory Characteristics                        |
|---|-------|-----------------------------------------------------|
|   | 2.5   | EzPort Electrical Specifications                    |
|   | 2.6   | ESD Protection                                      |
|   | 2.7   | DC Electrical Specifications                        |
|   | 2.8   | Clock Source Electrical Specifications              |
|   | 2.9   | General Purpose I/O Timing 33                       |
|   | 2.10  | Reset Timing                                        |
|   | 2.11  | I <sup>2</sup> C Input/Output Timing Specifications |
|   | 2.12  | Analog-to-Digital Converter (ADC) Parameters 36     |
|   | 2.13  | Equivalent Circuit for ADC Inputs                   |
|   | 2.14  | DMA Timers Timing Specifications                    |
|   | 2.15  | QSPI Electrical Specifications                      |
|   | 2.16  | JTAG and Boundary Scan Timing                       |
|   | 2.17  | Debug AC Timing Specifications                      |
| 3 | Mech  | nanical Outline Drawings 42                         |
|   | 3.1   | 64-pin LQFP Package 43                              |
|   | 3.2   | 64 QFN Package 46                                   |
|   | 3.3   | 81 MAPBGA Package 50                                |
|   | 3.4   | 100-pin LQFP Package 52                             |
| 4 | Revis | sion History 54                                     |

NP



### 1.1 Block Diagram

Figure 1 shows a top-level block diagram of the device. Package options for this family are described later in this document.



Figure 1. MCF52110 Block Diagram

### 1.2 Features

### **1.2.1** Feature Overview

The MCF52110 family includes the following features:



#### Family Configurations

- Version 2 ColdFire variable-length RISC processor core
  - Static operation
  - 32-bit address and data paths on-chip
  - Up to 80 MHz processor core frequency
  - Up to 40 MHz andoff-chip bus frequency
  - Sixteen general-purpose, 32-bit data and address registers
  - Implements ColdFire ISA\_A+. This is ISA\_A with extensions to support the user stack pointer register and four new instructions for improved bit processing (ISA\_A+)
  - Multiply-Accumulate (MAC) unit with 32-bit accumulator to support  $16 \times 16 \rightarrow 32$  or  $32 \times 32 \rightarrow 32$  operations
- System debug support
  - Real-time trace for determining dynamic execution path
  - Background debug mode (BDM) for in-circuit debugging (DEBUG\_B+)
  - Real-time debug support, with six hardware breakpoints (4 PC, 1 address and 1 data) configurable into a 1- or 2-level trigger
- On-chip memories
  - 16-Kbyte dual-ported SRAM on CPU internal bus, supporting core and DMA access with standby power supply support
  - Up to 128 Kbytes of interleaved flash memory supporting 2-1-1-1 accesses
- Power management
  - Fully static operation with processor sleep and whole chip stop modes
  - Rapid response to interrupts from the low-power sleep mode (wake-up feature)
  - Programmable clock enable/disable for each peripheral when not used (except backup watchdog timer)
  - Software controlled disable of external clock output for low-power consumption
- Three universal asynchronous/synchronous receiver transmitters (UARTs)
  - 16-bit divider for clock generation
  - Interrupt control logic with maskable interrupts
  - DMA support
  - Data formats can be 5, 6, 7 or 8 bits with even, odd, or no parity
  - Up to two stop bits in 1/16 increments
  - Error-detection capabilities
  - Modem support includes request-to-send (RTS) and clear-to-send (CTS) lines for two UARTs
  - Transmit and receive FIFO buffers
- Two I<sup>2</sup>C modules
  - Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads
  - Fully compatible with industry-standard I<sup>2</sup>C bus
  - Master and slave modes support multiple masters
  - Automatic interrupt generation with programmable level
- Queued serial peripheral interface (QSPI)
  - Full-duplex, three-wire synchronous transfers
  - Up to four chip selects available
  - Master mode operation only
  - Programmable bit rates up to half the CPU clock frequency
  - Up to 16 pre-programmed transfers
- Fast analog-to-digital converter (ADC)
  - Eight analog input channels
  - 12-bit resolution



### 1.2.9 QSPI

The queued serial peripheral interface (QSPI) provides a synchronous serial peripheral interface with queued transfer capability. It allows up to 16 transfers to be queued at once, minimizing the need for CPU intervention between transfers.

### 1.2.10 Fast ADC

The fast ADC consists of an eight-channel input select multiplexer and two independent sample and hold (S/H) circuits feeding separate 12-bit ADCs. The two separate converters store their results in accessible buffers for further processing.

The ADC can be configured to perform a single scan and halt, a scan when triggered, or a programmed scan sequence repeatedly until manually stopped.

The ADC can be configured for sequential or simultaneous conversion. When configured for sequential conversions, up to eight channels can be sampled and stored in any order specified by the channel list register. Both ADCs may be required during a scan, depending on the inputs to be sampled.

During a simultaneous conversion, both S/H circuits are used to capture two different channels at the same time. This configuration requires that a single channel may not be sampled by both S/H circuits simultaneously.

Optional interrupts can be generated at the end of the scan sequence if a channel is out of range (measures below the low threshold limit or above the high threshold limit set in the limit registers) or at several different zero crossing conditions.

### 1.2.11 DMA Timers (DTIM0–DTIM3)

There are four independent, DMA transfer capable 32-bit timers (DTIM0, DTIM1, DTIM2, and DTIM3) on the device. Each module incorporates a 32-bit timer with a separate register set for configuration and control. The timers can be configured to operate from the system clock or from an external clock source using one of the DTIN*n* signals. If the system clock is selected, it can be divided by 16 or 1. The input clock is further divided by a user-programmable 8-bit prescaler that clocks the actual timer counter register (TCR*n*). Each of these timers can be configured for input capture or reference (output) compare mode. Timer events may optionally cause interrupt requests or DMA transfers.

### 1.2.12 General Purpose Timer (GPT)

The general purpose timer (GPT) is a four-channel timer module consisting of a 16-bit programmable counter driven by a seven-stage programmable prescaler. Each of the four channels can be configured for input capture or output compare. Additionally, channel three, can be configured as a pulse accumulator.

A timer overflow function allows software to extend the timing capability of the system beyond the 16-bit range of the counter. The input capture and output compare functions allow simultaneous input waveform measurements and output waveform generation. The input capture function can capture the time of a selected transition edge. The output compare function can generate output waveforms and timer software delays. The 16-bit pulse accumulator can operate as a simple event counter or a gated time accumulator.

### 1.2.13 Periodic Interrupt Timers (PIT0 and PIT1)

The two periodic interrupt timers (PIT0 and PIT1) are 16-bit timers that provide interrupts at regular intervals with minimal processor intervention. Each timer can count down from the value written in its PIT modulus register or it can be a free-running down-counter.



Freescale Semiconductor

MCF52110 ColdFire Microcontroller, Rev. 1

|                    |                     |                       |                      | •                      | •                                           | •                                   | •                                   | ,                  |                     |                       |
|--------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------|
| Pin<br>Group       | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN |
| QSPI               | QSPI_DIN/<br>EZPD   | SDA1                  | URXD1                | GPIO                   | PDSR[2]                                     | PSRR[2]                             | _                                   | 16                 | F3                  | 12                    |
|                    | QSPI_DOUT/<br>EZPQ  | SCL1                  | UTXD1                | GPIO                   | PDSR[1]                                     | PSRR[1]                             | _                                   | 17                 | G1                  | 13                    |
|                    | QSPI_CLK/<br>EZPCK  | SCL0                  | URTS1                | GPIO                   | PDSR[3]                                     | PSRR[3]                             | pull-up <sup>7</sup>                | 18                 | G2                  | 14                    |
|                    | QSPI_CS3            | SYNCA                 | SYNCB                | GPIO                   | PDSR[7]                                     | PSRR[7]                             |                                     | 12                 | F1                  | —                     |
|                    | QSPI_CS2            | SYNCB                 | —                    | GPIO                   | PDSR[6]                                     | PSRR[6]                             |                                     | 13                 | F2                  | —                     |
|                    | QSPI_CS1            | —                     | —                    | GPIO                   | PDSR[5]                                     | PSRR[5]                             | —                                   | 19                 | H2                  | —                     |
|                    | QSPI_CS0            | SDA0                  | UCTS1                | GPIO                   | PDSR[4]                                     | PSRR[4]                             | pull-up <sup>7</sup>                | 20                 | H1                  | 15                    |
| Reset <sup>8</sup> | RSTI                | _                     |                      | —                      | N/A                                         | N/A                                 | pull-up <sup>8</sup>                | 96                 | A3                  | 59                    |
|                    | RSTO                | —                     | —                    | —                      | high                                        | FAST                                | —                                   | 97                 | B3                  | 60                    |
| Test               | TEST                | —                     | —                    | —                      | N/A                                         | N/A                                 | pull-down                           | 5                  | C2                  | 3                     |
| Timers, 16-bit     | GPT3                | _                     | PWM7                 | GPIO                   | PDSR[23]                                    | PSRR[23]                            | pull-up <sup>9</sup>                | 62                 | D8                  | 43                    |
|                    | GPT2                | —                     | PWM5                 | GPIO                   | PDSR[22]                                    | PSRR[22]                            | pull-up <sup>9</sup>                | 61                 | D9                  | 42                    |
|                    | GPT1                | —                     | PWM3                 | GPIO                   | PDSR[21]                                    | PSRR[21]                            | pull-up <sup>9</sup>                | 59                 | E9                  | 41                    |
|                    | GPT0                | _                     | PWM1                 | GPIO                   | PDSR[20]                                    | PSRR[20]                            | pull-up <sup>9</sup>                | 58                 | F7                  | 40                    |
| Timers, 32-bit     | DTIN3               | DTOUT3                | PWM6                 | GPIO                   | PDSR[19]                                    | PSRR[19]                            | —                                   | 32                 | H3                  | 19                    |
|                    | DTIN2               | DTOUT2                | PWM4                 | GPIO                   | PDSR[18]                                    | PSRR[18]                            | —                                   | 31                 | J3                  | 18                    |
|                    | DTIN1               | DTOUT1                | PWM2                 | GPIO                   | PDSR[17]                                    | PSRR[17]                            | —                                   | 37                 | G4                  | 23                    |
|                    | DTIN0               | DTOUT0                | PWM0                 | GPIO                   | PDSR[16]                                    | PSRR[16]                            | —                                   | 36                 | H4                  | 22                    |
| UART 0             | UCTS0               | —                     | _                    | GPIO                   | PDSR[11]                                    | PSRR[11]                            | —                                   | 6                  | C1                  | 4                     |
|                    | URTS0               | —                     | —                    | GPIO                   | PDSR[10]                                    | PSRR[10]                            | —                                   | 9                  | D3                  | 7                     |
|                    | URXD0               | RTC_EXTAL             | —                    | GPIO                   | PDSR[9]                                     | PSRR[9]                             | —                                   | 7                  | D1                  | 5                     |
|                    | UTXD0               | RTC_XTAL              | —                    | GPIO                   | PDSR[8]                                     | PSRR[8]                             | —                                   | 8                  | D2                  | 6                     |
|                    | URXD0<br>UTXD0      | RTC_EXTAL<br>RTC_XTAL |                      | GPIO<br>GPIO           | PDSR[9]<br>PDSR[8]                          | PSRR[9]<br>PSRR[8]                  |                                     | 7<br>8             | D1<br>D2            |                       |

#### Table 3. Pin Functions by Primary and Alternate Purpose (continued)

18





| Signal Name                     | Abbreviation | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | I/O |
|---------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Development Serial<br>Input     | DSI          | Development Serial Input - Internally synchronized input that provides data input for the serial communication port to the debug module, after the DSCLK has been seen as high (logic 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I   |
| Development Serial<br>Output    | DSO          | Development Serial Output - Provides serial output communication for debug module responses. DSO is registered internally. The output is delayed from the validation of DSCLK high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0   |
| Debug Data                      | DDATA[3:0]   | Display captured processor data and breakpoint status. The CLKOUT signal can be used by the development system to know when to sample DDATA[3:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0   |
| Processor Status Clock          | PSTCLK       | Processor Status Clock - Delayed version of the processor clock. Its<br>rising edge appears in the center of valid PST and DDATA output.<br>PSTCLK indicates when the development system should sample PST<br>and DDATA values.<br>If real-time trace is not used, setting CSR[PCD] keeps PSTCLK, and<br>PST and DDATA outputs from toggling without disabling triggers.<br>Non-quiescent operation can be reenabled by clearing CSR[PCD],<br>although the external development systems must resynchronize with<br>the PST and DDATA outputs.<br>PSTCLK starts clocking only when the first non-zero PST value (0xC,<br>0xD, or 0xF) occurs during system reset exception processing. | 0   |
| Processor Status<br>Outputs     | PST[3:0]     | Indicate core status. Debug mode timing is synchronous with the processor clock; status is unrelated to the current bus transfer. The CLKOUT signal can be used by the development system to know when to sample PST[3:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0   |
| All Processor Status<br>Outputs | ALLPST       | Logical AND of PST[3:0]. The CLKOUT signal can be used by the development system to know when to sample ALLPST.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0   |

|--|

# 1.15 EzPort Signal Descriptions

Table 17 contains a list of EzPort external signals.

| Table 17. | EzPort | Signal | Descriptions |
|-----------|--------|--------|--------------|
|-----------|--------|--------|--------------|

| Signal Name            | Abbreviation | Function                                                          | I/O |
|------------------------|--------------|-------------------------------------------------------------------|-----|
| EzPort Clock           | EZPCK        | Shift clock for EzPort transfers.                                 | Ι   |
| EzPort Chip Select     | EZPCS        | Chip select for signalling the start and end of serial transfers. | Ι   |
| EzPort Serial Data In  | EZPD         | EZPD is sampled on the rising edge of EZPCK.                      | Ι   |
| EzPort Serial Data Out | EZPQ         | EZPQ transitions on the falling edge of EZPCK.                    | 0   |

- <sup>1</sup>  $\theta_{JA}$  and  $\Psi_{jt}$  parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of  $\theta_{JA}$  and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the  $\Psi_{jt}$  parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2.
- <sup>2</sup> Per JEDEC JESD51-2 with the single-layer board (JESD51-3) horizontal.
- <sup>3</sup> Per JEDEC JESD51-6 with the board JESD51-7) horizontal.
- <sup>4</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- <sup>5</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- <sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written in conformance with Psi-JT.

The average chip-junction temperature  $(T_J)$  in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \Theta_{JMA})$$
(1)

Where:

- $T_A$  = ambient temperature, °C
- Θ<sub>JA</sub> = package thermal resistance, junction-to-ambient, °C/W

 $P_D = P_{INT} + P_{I/O}$ 

 $P_{INT}$  = chip internal power,  $I_{DD} \times V_{DD}$ , watts

P<sub>I/O</sub> = power dissipation on input and output pins — user determined, watts

For most applications  $P_{I/O} < P_{INT}$  and can be ignored. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_{\rm D} = K \div (T_{\rm J} + 273^{\circ}C)$$
 (2)

Solving equations 1 and 2 for K gives:

$$K = P_D \times (T_A + 273 \ ^\circ C) + \Theta_{JMA} \times P_D^2 \ (3)$$

where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations (1) and (2) iteratively for any value of  $T_A$ .

### 2.4 Flash Memory Characteristics

The flash memory characteristics are shown in Table 23 and Table 24.

#### Table 23. SGFM Flash Program and Erase Characteristics

(V<sub>DD</sub> = 3.0 to 3.6 V)

| Parameter                                 | Symbol                | Min  | Тур | Мах                | Unit |
|-------------------------------------------|-----------------------|------|-----|--------------------|------|
| System clock (read only)                  | f <sub>sys(R)</sub>   | 0    | —   | 50–80 <sup>1</sup> | MHz  |
| System clock (program/erase) <sup>2</sup> | f <sub>sys(P/E)</sub> | 0.15 | —   | 102.4              | MHz  |

<sup>1</sup> Depending on packaging; see the orderable part number summary.

<sup>2</sup> Refer to the flash memory section for more information



#### Table 28. Oscillator and PLL Electrical Specifications (continued)

 $(V_{DD} \text{ and } V_{DDPLL} = 2.7 \text{ to } 3.6 \text{ V}, V_{SS} = V_{SSPLL} = 0 \text{ V})$ 

| Characteristic                                                                                                                                                                                      | Symbol              | Min   | Мах       | Unit               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|-----------|--------------------|
| Frequency un-LOCK range                                                                                                                                                                             | f <sub>UL</sub>     | -1.5  | 1.5       | % f <sub>ref</sub> |
| Frequency LOCK range                                                                                                                                                                                | f <sub>LCK</sub>    | -0.75 | 0.75      | % f <sub>ref</sub> |
| <ul> <li>CLKOUT period jitter <sup>4, 5, 10, 11</sup>, measured at f<sub>SYS</sub> Max</li> <li>Peak-to-peak (clock edge to clock edge)</li> <li>Long term (averaged over 2 ms interval)</li> </ul> | C <sub>jitter</sub> |       | 10<br>.01 | % f <sub>sys</sub> |
| On-chip oscillator frequency                                                                                                                                                                        | f <sub>oco</sub>    | 7.84  | 8.16      | MHz                |

<sup>1</sup> In external clock mode, it is possible to run the chip directly from an external clock source without enabling the PLL.

- <sup>2</sup> This value has been updated.
- <sup>3</sup> All internal registers retain data at 0 Hz.
- <sup>4</sup> Depending on packaging; see the orderable part number summary.
- <sup>5</sup> Loss of Reference Frequency is the reference frequency detected internally, which transitions the PLL into self clocked mode.
- <sup>6</sup> Self clocked mode frequency is the frequency at which the PLL operates when the reference frequency falls below f<sub>LOR</sub> with default MFD/RFD settings.
- <sup>7</sup> This parameter is characterized before qualification rather than 100% tested.
- <sup>8</sup> Proper PC board layout procedures must be followed to achieve specifications.
- <sup>9</sup> This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR).
- <sup>10</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDPLL</sub> and V<sub>SSPLL</sub> and variation in crystal oscillator frequency increase the C<sub>jitter</sub> percentage for a given interval.
- <sup>11</sup> Based on slow system clock of 40 MHz measured at f<sub>svs</sub> max.

### 2.9 General Purpose I/O Timing

GPIO can be configured for certain pins of the QSPI, DDR Control, timer, UART, and Interrupt interfaces. When in GPIO mode, the timing specification for these pins is given in Table 29 and Figure 5.

The GPIO timing is met under the following load test conditions:

- 50 pF / 50  $\Omega$  for high drive
- $25 \text{ pF} / 25 \Omega$  for low drive

#### Table 29. GPIO Timing

| NUM | Characteristic                     | Symbol             | Min | Мах | Unit |
|-----|------------------------------------|--------------------|-----|-----|------|
| G1  | CLKOUT High to GPIO Output Valid   | t <sub>CHPOV</sub> |     | 10  | ns   |
| G2  | CLKOUT High to GPIO Output Invalid | t <sub>CHPOI</sub> | 1.5 | —   | ns   |
| G3  | GPIO Input Valid to CLKOUT High    | t <sub>PVCH</sub>  | 9   | —   | ns   |
| G4  | CLKOUT High to GPIO Input Invalid  | t <sub>CHPI</sub>  | 1.5 | —   | ns   |





#### Figure 5. GPIO Timing

### 2.10 Reset Timing

#### Table 30. Reset and Configuration Override Timing

| $(V_{DD} = 3.0 \text{ to } 3.6 \text{ V}, V_{SS} = 0.0 \text{ to } 3.6 \text{ V})$ | )V,I, | $= I_{L}$ | to I <sub>H</sub> )' |
|------------------------------------------------------------------------------------|-------|-----------|----------------------|
|------------------------------------------------------------------------------------|-------|-----------|----------------------|

| NUM | Characteristic                     | Symbol             | Min | Мах | Unit             |
|-----|------------------------------------|--------------------|-----|-----|------------------|
| R1  | RSTI input valid to CLKOUT High    | t <sub>RVCH</sub>  | 9   | —   | ns               |
| R2  | CLKOUT High to RSTI Input invalid  | t <sub>CHRI</sub>  | 1.5 | —   | ns               |
| R3  | RSTI input valid time <sup>2</sup> | t <sub>RIVT</sub>  | 5   | —   | t <sub>CYC</sub> |
| R4  | CLKOUT High to RSTO Valid          | t <sub>CHROV</sub> | —   | 10  | ns               |

<sup>1</sup> All AC timing is shown with respect to 50%  $V_{DD}$  levels unless otherwise noted.

<sup>2</sup> During low power STOP, the synchronizers for the RSTI input are bypassed and RSTI is asserted asynchronously to the system. Thus, RSTI must be held a minimum of 100 ns.



Figure 6. RSTI and Configuration Override Timing

# 2.11 I<sup>2</sup>C Input/Output Timing Specifications

Table 31 lists specifications for the  $I^2C$  input timing parameters shown in Figure 7.

NP

Figure 7 shows timing for the values in Table 31 and Table 32.



Figure 7. I<sup>2</sup>C Input/Output Timings

### 2.12 Analog-to-Digital Converter (ADC) Parameters

Table 33 lists specifications for the analog-to-digital converter.

| Table | 33. | ADC | Param | eters <sup>1</sup> |
|-------|-----|-----|-------|--------------------|
|-------|-----|-----|-------|--------------------|

| Name                | Characteristic                                                      | Min               | Typical       | Мах               | Unit                                 |
|---------------------|---------------------------------------------------------------------|-------------------|---------------|-------------------|--------------------------------------|
| V <sub>REFL</sub>   | Low reference voltage                                               | V <sub>SSA</sub>  | —             | V <sub>SSA</sub>  | V                                    |
| V <sub>REFH</sub>   | High reference voltage                                              | V <sub>DDA</sub>  | —             | V <sub>DDA</sub>  | V                                    |
| V <sub>DDA</sub>    | ADC analog supply voltage                                           | 3.0               | 3.3           | 3.6               | V                                    |
| V <sub>ADIN</sub>   | Input voltages                                                      | V <sub>REFL</sub> | —             | V <sub>REFH</sub> | V                                    |
| RES                 | Resolution                                                          | 12                | —             | 12                | Bits                                 |
| INL                 | Integral non-linearity (full input signal range) <sup>2</sup>       | —                 | ±2.5          | ±3                | LSB <sup>3</sup>                     |
| INL                 | Integral non-linearity (10% to 90% input signal range) <sup>4</sup> | —                 | ±2.5          | ±3                | LSB                                  |
| DNL                 | Differential non-linearity                                          | —                 | -1 < DNL < +1 | <+1               | LSB                                  |
| Monotonicity        |                                                                     |                   | GUARAN        | ITEED             | •                                    |
| f <sub>ADIC</sub>   | ADC internal clock                                                  | 0.1               | —             | 5.0               | MHz                                  |
| R <sub>AD</sub>     | Conversion range                                                    | V <sub>REFL</sub> | —             | V <sub>REFH</sub> | V                                    |
| t <sub>ADPU</sub>   | ADC power-up time <sup>5</sup>                                      | —                 | 6             | 13                | t <sub>AIC</sub> cycles <sup>6</sup> |
| t <sub>REC</sub>    | Recovery from auto standby                                          | —                 | 0             | 1                 | t <sub>AIC</sub> cycles              |
| t <sub>ADC</sub>    | Conversion time                                                     | —                 | 6             | —                 | t <sub>AIC</sub> cycles              |
| t <sub>ADS</sub>    | Sample time                                                         |                   | 1             | _                 | t <sub>AIC</sub> cycles              |
| C <sub>ADI</sub>    | Input capacitance                                                   | —                 | See Figure 8  | —                 | pF                                   |
| X <sub>IN</sub>     | Input impedance                                                     | —                 | See Figure 8  | —                 | W                                    |
| I <sub>ADI</sub>    | Input injection current <sup>7</sup> , per pin                      | —                 | —             | 3                 | mA                                   |
| I <sub>VREFH</sub>  | V <sub>REFH</sub> current                                           | —                 | 0             | —                 | mA                                   |
| V <sub>OFFSET</sub> | Offset voltage internal reference                                   | —                 | ±8            | ±15               | mV                                   |
| E <sub>GAIN</sub>   | Gain error (transfer path)                                          | .99               | 1             | 1.01              | —                                    |
| V <sub>OFFSET</sub> | Offset voltage external reference                                   | —                 | ±3            | 9                 | mV                                   |
| SNR                 | Signal-to-noise ratio                                               | —                 | 62 to 66      | —                 | dB                                   |



| Num | Characteristics <sup>1</sup>                       |                     | Min                | Max | Unit               |
|-----|----------------------------------------------------|---------------------|--------------------|-----|--------------------|
| J1  | TCLK frequency of operation                        | f <sub>JCYC</sub>   | DC                 | 1/4 | f <sub>sys/2</sub> |
| J2  | TCLK cycle period                                  | t <sub>JCYC</sub>   | $4 \times t_{CYC}$ | —   | ns                 |
| J3  | TCLK clock pulse width                             | t <sub>JCW</sub>    | 26                 | —   | ns                 |
| J4  | TCLK rise and fall times                           | t <sub>JCRF</sub>   | 0                  | 3   | ns                 |
| J5  | Boundary scan input data setup time to TCLK rise   | t <sub>BSDST</sub>  | 4                  | —   | ns                 |
| J6  | Boundary scan input data hold time after TCLK rise | t <sub>BSDHT</sub>  | 26                 | —   | ns                 |
| J7  | TCLK low to boundary scan output data valid        | t <sub>BSDV</sub>   | 0                  | 33  | ns                 |
| J8  | TCLK low to boundary scan output high Z            | t <sub>BSDZ</sub>   | 0                  | 33  | ns                 |
| J9  | TMS, TDI input data setup time to TCLK rise        | t <sub>TAPBST</sub> | 4                  | —   | ns                 |
| J10 | TMS, TDI Input data hold time after TCLK rise      | t <sub>TAPBHT</sub> | 10                 | —   | ns                 |
| J11 | TCLK low to TDO data valid                         | t <sub>TDODV</sub>  | 0                  | 26  | ns                 |
| J12 | TCLK low to TDO high Z                             | t <sub>TDODZ</sub>  | 0                  | 8   | ns                 |
| J13 | TRST assert time                                   | t <sub>TRSTAT</sub> | 100                | _   | ns                 |
| J14 | TRST setup time (negation) to TCLK high            | t <sub>TRSTST</sub> | 10                 | _   | ns                 |

#### Table 36. JTAG and Boundary Scan Timing

<sup>1</sup> JTAG\_EN is expected to be a static signal. Hence, it is not associated with any timing.



Figure 10. Test Clock Input Timing



**Mechanical Outline Drawings** 

NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.
- 4. DIMENSIONS TO BE DETERMINED AT SEATING PLANE C.
- 5. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08 mm AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.
- 6. THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH.
- / EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- AND 0.25 mm FROM THE LEAD TIP.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|--------------------|--------------|------------------|-------------|
| TITLE: 64LD LQFP,                                       |                    | DOCUMENT NO  | : 98ASS23234₩    | REV: D      |
| 10 X 10 X 1.4 PKG,                                      |                    | CASE NUMBER  | 2: 840F-02       | 06 APR 2005 |
| 0.5 PITCH, CASE OU                                      | TLINE              | STANDARD: JE | DEC MS-026 BCD   |             |



### 3.2 64 QFN Package



**Mechanical Outline Drawings** 



**Mechanical Outline Drawings** 

NP

|                                                        |                                                                                                                                  |                                                                                            |                  |                               | DOCUMENT NO: 98ASA10690D |            |           |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------|-------------------------------|--------------------------|------------|-----------|
|                                                        | Treesca<br>semicone                                                                                                              | <b>71C</b><br>ductor                                                                       | REVISION HISTORY |                               | PAGE:                    | 174        | 0         |
| © FREES<br>ELECTRONIC<br>DIRECTLY FROM<br>ARE UNCONTRO | CALE SEMICONDUCTOR, INC. ALL F<br>VERSIONS ARE UNCONTROLLED EXC<br>THE DOCUMENT CONTROL REPOSIT<br>LLED EXCEPT WHEN STAMPED "CON | RIGHTS RESERVED.<br>CEPT WHEN ACCESSED<br>TORY. PRINTED VERSIONS<br>NTROLLED COPY" IN RED. |                  |                               | REV:                     | 0          |           |
| LTR                                                    | ORIGINATOR                                                                                                                       |                                                                                            | REVIS            | SIONS                         | •                        | DRAFTER    | DATE      |
| 0                                                      | ERIC TRIPLETT                                                                                                                    | RELEASED FO                                                                                | R PRODUCTION     |                               |                          | TAYLOR LIU | 27JUL2005 |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
|                                                        |                                                                                                                                  |                                                                                            |                  |                               |                          |            |           |
| TITLE:                                                 | THERMALLY                                                                                                                        | ENHANCE                                                                                    | ED QUAD          | CASE NUMBER: 1                | 740-01                   |            |           |
| FLA                                                    | AT NON-LEA<br>TERMINIAL O                                                                                                        | DED PAC                                                                                    | KAGE (QFN)       | STANDARD: JEDEC MO-220 VMMD-3 |                          |            |           |
| 04                                                     | 64 IERMINAL, 0.5 PITCH (9 X 9 X 1)                                                                                               |                                                                                            | PACKAGE CODE:    | 6200                          | SHEET:                   | 4 OF 4     |           |



### 3.3 81 MAPBGA Package



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. |         | LOUTLINE    | PRINT VERSION NO | T TO SCALE    |        |
|---------------------------------------------------------|---------|-------------|------------------|---------------|--------|
| TITLE: PBGA, LOW                                        | PROFILE | _<br>_,     | DOCUMENT NO      | : 98ASA10670D | REV: O |
| 81 I/O, 10 X 10 PKG,                                    |         | CASE NUMBER | : 1662–01        | 04 FEB 2005   |        |
| 1 MM PITCH                                              | H (MAP) | )           | STANDARD: NO     | N-JEDEC       |        |



#### **Mechanical Outline Drawings**

NOTES:

- 1. ALL DIMENSIONS IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- /3, maximum solder ball diameter measured parallel to datum a.



5. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUT | LINE PRINT VERSI     | ON NOT TO SCALE |
|---------------------------------------------------------|----------------|----------------------|-----------------|
| TITLE: PBGA, LOW PROFIL                                 | E, DOCU        | MENT NO: 98ASA10670D | REV: O          |
| 81 I/O, 10 X 10 PI                                      | KG, CASE       | NUMBER: 1662-01      | 04 FEB 2005     |
| 1 MM PITCH (MAF                                         | ) STANI        | DARD: NON-JEDEC      |                 |



### 3.4 100-pin LQFP Package



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED.  | MECHANICA | LOUTLINE     | PRINT VERSION NO | T TO SCALE  |
|----------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:<br>100 LEAD LQFP<br>14 X 14, 0.5 PITCH, 1.4 THICK |           | DOCUMENT NO  | ): 98ASS23308W   | REV: G      |
|                                                          |           | CASE NUMBER  | 2: 983–03        | 07 APR 2005 |
|                                                          |           | STANDARD: NO | DN-JEDEC         |             |





# 4 Revision History

#### Table 38. Revision History

| Revision | Description                                                                                                                                                                                                                                                                                                                                             |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | Initial public release.                                                                                                                                                                                                                                                                                                                                 |
| 1        | <ul> <li>Updated Clock generation features</li> <li>Changed crystal frequency range maximum to 25 MHz</li> <li>Updated Table: Clocking Modes and added appropriate footnote</li> <li>In Table: CLock Source Electrical Specifications, updated the following values: fcrystal, fext, fref_pll, EXTAL input high voltage (External reference)</li> </ul> |



#### How to Reach Us:

Home Page: www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: MCF52110 Rev. 1 3/2011 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2011. All rights reserved.

