Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Coldfire V2 | | Core Size | 32-Bit Single-Core | | Speed | 66MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 56 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 8x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 81-LBGA | | Supplier Device Package | 81-MAPBGA (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf52110cvm66j | ## 1.1 Block Diagram Figure 1 shows a top-level block diagram of the device. Package options for this family are described later in this document. Figure 1. MCF52110 Block Diagram ### 1.2 Features #### 1.2.1 Feature Overview The MCF52110 family includes the following features: MCF52110 ColdFire Microcontroller, Rev. 1 #### **Family Configurations** - Version 2 ColdFire variable-length RISC processor core - Static operation - 32-bit address and data paths on-chip - Up to 80 MHz processor core frequency - Up to 40 MHz and off-chip bus frequency - Sixteen general-purpose, 32-bit data and address registers - Implements ColdFire ISA\_A+. This is ISA\_A with extensions to support the user stack pointer register and four new instructions for improved bit processing (ISA\_A+) - Multiply-Accumulate (MAC) unit with 32-bit accumulator to support $16\times16 \rightarrow 32$ or $32\times32 \rightarrow 32$ operations - System debug support - Real-time trace for determining dynamic execution path - Background debug mode (BDM) for in-circuit debugging (DEBUG\_B+) - Real-time debug support, with six hardware breakpoints (4 PC, 1 address and 1 data) configurable into a 1- or 2-level trigger - On-chip memories - 16-Kbyte dual-ported SRAM on CPU internal bus, supporting core and DMA access with standby power supply support - Up to 128 Kbytes of interleaved flash memory supporting 2-1-1-1 accesses - Power management - Fully static operation with processor sleep and whole chip stop modes - Rapid response to interrupts from the low-power sleep mode (wake-up feature) - Programmable clock enable/disable for each peripheral when not used (except backup watchdog timer) - Software controlled disable of external clock output for low-power consumption - Three universal asynchronous/synchronous receiver transmitters (UARTs) - 16-bit divider for clock generation - Interrupt control logic with maskable interrupts - DMA support - Data formats can be 5, 6, 7 or 8 bits with even, odd, or no parity - Up to two stop bits in 1/16 increments - Error-detection capabilities - Modem support includes request-to-send (RTS) and clear-to-send (CTS) lines for two UARTs - Transmit and receive FIFO buffers - Two I<sup>2</sup>C modules - Interchip bus interface for EEPROMs, LCD controllers, A/D converters, and keypads - Fully compatible with industry-standard I<sup>2</sup>C bus - Master and slave modes support multiple masters - Automatic interrupt generation with programmable level - Queued serial peripheral interface (QSPI) - Full-duplex, three-wire synchronous transfers - Up to four chip selects available - Master mode operation only - Programmable bit rates up to half the CPU clock frequency - Up to 16 pre-programmed transfers - Fast analog-to-digital converter (ADC) - Eight analog input channels - 12-bit resolution #### **Family Configurations** - Clock generation features - Crystal, on-chip trimmed relaxation oscillator, or external oscillator reference options - Trimmed relaxation oscillator - Pre-divider capable of dividing the clock source frequency into the PLL reference frequency range - System can be clocked from PLL or directly from crystal oscillator or relaxation oscillator - Low power modes supported - $2^n$ ( $0 \le n \le 15$ ) low-power divider for extremely low frequency operation - Interrupt controller - Uniquely programmable vectors for all interrupt sources - Fully programmable level and priority for all peripheral interrupt sources - Seven external interrupt signals with fixed level and priority - Unique vector number for each interrupt source - Ability to mask any individual interrupt source or all interrupt sources (global mask-all) - Support for hardware and software interrupt acknowledge (IACK) cycles - Combinatorial path to provide wake-up from low-power modes - DMA controller - Four fully programmable channels - Dual-address transfer support with 8-, 16-, and 32-bit data capability, along with support for 16-byte (4×32-bit) burst transfers - Source/destination address pointers that can increment or remain constant - 24-bit byte transfer counter per channel - Auto-alignment transfers supported for efficient block movement - Bursting and cycle-steal support - Software-programmable DMA requests for the UARTs (3) and 32-bit timers (4) - Channel linking support - Reset - Separate reset in and reset out signals - Seven sources of reset: - Power-on reset (POR) - External - Software - Watchdog - Loss of clock / loss of lock - Low-voltage detection (LVD) - JTAG - Status flag indication of source of last reset - Chip configuration module (CCM) - System configuration during reset - Selects one of six clock modes - Configures output pad drive strength - Unique part identification number and part revision number - General purpose I/O interface - Up to 56 bits of general purpose I/O - Bit manipulation supported via set/clear functions - Programmable drive strengths - Unused peripheral pins may be used as extra GPIO - JTAG support for system level board testing #### 1.2.2 V2 Core Overview The version 2 ColdFire processor core is comprised of two separate pipelines decoupled by an instruction buffer. The two-stage instruction fetch pipeline (IFP) is responsible for instruction-address generation and instruction fetch. The instruction buffer is a first-in-first-out (FIFO) buffer that holds prefetched instructions awaiting execution in the operand execution pipeline (OEP). The OEP includes two pipeline stages. The first stage decodes instructions and selects operands (DSOC); the second stage (AGEX) performs instruction execution and calculates operand effective addresses, if needed. The V2 core implements the ColdFire instruction set architecture revision A+ with support for a separate user stack pointer register and four new instructions to assist in bit processing. Additionally, the core includes the multiply-accumulate (MAC) unit for improved signal processing capabilities. The MAC implements a three-stage arithmetic pipeline, optimized for 16x16 bit operations, with support for one 32-bit accumulator. Supported operands include 16- and 32-bit signed and unsigned integers, signed fractional operands, and a complete set of instructions to process these data types. The MAC provides support for execution of DSP operations within the context of a single processor at a minimal hardware cost. ### 1.2.3 Integrated Debug Module The ColdFire processor core debug interface is provided to support system debugging with low-cost debug and emulator development tools. Through a standard debug interface, access to debug information and real-time tracing capability is provided on 100-lead packages. This allows the processor and system to be debugged at full speed without the need for costly in-circuit emulators. The on-chip breakpoint resources include a total of nine programmable 32-bit registers: an address and an address mask register, a data and a data mask register, four PC registers, and one PC mask register. These registers can be accessed through the dedicated debug serial communication channel or from the processor's supervisor mode programming model. The breakpoint registers can be configured to generate triggers by combining the address, data, and PC conditions in a variety of single- or dual-level definitions. The trigger event can be programmed to generate a processor halt or initiate a debug interrupt exception. This device implements revision B+ of the ColdFire Debug Architecture. The processor's interrupt servicing options during emulator mode allow real-time critical interrupt service routines to be serviced while processing a debug interrupt event. This ensures the system continues to operate even during debugging. To support program trace, the V2 debug module provides processor status (PST[3:0]) and debug data (DDATA[3:0]) ports. These buses and the PSTCLK output provide execution status, captured operand data, and branch target addresses defining processor activity at the CPU's clock rate. The device includes a new debug signal, ALLPST. This signal is the logical AND of the processor status (PST[3:0]) signals and is useful for detecting when the processor is in a halted state (PST[3:0] = 1111). The full debug/trace interface is available only on the 100-pin packages. However, every product features the dedicated debug serial communication channel (DSI, DSO, DSCLK) and the ALLPST signal. #### 1.2.4 JTAG The processor supports circuit board test strategies based on the Test Technology Committee of IEEE and the Joint Test Action Group (JTAG). The test logic includes a test access port (TAP) consisting of a 16-state controller, an instruction register, and three test registers (a 1-bit bypass register, a 256-bit boundary-scan register, and a 32-bit ID register). The boundary scan register links the device's pins into one shift register. Test logic, implemented using static logic design, is independent of the device system logic. The device implementation can: - Perform boundary-scan operations to test circuit board electrical continuity - Sample system pins during operation and transparently shift out the result in the boundary scan register MCF52110 ColdFire Microcontroller, Rev. 1 #### 1.2.21 Reset The reset controller determines the source of reset, asserts the appropriate reset signals to the system, and keeps track of what caused the last reset. There are seven sources of reset: - External reset input - Power-on reset (POR) - Watchdog timer - Phase locked-loop (PLL) loss of lock / loss of clock - Software - Low-voltage detector (LVD) - JTAG Control of the LVD and its associated reset and interrupt are managed by the reset controller. Other registers provide status flags indicating the last source of reset and a control bit for software assertion of the RSTO pin. #### 1.2.22 GPIO Nearly all pins on the device have general purpose I/O capability and are grouped into 8-bit ports. Some ports do not use all eight bits. Each port has registers that configure, monitor, and control the port pin. # 1.2.23 Part Numbers and Packaging This product is RoHS-compliant. Refer to the product page at freescale.com or contact your sales office for up-to-date RoHS information. **Table 2. Orderable Part Number Summary** | Part Number | Flash / SRAM | Key Features | Package | Speed | |-------------|------------------------|-----------------------------------------------------------------------|--------------------------------------|------------| | MCF52100 | 64 Kbytes / 16 Kbytes | 2 UARTs, 2 I <sup>2</sup> C, QSPI, A/D, DMA,<br>16-/32-bit/PWM Timers | 64 LQFP/QFN<br>81 MAPBGA | 66, 80 MHz | | MCF52110 | 128 Kbytes / 16 Kbytes | 3 UARTs, 2 I <sup>2</sup> C, QSPI, A/D, DMA,<br>16-/32-bit/PWM Timers | 64 LQFP/QFN<br>81 MAPBGA<br>100 LQFP | 66, 80 MHz | Figure 3 shows the pinout configuration for the 81 MAPBGA. 1 2 3 4 | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |---|-----------------|----------|----------|-----------------|-----------------|-----------------|-----------------|---------------------|------------------| | Α | $V_{SS}$ | UTXD1 | RSTI | ĪRQ5 | ĪRQ3 | ALLPST | TDO | TMS | $V_{SS}$ | | В | URTS1 | URXD1 | RSTO | ĪRQ6 | ĪRQ2 | TRST | TDI | V <sub>DD</sub> PLL | EXTAL | | С | UCTS0 | TEST | UCTS1 | ĪRQ7 | ĪRQ4 | ĪRQ1 | TCLK | V <sub>SS</sub> PLL | XTAL | | D | URXD0 | UTXD0 | URTS0 | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | PWM7 | GPT3 | GPT2 | | E | SCL | SDA | $V_{DD}$ | $V_{DD}$ | V <sub>DD</sub> | V <sub>DD</sub> | V <sub>DD</sub> | PWM5 | GPT1 | | F | QSPI_CS3 | QSPI_CS2 | QSPI_DIN | $V_{SS}$ | V <sub>DD</sub> | $V_{SS}$ | GPT0 | $V_{STBY}$ | AN4 | | G | QSPI_DOUT | QSPI_CLK | RCON | DTIN1 | CLKMOD0 | AN2 | AN3 | AN5 | AN6 | | Н | QSPI_CS0 | QSPI_CS1 | DTIN3 | DTIN0 | CLKMOD1 | AN1 | $V_{SSA}$ | $V_{DDA}$ | AN7 | | J | V <sub>SS</sub> | JTAG_EN | DTIN2 | PWM3 | PWM1 | AN0 | V <sub>RL</sub> | V <sub>RH</sub> | V <sub>SSA</sub> | Figure 3. 81 MAPBGA Pin Assignments MCF52110 ColdFire Microcontroller, Rev. 1 Table 3 shows the pin functions by primary and alternate purpose, and illustrates which packages contain each pin. ## Table 3. Pin Functions by Primary and Alternate Purpose | Pin<br>Group | Primary<br>Function | Secondary<br>Function | Tertiary<br>Function | Quaternary<br>Function | Drive<br>Strength /<br>Control <sup>1</sup> | Slew Rate /<br>Control <sup>1</sup> | Pull-up /<br>Pull-down <sup>2</sup> | Pin on<br>100 LQFP | Pin on 81<br>MAPBGA | Pin on 64<br>LQFP/QFN | |------------------|---------------------|-----------------------|----------------------|------------------------|---------------------------------------------|-------------------------------------|-------------------------------------|--------------------|---------------------|-----------------------| | ADC | AN7 | _ | _ | GPIO | Low | FAST | _ | 51 | H9 | 33 | | | AN6 | _ | _ | GPIO | Low | FAST | _ | 52 | G9 | 34 | | | AN5 | _ | _ | GPIO | Low | FAST | _ | 53 | G8 | 35 | | | AN4 | _ | _ | GPIO | Low | FAST | _ | 54 | F9 | 36 | | | AN3 | _ | _ | GPIO | Low | FAST | _ | 46 | G7 | 28 | | | AN2 | _ | _ | GPIO | Low | FAST | _ | 45 | G6 | 27 | | | AN1 | _ | _ | GPIO | Low | FAST | _ | 44 | H6 | 26 | | | AN0 | _ | _ | GPIO | Low | FAST | _ | 43 | J6 | 25 | | | SYNCA <sup>3</sup> | _ | _ | _ | N/A | N/A | _ | _ | _ | _ | | | SYNCB <sup>3</sup> | _ | _ | _ | N/A | N/A | _ | _ | _ | _ | | | VDDA | _ | _ | _ | N/A | N/A | _ | 50 | H8 | 32 | | | VSSA | _ | _ | _ | N/A | N/A | _ | 47 | H7, J9 | 29 | | | VRH | _ | _ | _ | N/A | N/A | _ | 49 | J8 | 31 | | | VRL | _ | _ | _ | N/A | N/A | _ | 48 | J7 | 30 | | Clock | EXTAL | _ | _ | _ | N/A | N/A | _ | 73 | B9 | 47 | | Generation | XTAL | _ | _ | _ | N/A | N/A | _ | 72 | C9 | 46 | | | VDDPLL | _ | _ | _ | N/A | N/A | _ | 74 | B8 | 48 | | | VSSPLL | _ | _ | _ | N/A | N/A | _ | 71 | C8 | 45 | | Debug Data | ALLPST | _ | _ | _ | High | FAST | _ | 86 | A6 | 55 | | | DDATA[3:0] | _ | _ | GPIO | High | FAST | _ | 84,83,78,77 | _ | _ | | | PST[3:0] | _ | _ | GPIO | High | FAST | _ | 70,69,66,65 | _ | _ | | I <sup>2</sup> C | SCL0 | _ | UTXD2 | GPIO | PDSR[0] | PSRR[0] | pull-up <sup>4</sup> | 10 | E1 | 8 | | | SDA0 | _ | URXD2 | GPIO | PDSR[0] | PSRR[0] | pull-up <sup>4</sup> | 11 | E2 | 9 | - 1 The PLL pre-divider (CCHR+1) reset value is 1 and the PLL input reference range is 2–10 MHz, so in order to boot with the PLL enabled, the external clock or crystal frequency needs to be less than 10 MHz. MCF5211x devices cannot boot with PLL enabled from an external clock or crystal oscillator with frequency greater than 10 MHz. This constraint does not apply to booting with PLL disabled. - <sup>2</sup> Cannot boot from the Internal 8 MHz Relaxation oscillator with the PLL enabled. Refer Note1. Thus this mode has been removed from the table. # 1.6 External Interrupt Signals Table 8 describes the external interrupt signals. #### **Table 8. External Interrupt Signals** | Signal Name | Abbreviation | Function | I/O | |---------------------|--------------|-----------------------------|-----| | External Interrupts | ĪRQ[7:1] | External interrupt sources. | I | # 1.7 Queued Serial Peripheral Interface (QSPI) Table 9 describes the QSPI signals. Table 9. Queued Serial Peripheral Interface (QSPI) Signals | Signal Name | Abbreviation | Function | I/O | |----------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------|-----| | QSPI Synchronous<br>Serial Output | QSPI_DOUT | Provides the serial data from the QSPI and can be programmed to be driven on the rising or falling edge of QSPI_CLK. | 0 | | QSPI Synchronous<br>Serial Data Input | QSPI_DIN | Provides the serial data to the QSPI and can be programmed to be sampled on the rising or falling edge of QSPI_CLK. | I | | QSPI Serial Clock | QSPI_CLK | Provides the serial clock from the QSPI. The polarity and phase of QSPI_CLK are programmable. | 0 | | Synchronous Peripheral<br>Chip Selects | QSPI_CS[3:0] | QSPI peripheral chip select; can be programmed to be active high or low. | 0 | # 1.8 I<sup>2</sup>C I/O Signals Table 10 describes the I<sup>2</sup>C serial interface module signals. Table 10. I<sup>2</sup>C I/O Signals | Signal Name | Abbreviation | Function | 1/0 | |--------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Serial Clock | | Open-drain clock signal for the for the I <sup>2</sup> C interface. When the bus is In master mode, this clock is driven by the I <sup>2</sup> C module; when the bus is in slave mode, this clock becomes the clock input. | I/O | | Serial Data | SDAn | Open-drain signal that serves as the data input/output for the I <sup>2</sup> C interface. | I/O | ## 2 Electrical Characteristics This section contains electrical specification tables and reference timing diagrams for the microcontroller unit, including detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. The electrical specifications are preliminary and are from previous designs or design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. These specifications will, however, be met for production silicon. Finalized specifications will be published after complete characterization and device qualifications have been completed. #### NOTE The parameters specified in this data sheet supersede any values found in the module specifications. ## 2.1 Maximum Ratings Table 19. Absolute Maximum Ratings<sup>1, 2</sup> | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------|---------------------------------------------------|------------------------|------| | Supply voltage | V <sub>DD</sub> | -0.3 to +4.0 | V | | Clock synthesizer supply voltage | V <sub>DDPLL</sub> | -0.3 to +4.0 | V | | RAM standby supply voltage | V <sub>STBY</sub> | +1.8 to 3.5 | V | | Digital input voltage <sup>3</sup> | V <sub>IN</sub> | -0.3 to +4.0 | V | | EXTAL pin voltage | V <sub>EXTAL</sub> | 0 to 3.3 | V | | XTAL pin voltage | V <sub>XTAL</sub> | 0 to 3.3 | V | | Instantaneous maximum current<br>Single pin limit (applies to all pins) <sup>4, 5</sup> | I <sub>DD</sub> | 25 | mA | | Operating temperature range (packaged) | T <sub>A</sub> (T <sub>L</sub> - T <sub>H</sub> ) | –40 to 85 <sup>6</sup> | °C | | Storage temperature range | T <sub>stg</sub> | -65 to 150 | °C | Functional operating conditions are given in DC Electrical Specifications. Absolute Maximum Ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond those listed may affect device reliability or cause permanent damage to the device. - <sup>4</sup> All functional non-supply pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>. - The power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>in</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in the external power supply going out of regulation. Ensure that the external V<sub>DD</sub> load shunts current greater than maximum injection current. This is the greatest risk when the MCU is not consuming power (e.g., no clock). - <sup>6</sup> Depending on the packaging; see the orderable part number summary. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (V<sub>SS</sub> or V<sub>DD</sub>). Input must be current limited to the I<sub>DD</sub> value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values. # 2.3 Thermal Characteristics Table 22 lists thermal resistance values. **Table 22. Thermal Characteristics** | | Characteristic | Symbol | Value | Unit | | |-----------|-----------------------------------------|-------------------------|-------------------|-------------------|------| | 100 LQFP | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 53 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 39 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 42 <sup>1,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 33 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 25 <sup>4</sup> | °C/W | | | Junction to case | _ | θJC | 9 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | | 81 MAPBGA | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 61 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 35 <sup>2,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 50 <sup>2,3</sup> | °C/W | | | Junction to ambient, (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 31 <sup>2,3</sup> | °C/W | | | Junction to board | _ | $\theta_{JB}$ | 20 <sup>4</sup> | °C/W | | | Junction to case | _ | θJC | 12 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | | 64 LQFP | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 62 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 43 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 50 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 36 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{\sf JB}$ | 26 <sup>4</sup> | °C/W | | | Junction to case | _ | $\theta_{JC}$ | 9 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | $\Psi_{jt}$ | 2 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | | 64 QFN | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$ | 68 <sup>1,2</sup> | °C/W | | | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$ | 24 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Single layer board (1s) | $\theta_{JMA}$ | 55 <sup>1,3</sup> | °C/W | | | Junction to ambient (@200 ft/min) | Four layer board (2s2p) | $\theta_{JMA}$ | 19 <sup>1,3</sup> | °C/W | | | Junction to board | _ | $\theta_{\sf JB}$ | 8 <sup>4</sup> | °C/W | | | Junction to case (bottom) | _ | $\theta_{\sf JC}$ | 0.6 <sup>5</sup> | °C/W | | | Junction to top of package | Natural convection | Ψ <sub>jt</sub> | 3 <sup>6</sup> | °C/W | | | Maximum operating junction temperature | _ | T <sub>j</sub> | 105 | °C | #### **Table 24. SGFM Flash Module Life Characteristics** $(V_{DD} = 3.0 \text{ to } 3.6 \text{ V})$ | Parameter | Symbol | Value | Unit | |-------------------------------------------------------------------------------|-----------|---------------------|--------| | Maximum number of guaranteed program/erase cycles <sup>1</sup> before failure | P/E | 10,000 <sup>2</sup> | Cycles | | Data retention at average operating temperature of 85°C | Retention | 10 | Years | <sup>&</sup>lt;sup>1</sup> A program/erase cycle is defined as switching the bits from $1 \rightarrow 0 \rightarrow 1$ . # 2.5 EzPort Electrical Specifications **Table 25. EzPort Electrical Specifications** | Name | Characteristic | Min | Max | Unit | |------|--------------------------------------------------------|----------------------|----------------------|------| | EP1 | EPCK frequency of operation (all commands except READ) | _ | f <sub>sys</sub> / 2 | MHz | | EP1a | EPCK frequency of operation (READ command) | _ | f <sub>sys</sub> / 8 | MHz | | EP2 | EPCS_b negation to next EPCS_b assertion | 2 × T <sub>cyc</sub> | _ | ns | | EP3 | EPCS_B input valid to EPCK high (setup) | 5 | _ | ns | | EP4 | EPCK high to EPCS_B input invalid (hold) | 5 | _ | ns | | EP5 | EPD input valid to EPCK high (setup) | 2 | _ | ns | | EP6 | EPCK high to EPD input invalid (hold) | 5 | _ | ns | | EP7 | EPCK low to EPQ output valid (out setup) | _ | 12 | ns | | EP8 | EPCK low to EPQ output invalid (out hold) | 0 | _ | ns | | EP9 | EPCS_B negation to EPQ tri-state | | 12 | ns | <sup>&</sup>lt;sup>2</sup> Reprogramming of a flash memory array block prior to erase is not required. | Table 27 | DC | <b>Flectrical</b> | <b>Specifications</b> | (continued) | 1 | |-----------|----------------------------|-------------------|-----------------------|----------------------------|---| | Iabic 21. | $\boldsymbol{\mathcal{L}}$ | Licuitai | Specifications | (COIILIIIG <del>C</del> U) | , | | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------|------------------|-----------------------|--------|------| | Output high voltage (high drive) I <sub>OH</sub> = -5 mA | V <sub>OH</sub> | V <sub>DD</sub> – 0.5 | _ | V | | Output low voltage (high drive)<br>I <sub>OL</sub> = 5 mA | V <sub>OL</sub> | | 0.5 | ٧ | | Output high voltage (low drive)<br>I <sub>OH</sub> = -2 mA | V <sub>OH</sub> | V <sub>DD</sub> - 0.5 | 1 | ٧ | | Output low voltage (low drive)<br>I <sub>OL</sub> = 2 mA | V <sub>OL</sub> | | 0.5 | ٧ | | Weak internal pull Up device current, tested at V <sub>IL</sub> Max. <sup>3</sup> | I <sub>APU</sub> | -10 | -130 | μΑ | | Input Capacitance <sup>4</sup> • All input-only pins • All input/output (three-state) pins | C <sub>in</sub> | _<br>_ | 7<br>7 | pF | <sup>&</sup>lt;sup>1</sup> Refer to Table 28 for additional PLL specifications. # 2.8 Clock Source Electrical Specifications #### Table 28. Oscillator and PLL Electrical Specifications $(V_{DD} \text{ and } V_{DDPLL} = 2.7 \text{ to } 3.6 \text{ V}, V_{SS} = V_{SSPLL} = 0 \text{ V})$ | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------|------------------------------------------|----------------------------|------------------------------------------------------|--------------------| | Clock Source Frequency Range of EXTAL Frequency Range • Crystal • External <sup>1</sup> | f <sub>crystal</sub><br>f <sub>ext</sub> | 1<br>0 | 25.0 <sup>2</sup><br>66.67 or 80 | MHz | | PLL reference frequency range | f <sub>ref_pll</sub> | 2 | 10.0 | MHz | | System frequency <sup>3</sup> • External clock mode • On-chip PLL frequency | f <sub>sys</sub> | 0<br>f <sub>ref</sub> / 32 | 66.67 or 80 <sup>4</sup><br>66.67 or 80 <sup>4</sup> | MHz | | Loss of reference frequency <sup>5, 7</sup> | f <sub>LOR</sub> | 100 | 1000 | kHz | | Self clocked mode frequency <sup>6</sup> | f <sub>SCM</sub> | 1 | 5 | MHz | | Crystal start-up time <sup>7, 8</sup> | t <sub>cst</sub> | _ | 0.1 | ms | | EXTAL input high voltage • External reference | V <sub>IHEXT</sub> | 2.0 | 3.0 <sup>2</sup> | V | | EXTAL input low voltage • External reference | V <sub>ILEXT</sub> | V <sub>SS</sub> | 0.8 | V | | PLL lock time <sup>4,9</sup> | t <sub>lpll</sub> | _ | 500 | μS | | Duty cycle of reference <sup>4</sup> | t <sub>dc</sub> | 40 | 60 | % f <sub>ref</sub> | Only for pins: IRQ1, IRQ2. IRQ3, IRQ4, IRQ5, IRQ6. IRQ7, RSTIN\_B, RCON\_B, PCS0, SCK, I2C\_SDA, I2C\_SCL, TCLK, TRST\_B, TEST <sup>&</sup>lt;sup>3</sup> Refer to Table 3 for pins having internal pull-up devices. <sup>&</sup>lt;sup>4</sup> This parameter is characterized before qualification rather than 100% tested. Figure 5. GPIO Timing # 2.10 Reset Timing #### **Table 30. Reset and Configuration Override Timing** $$(V_{DD} = 3.0 \text{ to } 3.6 \text{ V}, V_{SS} = 0 \text{ V}, T_A = T_L \text{ to } T_H)^1$$ | NUM | Characteristic | Symbol | Min | Max | Unit | |-----|------------------------------------|--------------------|-----|-----|------------------| | R1 | RSTI input valid to CLKOUT High | t <sub>RVCH</sub> | 9 | _ | ns | | R2 | CLKOUT High to RSTI Input invalid | t <sub>CHRI</sub> | 1.5 | _ | ns | | R3 | RSTI input valid time <sup>2</sup> | t <sub>RIVT</sub> | 5 | _ | t <sub>CYC</sub> | | R4 | CLKOUT High to RSTO Valid | t <sub>CHROV</sub> | _ | 10 | ns | <sup>&</sup>lt;sup>1</sup> All AC timing is shown with respect to 50% V<sub>DD</sub> levels unless otherwise noted. <sup>&</sup>lt;sup>2</sup> During low power STOP, the synchronizers for the RSTI input are bypassed and RSTI is asserted asynchronously to the system. Thus, RSTI must be held a minimum of 100 ns. Figure 6. RSTI and Configuration Override Timing # 2.11 I<sup>2</sup>C Input/Output Timing Specifications Table 31 lists specifications for the I<sup>2</sup>C input timing parameters shown in Figure 7. #### **Electrical Characteristics** Table 36. JTAG and Boundary Scan Timing | Num | Characteristics <sup>1</sup> | Symbol | Min | Max | Unit | |-----|----------------------------------------------------|---------------------|----------------------|-----|--------------------| | J1 | TCLK frequency of operation | f <sub>JCYC</sub> | DC | 1/4 | f <sub>sys/2</sub> | | J2 | TCLK cycle period | t <sub>JCYC</sub> | 4 × t <sub>CYC</sub> | _ | ns | | J3 | TCLK clock pulse width | t <sub>JCW</sub> | 26 | _ | ns | | J4 | TCLK rise and fall times | t <sub>JCRF</sub> | 0 | 3 | ns | | J5 | Boundary scan input data setup time to TCLK rise | t <sub>BSDST</sub> | 4 | _ | ns | | J6 | Boundary scan input data hold time after TCLK rise | t <sub>BSDHT</sub> | 26 | _ | ns | | J7 | TCLK low to boundary scan output data valid | t <sub>BSDV</sub> | 0 | 33 | ns | | J8 | TCLK low to boundary scan output high Z | t <sub>BSDZ</sub> | 0 | 33 | ns | | J9 | TMS, TDI input data setup time to TCLK rise | t <sub>TAPBST</sub> | 4 | _ | ns | | J10 | TMS, TDI Input data hold time after TCLK rise | t <sub>TAPBHT</sub> | 10 | _ | ns | | J11 | TCLK low to TDO data valid | t <sub>TDODV</sub> | 0 | 26 | ns | | J12 | TCLK low to TDO high Z | t <sub>TDODZ</sub> | 0 | 8 | ns | | J13 | TRST assert time | t <sub>TRSTAT</sub> | 100 | _ | ns | | J14 | TRST setup time (negation) to TCLK high | t <sub>TRSTST</sub> | 10 | _ | ns | <sup>1</sup> JTAG\_EN is expected to be a static signal. Hence, it is not associated with any timing. Figure 10. Test Clock Input Timing Figure 15 shows BDM serial port AC timing for the values in Table 37. Figure 15. BDM Serial Port AC Timing # 3 Mechanical Outline Drawings This section describes the physical properties of the device and its derivatives. #### **Mechanical Outline Drawings** #### NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. AND 0.25 mm FROM THE LEAD TIP. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H. - A. DIMENSIONS TO BE DETERMINED AT SEATING PLANE C. - THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08 mm AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm. - THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH. - EXACT SHAPE OF EACH CORNER IS OPTIONAL. \*\*A. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: 64LD LQFP, | | DOCUMENT NO | ): 98ASS23234W | REV: D | | 10 X 10 X 1.4 PKG, | | CASE NUMBER | R: 840F-02 | 06 APR 2005 | | 0.5 PITCH, CASE OUTLINE | | STANDARD: JE | EDEC MS-026 BCD | | #### **Mechanical Outline Drawings** | ITEESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | | | | DOCUME | NT NO: 98A | SA10690D | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------|------------------|--------|------------|-----------| | | | ductor | REVISION HISTORY | PAGE: | 1740 | | | | | CEPT WHEN ACCESSED ORY. PRINTED VERSIONS | | REV: | 0 | | | LTR ORIGINATOR REVISIONS | | | DRAFTER | DATE | | | | 0 | ERIC TRIPLETT | RELEASED FO | R PRODUCTION | | TAYLOR LIU | 27JUL2005 | TITLE: THERMALLY ENHANCED QUAD FLAT NON-LEADED PACKAGE (QFN) 64 TERMINAL, 0.5 PITCH (9 X 9 X 1) 49 CASE NUMBER: 1740-01 STANDARD: JEDEC MO-220 VMMD-3 PACKAGE CODE: 6200 SHEET: 4 OF 4 MCF52110 ColdFire Microcontroller, Rev. 1 # 3.3 81 MAPBGA Package | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. MECHANICA | | L OUTLINE | PRINT VERSION NO | T TO SCALE | |-----------------------------------------------------------------|--|--------------|------------------|-------------| | TITLE: PBGA, LOW PROFILE, | | DOCUMENT NO | ): 98ASA10670D | REV: 0 | | 81 I/O, 10 X 10 PKG, | | CASE NUMBER | : 1662–01 | 04 FEB 2005 | | 1 MM PITCH (MAP) | | STANDARD: NO | N-JEDEC | | #### **Mechanical Outline Drawings** #### NOTES: 1. ALL DIMENSIONS IN MILLIMETERS. 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. 3. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. 4. DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. 5. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | T TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: PBGA, LOW PROFIL | _E, | DOCUMENT NO | ): 98ASA10670D | REV: O | | 81 I/O, 10 X 10 PKG, | | CASE NUMBER | 2: 1662–01 | 04 FEB 2005 | | 1 MM PITCH (MAF | ) | STANDARD: NO | N-JEDEC | | #### How to Reach Us: **Home Page:** www.freescale.com Web Support: http://www.freescale.com/support USA/Europe or Locations Not Listed: Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to <a href="http://www.freescale.com/epp.">http://www.freescale.com/epp.</a> Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2011. All rights reserved. Document Number: MCF52110 Rev. 1 3/2011