### NXP USA Inc. - MC9S08DV16ACLC Datasheet





#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | S08                                                                    |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 40MHz                                                                  |
| Connectivity               | CANbus, I <sup>2</sup> C, LINbus, SCI, SPI                             |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 25                                                                     |
| Program Memory Size        | 16КВ (16К х 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 1K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                            |
| Data Converters            | A/D 10x12b                                                             |
| Oscillator Type            | External                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 32-LQFP                                                                |
| Supplier Device Package    | 32-LQFP (7x7)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s08dv16aclc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



**Chapter 1 Device Overview** 





| Table 4-14. | FSTAT | Register | Field | Descriptions | (continued) |
|-------------|-------|----------|-------|--------------|-------------|
|-------------|-------|----------|-------|--------------|-------------|

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>FACCERR | <ul> <li>Access Error Flag — FACCERR is set automatically when the proper command sequence is not obeyed exactly (the erroneous command is ignored), if a program or erase operation is attempted before the FCDIV register has been initialized, or if the MCU enters stop while a command was in progress. For a more detailed discussion of the exact actions that are considered access errors, see Section 4.5.6, "Access Errors." FACCERR is cleared by writing a 1 to FACCERR. Writing a 0 to FACCERR has no meaning or effect.</li> <li>0 No access error.</li> <li>1 An access error has occurred.</li> </ul> |
| 2<br>FBLANK  | <ul> <li>Verified as All Blank (erased) Flag — FBLANK is set automatically at the conclusion of a blank check command if the entire Flash array was verified to be erased. FBLANK is cleared by clearing FCBEF to write a new valid command. Writing to FBLANK has no meaning or effect.</li> <li>O After a blank check command is completed and FCCF = 1, FBLANK = 0 indicates the Flash array is not completely erased.</li> <li>1 After a blank check command is completed and FCCF = 1, FBLANK = 1 indicates the Flash array is completely erased (all 0xFFFF).</li> </ul>                                         |

### 4.5.10.6 Flash Command Register (FCMD)

Only six command codes are recognized in normal user modes, as shown in Table 4-15. All other command codes are illegal and generate an access error. Refer to Section 4.5.3, "Program and Erase Command Execution," for a detailed discussion of Flash programming and erase operations.



Figure 4-10. Flash Command Register (FCMD)

| Command            | FCMD | Equate File Label |
|--------------------|------|-------------------|
| Blank check        | 0x05 | mBlank            |
| Byte program       | 0x20 | mByteProg         |
| Burst program      | 0x25 | mBurstProg        |
| Sector erase       | 0x40 | mSectorErase      |
| Mass erase         | 0x41 | mMassErase        |
| Sector erase abort | 0x47 | mEraseAbort       |

### Table 4-15. Flash Commands

It is not necessary to perform a blank check command after a mass erase operation. Only blank check is required as part of the security unlocking mechanism.



#### Chapter 7 Central Processor Unit (S08CPUV3)

interrupt service routine, this would allow nesting of interrupts (which is not recommended because it leads to programs that are difficult to debug and maintain).

For compatibility with the earlier M68HC05 MCUs, the high-order half of the H:X index register pair (H) is not saved on the stack as part of the interrupt sequence. The user must use a PSHH instruction at the beginning of the service routine to save H and then use a PULH instruction just before the RTI that ends the interrupt service routine. It is not necessary to save H if you are certain that the interrupt service routine does not use any instructions or auto-increment addressing modes that might change the value of H.

The software interrupt (SWI) instruction is like a hardware interrupt except that it is not masked by the global I bit in the CCR and it is associated with an instruction opcode within the program so it is not asynchronous to program execution.

### 7.4.3 Wait Mode Operation

The WAIT instruction enables interrupts by clearing the I bit in the CCR. It then halts the clocks to the CPU to reduce overall power consumption while the CPU is waiting for the interrupt or reset event that will wake the CPU from wait mode. When an interrupt or reset event occurs, the CPU clocks will resume and the interrupt or reset event will be processed normally.

If a serial BACKGROUND command is issued to the MCU through the background debug interface while the CPU is in wait mode, CPU clocks will resume and the CPU will enter active background mode where other serial background commands can be processed. This ensures that a host development system can still gain access to a target MCU even if it is in wait mode.

## 7.4.4 Stop Mode Operation

Usually, all system clocks, including the crystal oscillator (when used), are halted during stop mode to minimize power consumption. In such systems, external circuitry is needed to control the time spent in stop mode and to issue a signal to wake up the target MCU when it is time to resume processing. Unlike the earlier M68HC05 and M68HC08 MCUs, the HCS08 can be configured to keep a minimum set of clocks running in stop mode. This optionally allows an internal periodic signal to wake the target MCU from stop mode.

When a host debug system is connected to the background debug pin (BKGD) and the ENBDM control bit has been set by a serial command through the background interface (or because the MCU was reset into active background mode), the oscillator is forced to remain active when the MCU enters stop mode. In this case, if a serial BACKGROUND command is issued to the MCU through the background debug interface while the CPU is in stop mode, CPU clocks will resume and the CPU will enter active background mode where other serial background commands can be processed. This ensures that a host development system can still gain access to a target MCU even if it is in stop mode.

Recovery from stop mode depends on the particular HCS08 and whether the oscillator was stopped in stop mode. Refer to the Modes of Operation chapter for more details.



| Dit Moni        | nulation       | Branch                             |                   | Bas           | d Modify M    | Irito             |                  |               | trol                  | · /          |              | Pagisto      | Momony       |              |             |
|-----------------|----------------|------------------------------------|-------------------|---------------|---------------|-------------------|------------------|---------------|-----------------------|--------------|--------------|--------------|--------------|--------------|-------------|
| DIL-IVIAIII     |                | Branch                             |                   | Rea           |               |                   |                  |               |                       | 4.0          |              | Register     | /wemory      | 50 0         | 50 0        |
| BRSET0          | BSET0          | BRA                                | NEG               | A0 1<br>NEGA  | NEGX          | NEG 5             | NEG <sup>4</sup> | RTI 9         | BGE                   | SUB 2        | SUB          | SUB 4        | SUB 4        | SUB          | SUB         |
| 3 DIR           | 2 DIR          | 2 REL                              | 2 DIR             | 1 INH         | 1 INH         | 2 IX1             | 1 IX             | 1 INH         | 2 REL                 | 2 IMM        | 2 DIR        | 3 EXT        | 3 IX2        | 2 IX1        | 1 IX        |
| 01 5<br>BRCLR0  | 11 5<br>BCLR0  | 21 3<br>BRN                        | 31 5<br>CBEQ      | 41 4<br>CBEQA | 51 4<br>CBEQX | 61 5<br>CBEQ      | 71 5<br>CBEQ     | 81 6<br>RTS   | 91 3<br>BLT           | A1 2<br>CMP  | B1 3<br>CMP  | C1 4<br>CMP  | D1 4<br>CMP  | E1 3<br>CMP  | F1 3<br>CMP |
| 3 DIR           | 2 DIR          | 2 REL                              | 3 DIR             | 3 IMM         | 3 IMM         | 3 IX1+            | 2 IX+            | 1 INH         | 2 REL                 | 2 IMM        | 2 DIR        | 3 EXI        | 3 IX2        | 2 IX1        | 1 IX        |
| 02 5<br>BRSET1  | 12 5<br>BSET1  | 22 3<br>BHI                        | 32 5<br>LDHX      | 42 5<br>MUL   | 52 6<br>DIV   | 62 1<br>NSA       | 72 1<br>DAA      | 82 5+<br>BGND | 92 3<br>BGT           | A2 2<br>SBC  | B2 3<br>SBC  | C2 4<br>SBC  | D2 4<br>SBC  | SBC 3        | F2 3<br>SBC |
| 3 DIR           | 2 DIR          | 2 REL                              | 3 EXT             | 1 INH         | 1 INH         | 1 INH             | 1 INH            | 1 INH         | 2 REL                 | 2 IMM        | 2 DIR        | 3 EXT        | 3 IX2        | 2 IX1        | 1 IX        |
| 03 5            | 13 5           | 23 3                               | 33 5              | 43 1          | 53 1          | 63 5              | 73 4             | 83 11         | 93 3                  | A3 2         | B3 3         | C3 4         | D3 4         | E3 3         | F3 3        |
| BRCLR1<br>3 DIR | BCLR1<br>2 DIR | BLS<br>2 REL                       | 2 DIR             | COMA<br>1 INH | COMX<br>1 INH | COM<br>2 IX1      | COM<br>1 IX      | SWI<br>1 INH  | BLE<br>2 REL          | CPX<br>2 IMM | CPX<br>2 DIR | CPX<br>3 EXT | CPX<br>3 IX2 | CPX<br>2 IX1 | CPX<br>1 IX |
| 04 5            | 14 5           | 24 3                               | 34 5              | 44 1          | 54 1          | 64 5              | 74 4             | 84 1          | 94 2                  | A4 2         | B4 3         | C4 4         | D4 4         | E4 3         | F4 3        |
| BRSET2<br>3 DIR | BSET2<br>2 DIR | BCC<br>2 REL                       | LSR<br>2 DIR      | LSRA<br>1 INH | LSRX<br>1 INH | LSR<br>2 IX1      | LSR<br>1 IX      | TAP<br>1 INH  | TXS<br>1 INH          | AND<br>2 IMM | AND<br>2 DIR | AND<br>3 EXT | AND<br>3 IX2 | AND<br>2 IX1 | AND<br>1 IX |
| 05 5            | 15 5           | 25 3                               | 35 4              | 45 3          | 55 4          | 65 3              | 75 5             | 85 1          | 95 2                  | A5 2         | B5 3         | C5 4         | D5 4         | E5 3         | F5 3        |
| BRCLR2<br>3 DIR | BCLR2<br>2 DIR | BCS<br>2 REL                       | STHX<br>2 DIR     | LDHX<br>3 IMM | LDHX<br>2 DIR | CPHX<br>3 IMM     | CPHX<br>2 DIR    | TPA<br>1 INH  | TSX<br>1 INH          | BIT<br>2 IMM | BIT<br>2 DIR | BIT<br>3 EXT | BIT<br>3 IX2 | BIT<br>2 IX1 | BIT<br>1 IX |
| 06 5            | 16 5           | 26 3                               | 36 5              | 46 1          | 56 1          | 66 5              | 76 4             | 86 3          | 96 5                  | A6 2         | B6 3         | C6 4         | D6 4         | E6 3         | F6 3        |
| BRSET3          | BSET3          | BNE                                | ROR               | RORA          | RORX          | ROR               | ROR              | PULA          | STHX                  | LDA          | LDA          | LDA          | LDA          | LDA          | LDA         |
| 3 DIR           | 2 DIR          | 2 REL                              | 2 DIR             | 1 INH         | 1 INH         | 2 IX1             | 1 IX             | 1 INH         | 3 EXT                 | 2 IMM        | 2 DIR        | 3 EXT        | 3 IX2        | 2 IX1        | 1 IX        |
| 07 5<br>BRCLR3  | 17 5<br>BCLR3  | 27 3<br>BEQ                        | 37 5<br>ASR       | 47 1<br>ASRA  | 57 1<br>ASRX  | 67 5<br>ASR       | 77 4<br>ASR      | 87 2<br>PSHA  | 97 1<br>TAX           | A7 2<br>AIS  | B7 3<br>STA  | C7 4<br>STA  | D7 4<br>STA  | E7 3<br>STA  | F7 2<br>STA |
| 3 DIR           | 2 DIR          | 2 REL                              | 2 DIR             | 1 INH         | 1 INH         | 2 IX1             | 1 IX             | 1 INH         | 1 INH                 | 2 IMM        | 2 DIR        | 3 EXT        | 3 IX2        | 2 IX1        | 1 IX        |
| 08 5<br>BRSET4  | 18 5<br>BSET4  | <sup>28</sup> <sup>3</sup><br>BHCC | 38 5<br>LSL       | 48 1<br>LSLA  | 58 1<br>LSLX  | 68 5<br>LSL       | 78 4<br>LSL      | 88 3<br>PULX  | 98 1<br>CLC           | A8 2<br>EOR  | B8 3<br>EOR  | C8 4<br>EOR  | D8 4<br>EOR  | E8 3<br>EOR  | F8 3<br>EOR |
| 3 DIR           | 2 DIR          | 2 REL                              | 2 DIR             | 1 INH         | 1 INH         | 2 IX1             | 1 IX             | 1 INH         | 1 INH                 | 2 IMM        | 2 DIR        | 3 EXI        | 3 IX2        | 2 IX1        | 1 IX        |
| 09 5<br>BRCLR4  | 19 5<br>BCLR4  | <sup>29</sup> <sup>3</sup> BHCS    | <sup>39</sup> ROL | ROLA          | ROLX          | <sup>69</sup> ROL | ROL 4            | PSHX          | 99 1<br>SEC           | A9 2<br>ADC  | ADC 3        | C9 4         | ADC 4        | E9 3         | F9 3<br>ADC |
| 3 DIR           | 2 DIR          | 2 REL                              | 2 DIR             | 1 INH         | 1 INH         | 2 IX1             | 1 IX             | 1 INH         | 1 INH                 | 2 IMM        | 2 DIR        | 3 EXI        | 3 IX2        | 2 IX1        | 1 IX        |
| 0A 5<br>BRSET5  | 1A 5<br>BSET5  | BPL                                | JA 5<br>DEC       | 4A 1<br>DECA  | DECX          | 6A 5<br>DEC       | DEC              | 8A 3<br>PULH  |                       | AA 2<br>ORA  | BA 3<br>ORA  | ORA<br>ORA   | DA 4<br>ORA  | ORA          | FA 3<br>ORA |
|                 | 2 DIK          |                                    |                   |               | 5D 4          |                   |                  |               |                       |              |              |              | 5 1/2        |              |             |
|                 |                |                                    |                   |               |               |                   |                  | °D SHH        |                       |              | د مم         |              |              | د مم م       |             |
| 3 DIR           | 2 DIR          | 2 REI                              | 3 DIR             |               |               | 3 1X1             |                  | 1 INH         |                       | 2 IMM        | 2 DIR        | 3 FXT        | 3 182        | 2 181        |             |
|                 | 10 5           | 2 1122                             | 30 5              | 40 1          | 50 1          | 60 5              | 70 4             | 90 1          | 0 1                   | 2 10101      | PC 3         |              |              |              | EC 3        |
| BRSET6          | BSET6          | BMC                                |                   |               |               |                   |                  |               | RSP                   |              | JMP<br>2 DIR | JMP          | JMP          |              |             |
|                 | 1D 5           | 2 1122                             | 2 0111            |               | 5D 1          |                   | 7 3              |               |                       |              | PD 5         |              |              |              |             |
| BRCLR6          | BCLR6          | BMS                                | TST               | TSTA          | TSTX          | TST               | TST              |               | NOP                   | BSR          | JSR          | JSR          | JSR          | JSR          | JSR         |
|                 |                |                                    |                   |               |               | 2 1/1             |                  | 05 0          |                       | Z KEL        |              |              | 3 IX2        |              |             |
| BRSET7          | BSET7          | BIL                                |                   | MOV           | MOV           | MOV               |                  | STOP          | Page 2                | LDX          |              |              |              |              |             |
|                 |                |                                    |                   |               |               |                   |                  |               | 05 1                  |              |              |              |              |              |             |
| BRCLR7          | BCLR7          |                                    |                   |               |               |                   |                  | BF 2+<br>WAIT | 19F 1<br>TXA<br>1 IN⊔ |              | STX          | STX          | STX          | STX          | STX 2       |
| 3 DIK           | 2 DIK          | 12 REL                             | Z DIK             |               |               | 2 IAT             |                  |               |                       |              | Z DIK        | J ENI        | J 172        |              |             |

#### Table 7-3. Opcode Map (Sheet 1 of 2)

| INH  | Inherent   |
|------|------------|
| IMM  | Immediate  |
| DIR  | Direct     |
| EXT  | Extended   |
| DD   | DIR to DIR |
| IX+D | IX+ to DIR |

Relative Indexed, No Offset Indexed, 8-Bit Offset Indexed, 16-Bit Offset IMM to DIR DIR to IX+ REL IX IX1 IX2 IMD DIX+

Stack Pointer, 8-Bit Offset Stack Pointer, 16-Bit Offset Indexed, No Offset with Post Increment Indexed, 1-Byte Offset with Post Increment

SP1 SP2 IX+

IX1+

Opcode in Hexadecimal F0 3 SUB 1 IX Addressing Mode Number of Bytes 1



Chapter 8 Multi-Purpose Clock Generator (S08MCGV1)

# 8.4 Functional Description

## 8.4.1 Operational Modes



Figure 8-8. Clock Switching Modes

| Field        | Description                                                                                                                                                                                                                                                                                      |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3<br>ACO     | Analog Comparator Output. Reading ACO returns the current value of the analog comparator output. ACO is reset to a 0 and reads as a 0 when the ACMP is disabled (ACME = $0$ ).                                                                                                                   |
| 2<br>ACOPE   | <ul> <li>Analog Comparator Output Pin Enable. Enables the comparator output to be placed onto the external pin,</li> <li>ACMPxO.</li> <li>0 Analog comparator output not available on ACMPxO</li> <li>1 Analog comparator output is driven out on ACMPxO</li> </ul>                              |
| 1:0<br>ACMOD | Analog Comparator Mode. ACMOD selects the type of compare event which sets ACF.<br>00 Encoding 0 — Comparator output falling edge<br>01 Encoding 1 — Comparator output rising edge<br>10 Encoding 2 — Comparator output falling edge<br>11 Encoding 3 — Comparator output rising or falling edge |

#### Table 9-3. ACMPxSC Field Descriptions (continued)

## 9.4 Functional Description

The analog comparator can compare two analog input voltages applied to ACMPx+ and ACMPx-, or it can compare an analog input voltage applied to ACMPx- with an internal bandgap reference voltage. ACBGS selects between the bandgap reference voltage or the ACMPx+ pin as the input to the non-inverting input of the analog comparator. The comparator output is high when the non-inverting input is greater than the inverting input, and is low when the non-inverting input is less than the inverting input. ACMOD selects the condition that causes ACF to be set. ACF can be set on a rising edge of the comparator output, a falling edge of the comparator output, or a rising or a falling edge (toggle). The comparator output can be read directly through ACO. The comparator output can be driven onto the ACMPxO pin using ACOPE.



### 10.1.5 Temperature Sensor

To use the on-chip temperature sensor, the user must perform the following:

- Configure ADC for long sample with a maximum of 1 MHz clock
- Convert the bandgap voltage reference channel (AD27)
  - By converting the digital value of the bandgap voltage reference channel using the value of V<sub>BG</sub> the user can determine V<sub>DD</sub>. For value of bandgap voltage, see Section A.6, "DC Characteristics".
- Convert the temperature sensor channel (AD26)
  - By using the calculated value of  $V_{DD}$ , convert the digital value of AD26 into a voltage,  $V_{TEMP}$

Equation 10-1 provides an approximate transfer function of the temperature sensor.

Temp = 25 - ((
$$V_{TEMP} - V_{TEMP25}$$
)  $\div$  m) Eqn. 10-1

where:

- V<sub>TEMP</sub> is the voltage of the temperature sensor channel at the ambient temperature.
- V<sub>TEMP25</sub> is the voltage of the temperature sensor channel at 25°C.
- m is the hot or cold voltage versus temperature slope in  $V/^{\circ}C$ .

For temperature calculations, use the V<sub>TEMP25</sub> and m values from the ADC Electricals table.

In application code, the user reads the temperature sensor channel, calculates  $V_{TEMP}$  and compares to  $V_{TEMP25}$ . If  $V_{TEMP}$  is greater than  $V_{TEMP25}$  the cold slope value is applied in Equation 10-1. If  $V_{TEMP}$  is less than  $V_{TEMP25}$  the hot slope value is applied in Equation 10-1. To improve accuracy the user should calibrate the bandgap voltage reference and temperature sensor.

Calibrating at 25°C will improve accuracy to  $\pm 4.5$ °C.

Calibration at three points, -40°C, 25°C, and 125°C will improve accuracy to  $\pm 2.5$ °C. Once calibration has been completed, the user will need to calculate the slope for both hot and cold. In application code, the user would then calculate the temperature using Equation 10-1 as detailed above and then determine if the temperature is above or below 25°C. Once determined if the temperature is above or below 25°C, the user can recalculate the temperature using the hot or cold slope value obtained during calibration.

| Field       | Description                                                                                                                                                                                                                                                                                               |                       |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 7–6<br>MULT | <b>IIC Multiplier Factor</b> . The MULT bits define the multiplier factor, mul. This factor, along with the SC generates the IIC baud rate. The multiplier factor mul as defined by the MULT bits is provided below 00 mul = 01<br>01 mul = 02<br>10 mul = 04<br>11 Reserved                              | L divider,<br>v.      |
| 5–0<br>ICR  | <b>IIC Clock Rate</b> . The ICR bits are used to prescale the bus clock for bit rate selection. These bits an bits determine the IIC baud rate, the SDA hold time, the SCL Start hold time, and the SCL Stop hol Table 11-4 provides the SCL divider and hold values for corresponding values of the ICR. | d the MULT<br>d time. |
|             | The SCL divider multiplied by multiplier factor mul generates IIC baud rate.                                                                                                                                                                                                                              |                       |
|             | IIC baud rate = $\frac{\text{bus speed (Hz)}}{\text{mul} \times \text{SCLdivider}}$                                                                                                                                                                                                                       | Eqn. 11-1             |
|             | SDA hold time is the delay from the falling edge of SCL (IIC clock) to the changing of SDA (IIC data                                                                                                                                                                                                      | ı).                   |
|             | SDA hold time = bus period (s) $\times$ mul $\times$ SDA hold value                                                                                                                                                                                                                                       | Eqn. 11-2             |
|             | SCL start hold time is the delay from the falling edge of SDA (IIC data) while SCL is high (Start cond falling edge of SCL (IIC clock).                                                                                                                                                                   | lition) to the        |
|             | SCL Start hold time = bus period (s) $\times$ mul $\times$ SCL Start hold value                                                                                                                                                                                                                           | Eqn. 11-3             |
|             | SCL stop hold time is the delay from the rising edge of SCL (IIC clock) to the rising edge of SDA SDA (IIC data) while SCL is high (Stop condition).                                                                                                                                                      |                       |
|             | SCL Stop hold time = bus period (s) $\times$ mul $\times$ SCL Stop hold value                                                                                                                                                                                                                             | Eqn. 11-4             |

### Table 11-2. IICF Field Descriptions

For example, if the bus speed is 8 MHz, the table below shows the possible hold time values with different ICR and MULT selections to achieve an IIC baud rate of 100kbps.

| мшт  | ICP  | Hold Times (µs) |           |          |  |  |
|------|------|-----------------|-----------|----------|--|--|
| WOLI |      | SDA             | SCL Start | SCL Stop |  |  |
| 0x2  | 0x00 | 3.500           | 3.000     | 5.500    |  |  |
| 0x1  | 0x07 | 2.500           | 4.000     | 5.250    |  |  |
| 0x1  | 0x0B | 2.250           | 4.000     | 5.250    |  |  |
| 0x0  | 0x14 | 2.125           | 4.250     | 5.125    |  |  |
| 0x0  | 0x18 | 1.125           | 4.750     | 5.125    |  |  |

Table 11-3. Hold Time Values for 8 MHz Bus Speed

Chapter 12 Freescale's Controller Area Network (S08MSCANV1)



### 12.1.1 Features

The basic features of the MSCAN are as follows:

- Implementation of the CAN protocol Version 2.0A/B
  - Standard and extended data frames
  - Zero to eight bytes data length
  - Programmable bit rate up to  $1 \text{ Mbps}^1$
  - Support for remote frames
- Five receive buffers with FIFO storage scheme
- Three transmit buffers with internal prioritization using a "local priority" concept
- Flexible maskable identifier filter supports two full-size (32-bit) extended identifier filters, or four 16-bit filters, or eight 8-bit filters
- Programmable wakeup functionality with integrated low-pass filter
- Programmable loopback mode supports self-test operation
- Programmable listen-only mode for monitoring of CAN bus
- Programmable bus-off recovery functionality
- Separate signalling and interrupt capabilities for all CAN receiver and transmitter error states (warning, error passive, bus-off)
- Programmable MSCAN clock source either bus clock or oscillator clock
- Internal timer for time-stamping of received and transmitted messages
- Three low-power modes: sleep, power down, and MSCAN enable
- Global initialization of configuration registers

### 12.1.2 Modes of Operation

The following modes of operation are specific to the MSCAN. See Section 12.5, "Functional Description," for details.

- Listen-Only Mode
- MSCAN Sleep Mode
- MSCAN Initialization Mode
- MSCAN Power Down Mode
- Loopback Self Test Mode

<sup>1.</sup> Depending on the actual bit timing and the clock jitter of the PLL.



| Field                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>OVRIF            | Overrun Interrupt Flag — This flag is set when a data overrun condition occurs. If not masked, an error interrupt is pending while this flag is set.         0       No data overrun condition         1       A data overrun detected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 0<br>RXF <sup>2</sup> | Receive Buffer Full Flag — RXF is set by the MSCAN when a new message is shifted in the receiver FIFO. Thisflag indicates whether the shifted buffer is loaded with a correctly received message (matching identifier,<br>matching cyclic redundancy code (CRC) and no other errors detected). After the CPU has read that message<br>from the RxFG buffer in the receiver FIFO, the RXF flag must be cleared to release the buffer. A set RXF flag<br>prohibits the shifting of the next FIFO entry into the foreground buffer (RxFG). If not masked, a receive interrupt<br>is pending while this flag is set.0No new message available within the RxFG<br>11The receiver FIFO is not empty. A new message is available in the RxFG |

#### Table 12-9. CANRFLG Register Field Descriptions (continued)

<sup>1</sup> Redundant Information for the most critical CAN bus status which is "bus-off". This only occurs if the Tx error counter exceeds a number of 255 errors. Bus-off affects the receiver state. As soon as the transmitter leaves its bus-off state the receiver state skips to RxOK too. Refer also to TSTAT[1:0] coding in this register.

<sup>2</sup> To ensure data integrity, do not read the receive buffer registers while the RXF flag is cleared. For MCUs with dual CPUs, reading the receive buffer registers while the RXF flag is cleared may result in a CPU fault condition.

### 12.3.5 MSCAN Receiver Interrupt Enable Register (CANRIER)

This register contains the interrupt enable bits for the interrupt flags described in the CANRFLG register.



#### Figure 12-9. MSCAN Receiver Interrupt Enable Register (CANRIER)

#### NOTE

The CANRIER register is held in the reset state when the initialization mode is active (INITRQ=1 and INITAK=1). This register is writable when not in initialization mode (INITRQ=0 and INITAK=0).

The RSTATE[1:0], TSTATE[1:0] bits are not affected by initialization mode.

Read: Anytime Write: Anytime when not in initialization mode



| Field            | Description                                                                                                                                                                                                                                                                                                  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>ID[28:21] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. |
|                  |                                                                                                                                                                                                                                                                                                              |

#### Table 12-25. IDR0 Register Field Descriptions — Extended



Figure 12-26. Identifier Register 1 (IDR1) — Extended Identifier Mapping

<sup>1</sup> SRR and IDE are both 1s.

#### Table 12-26. IDR1 Register Field Descriptions — Extended

| Field            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5<br>ID[20:18] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number.                                                                                                                                         |
| 4<br>SRR         | <b>Substitute Remote Request</b> — This fixed recessive bit is used only in extended format. It must be set to 1 by the user for transmission buffers and is stored as received on the CAN bus for receive buffers.                                                                                                                                                                                                                                  |
| 3<br>IDE         | <ul> <li>ID Extended — This flag indicates whether the extended or standard identifier format is applied in this buffer. In the case of a receive buffer, the flag is set as received and indicates to the CPU how to process the buffer identifier registers. In the case of a transmit buffer, the flag indicates to the MSCAN what type of identifier to send.</li> <li>0 Standard format (11 bit)</li> <li>1 Extended format (29 bit)</li> </ul> |
| 2:0<br>ID[17:15] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number.                                                                                                                                         |

| _      | 7    | 6    | 5    | 4    | 3    | 2   | 1   | 0   |
|--------|------|------|------|------|------|-----|-----|-----|
| R<br>W | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | ID7 |
| Reset: | х    | х    | х    | х    | х    | х   | х   | х   |

### Figure 12-27. Identifier Register 2 (IDR2) — Extended Identifier Mapping

#### Table 12-27. IDR2 Register Field Descriptions — Extended

| Field           | Description                                                                                                                                                                                                                                                                                                  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0<br>ID[14:7] | <b>Extended Format Identifier</b> — The identifiers consist of 29 bits (ID[28:0]) for the extended format. ID28 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. |

#### Chapter 13 Serial Peripheral Interface (S08SPIV3)







| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>LBKDE | <ul> <li>LIN Break Detection Enable— LBKDE is used to select a longer break character detection length. While LBKDE is set, framing error (FE) and receive data register full (RDRF) flags are prevented from setting.</li> <li>0 Break character is detected at length of 10 bit times (11 if M = 1).</li> <li>1 Break character is detected at length of 11 bit times (12 if M = 1).</li> </ul>                                           |
| 0<br>RAF   | <ul> <li>Receiver Active Flag — RAF is set when the SCI receiver detects the beginning of a valid start bit, and RAF is cleared automatically when the receiver detects an idle line. This status flag can be used to check whether an SCI character is being received before instructing the MCU to go to stop mode.</li> <li>0 SCI receiver idle waiting for a start bit.</li> <li>1 SCI receiver active (RxD input not idle).</li> </ul> |

#### Table 14-7. SCIxS2 Field Descriptions (continued)

<sup>1</sup> Setting RXINV inverts the RxD input for all cases: data bits, start and stop bits, break, and idle.

When using an internal oscillator in a LIN system, it is necessary to raise the break detection threshold by one bit time. Under the worst case timing conditions allowed in LIN, it is possible that a 0x00 data character can appear to be 10.26 bit times long at a slave which is running 14% faster than the master. This would trigger normal break detection circuitry which is designed to detect a 10 bit break symbol. When the LBKDE bit is set, framing errors are inhibited and the break detection threshold changes from 10 bits to 11 bits, preventing false detection of a 0x00 data character as a LIN break symbol.

## 14.2.6 SCI Control Register 3 (SCIxC3)



### Figure 14-10. SCI Control Register 3 (SCIxC3)

| Field      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>R8    | <b>Ninth Data Bit for Receiver</b> — When the SCI is configured for 9-bit data ( $M = 1$ ), R8 can be thought of as a ninth receive data bit to the left of the MSB of the buffered data in the SCIxD register. When reading 9-bit data, read R8 before reading SCIxD because reading SCIxD completes automatic flag clearing sequences which could allow R8 and SCIxD to be overwritten with new data.                                                                                                                                                                               |
| 6<br>T8    | <b>Ninth Data Bit for Transmitter</b> — When the SCI is configured for 9-bit data (M = 1), T8 may be thought of as a ninth transmit data bit to the left of the MSB of the data in the SCIxD register. When writing 9-bit data, the entire 9-bit value is transferred to the SCI shift register after SCIxD is written so T8 should be written (if it needs to change from its previous value) before SCIxD is written. If T8 does not need to change in the new value (such as when it is used to generate mark or space parity), it need not be written each time SCIxD is written. |
| 5<br>TXDIR | <b>TxD Pin Direction in Single-Wire Mode</b> — When the SCI is configured for single-wire half-duplex operation(LOOPS = RSRC = 1), this bit determines the direction of data at the TxD pin.0TxD pin is an input in single-wire mode.1TxD pin is an output in single-wire mode.                                                                                                                                                                                                                                                                                                       |



Chapter 15 Real-Time Counter (S08RTCV1)



Chapter 16 Timer/PWM Module (S08TPMV3)





When BDM is active, the timer counter is frozen (this is the value that will be read by user); the coherency mechanism is frozen such that the buffer latches remain in the state they were in when the BDM became active, even if one or both counter halves are read while BDM is active. This assures that if the user was in the middle of reading a 16-bit register when BDM became active, it will read the appropriate value from the other half of the 16-bit value after returning to normal execution.

In BDM mode, writing any value to TPMxSC, TPMxCNTH or TPMxCNTL registers resets the read coherency mechanism of the TPMxCNTH:L registers, regardless of the data involved in the write.

## 16.3.3 TPM Counter Modulo Registers (TPMxMODH:TPMxMODL)

The read/write TPM modulo registers contain the modulo value for the TPM counter. After the TPM counter reaches the modulo value, the TPM counter resumes counting from 0x0000 at the next clock, and the overflow flag (TOF) becomes set. Writing to TPMxMODH or TPMxMODL inhibits the TOF bit and overflow interrupts until the other byte is written. Reset sets the TPM counter modulo registers to 0x0000 which results in a free running timer counter (modulo disabled).

Writing to either byte (TPMxMODH or TPMxMODL) latches the value into a buffer and the registers are updated with the value of their write buffer according to the value of CLKSB:CLKSA bits, so:

- If (CLKSB:CLKSA = 0:0), then the registers are updated when the second byte is written
- If (CLKSB:CLKSA not = 0:0), then the registers are updated after both bytes were written, and the TPM counter changes from (TPMxMODH:TPMxMODL 1) to (TPMxMODH:TPMxMODL). If the TPM counter is a free-running counter, the update is made when the TPM counter changes from 0xFFFE to 0xFFFF

The latching mechanism may be manually reset by writing to the TPMxSC address (whether BDM is active or not).

When BDM is active, the coherency mechanism is frozen (unless reset by writing to TPMxSC register) such that the buffer latches remain in the state they were in when the BDM became active, even if one or both halves of the modulo register are written while BDM is active. Any write to the modulo registers bypasses the buffer latches and directly writes to the modulo register while BDM is active.

|        | 7      | 6  | 5  | 4  | 3  | 2  | 1 | 0     |
|--------|--------|----|----|----|----|----|---|-------|
| R<br>W | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 |
| Reset  | 0      | 0  | 0  | 0  | 0  | 0  | 0 | 0     |









In input capture mode, reading either byte (TPMxCnVH or TPMxCnVL) latches the contents of both bytes into a buffer where they remain latched until the other half is read. This latching mechanism also resets (becomes unlatched) when the TPMxCnSC register is written (whether BDM mode is active or not). Any write to the channel registers will be ignored during the input capture mode.

When BDM is active, the coherency mechanism is frozen (unless reset by writing to TPMxCnSC register) such that the buffer latches remain in the state they were in when the BDM became active, even if one or both halves of the channel register are read while BDM is active. This assures that if the user was in the middle of reading a 16-bit register when BDM became active, it will read the appropriate value from the other half of the 16-bit value after returning to normal execution. The value read from the TPMxCnVH and TPMxCnVL registers in BDM mode is the value of these registers and not the value of their read buffer.

In output compare or PWM modes, writing to either byte (TPMxCnVH or TPMxCnVL) latches the value into a buffer. After both bytes are written, they are transferred as a coherent 16-bit value into the timer-channel registers according to the value of CLKSB:CLKSA bits and the selected mode, so:

- If (CLKSB:CLKSA = 0:0), then the registers are updated when the second byte is written.
- If (CLKSB:CLKSA not = 0:0 and in output compare mode) then the registers are updated after the second byte is written and on the next change of the TPM counter (end of the prescaler counting).
- If (CLKSB:CLKSA not = 0:0 and in EPWM or CPWM modes), then the registers are updated after the both bytes were written, and the TPM counter changes from (TPMxMODH:TPMxMODL 1) to (TPMxMODH:TPMxMODL). If the TPM counter is a free-running counter then the update is made when the TPM counter changes from 0xFFFE to 0xFFFF.

The latching mechanism may be manually reset by writing to the TPMxCnSC register (whether BDM mode is active or not). This latching mechanism allows coherent 16-bit writes in either big-endian or little-endian order which is friendly to various compiler implementations.

When BDM is active, the coherency mechanism is frozen such that the buffer latches remain in the state they were in when the BDM became active even if one or both halves of the channel register are written while BDM is active. Any write to the channel registers bypasses the buffer latches and directly write to the channel register while BDM is active. The values written to the channel register while BDM is active BDM mode returns the latched value of TPMxCNTH:L from the read buffer instead of the frozen TPM counter value.

- This read coherency mechanism is cleared in TPM v3 in BDM mode if there is a write to TPMxSC, TPMxCNTH or TPMxCNTL. Instead, in these conditions the TPM v2 does not clear this read coherency mechanism.
- 3. Read of TPMxCnVH:L registers (Section 16.3.5, "TPM Channel Value Registers (TPMxCnVH:TPMxCnVL))
  - In TPM v3, any read of TPMxCnVH:L registers during BDM mode returns the value of the TPMxCnVH:L register. In TPM v2, if only one byte of the TPMxCnVH:L registers was read before the BDM mode became active, then any read of TPMxCnVH:L registers during BDM mode returns the latched value of TPMxCNTH:L from the read buffer instead of the value in the TPMxCnVH:L registers.
  - This read coherency mechanism is cleared in TPM v3 in BDM mode if there is a write to TPMxCnSC. Instead, in this condition the TPM v2 does not clear this read coherency mechanism.
- 4. Write to TPMxCnVH:L registers
  - Input Capture Mode (Section 16.4.2.1, "Input Capture Mode)
    - In this mode the TPM v3 does not allow the writes to TPMxCnVH:L registers. Instead, the TPM v2 allows these writes.
  - Output Compare Mode (Section 16.4.2.2, "Output Compare Mode)

In this mode and if (CLKSB:CLKSA not = 0:0), the TPM v3 updates the TPMxCnVH:L registers with the value of their write buffer at the next change of the TPM counter (end of the prescaler counting) after the second byte is written. Instead, the TPM v2 always updates these registers when their second byte is written.

The following procedure can be used in the TPM v3 to verify if the TPMxCnVH:L registers were updated with the new value that was written to these registers (value in their write buffer).

•••

```
write the new value to TPMxCnVH:L;
```

read TPMxCnVH and TPMxCnVL registers;

```
while (the read value of TPMxCnVH:L is different from the new value written to TPMxCnVH:L)
```

begin

```
read again TPMxCnVH and TPMxCnVL;
```

end

•••

In this point, the TPMxCnVH:L registers were updated, so the program can continue and, for example, write to TPMxC0SC without cancelling the previous write to TPMxCnVH:L registers.

- Edge-Aligned PWM (Section 16.4.2.3, "Edge-Aligned PWM Mode)

In this mode and if (CLKSB:CLKSA not = 00), the TPM v3 updates the TPMxCnVH:L registers with the value of their write buffer after that the both bytes were written and when the

| Num | с | Parameter                                                         | Symbol | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit |
|-----|---|-------------------------------------------------------------------|--------|---------------------|----------------------|------------------|------|
| 6   |   | RTC adder to stop2 or stop3 <sup>5</sup> , 25°C                   |        | 5                   | 300                  | _                | nA   |
| 0   |   |                                                                   |        | 3                   | 300                  | _                | nA   |
| _   | 0 | LVD adder to stop3 (LVDE = LVDSE = 1)                             |        | 5                   | 110                  | —                | μA   |
| 1   |   |                                                                   |        | 3                   | 90                   | —                | μA   |
|     |   | Adder to stop3 for oscillator enabled <sup>6</sup>                |        | 5                   | 5                    | —                | μA   |
| 8   |   | (IKCLKEN = 1 and IREFSTEN = 1 or<br>ERCLKEN = 1 and EREFSTEN = 1) |        | 3                   | 5                    |                  | μA   |

Table A-7. Supply Current Characteristics (continued)

<sup>1</sup> Typicals are measured at 25°C, unless otherwise noted.

<sup>2</sup> Maximum values in this column apply for the full operating temperature range of the device unless otherwise noted.

<sup>3</sup> All modules except ADC active, MCG configured for FBE, and does not include any dc loads on port pins

<sup>4</sup> Stop currents are tested in production for 25°C on all parts. Tests at other temperatures depend upon the part number suffix and maturity of the product. Freescale may eliminate a test insertion at a particular temperature from the production test flow once sufficient data has been collected and is approved.

<sup>5</sup> Most customers are expected to find that auto-wakeup from stop2 or stop3 can be used instead of the higher current wait mode.

<sup>6</sup> Values given under the following conditions: low range operation (RANGE = 0), low power mode (HGO = 0).

## A.8 Analog Comparator (ACMP) Electricals

Table A-8. Analog Comparator Electrical Specifications

| Num | С | Rating                                 | Symbol             | Min                   | Typical | Max             | Unit |
|-----|---|----------------------------------------|--------------------|-----------------------|---------|-----------------|------|
| 1   |   | Supply voltage                         | V <sub>DD</sub>    | 2.7                   | _       | 5.5             | V    |
| 2   | D | Supply current (active)                | I <sub>DDAC</sub>  | —                     | 20      | 35              | μA   |
| 3   | D | Analog input voltage                   | V <sub>AIN</sub>   | V <sub>SS</sub> – 0.3 | _       | V <sub>DD</sub> | V    |
| 4   | D | Analog input offset voltage            | V <sub>AIO</sub>   |                       | 20      | 40              | mV   |
| 5   | D | Analog Comparator hysteresis           | V <sub>H</sub>     | 3.0                   | 6.0     | 20.0            | mV   |
| 6   | D | Analog input leakage current           | I <sub>ALKG</sub>  |                       |         | 1.0             | μΑ   |
| 7   | D | Analog Comparator initialization delay | t <sub>AINIT</sub> |                       | _       | 1.0             | μs   |

## A.9 ADC Characteristics

#### Table A-9. 12-bit ADC Operating Conditions

| Characteristic | Conditions                                                                  | Symb              | Min  | Typ <sup>1</sup> | Мах  | Unit | Comment |
|----------------|-----------------------------------------------------------------------------|-------------------|------|------------------|------|------|---------|
| Supply voltage | Absolute                                                                    | V <sub>DDAD</sub> | 2.7  |                  | 5.5  | V    |         |
|                | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDAD</sub> ) <sup>2</sup> | $\Delta V_{DDAD}$ | -100 | 0                | +100 | mV   |         |
| Ground voltage | Delta to $V_{SS} (V_{SS} - V_{SSAD})^2$                                     | $\Delta V_{SSAD}$ | -100 | 0                | +100 | mV   |         |



All TPM channels are programmable independently as input capture, output compare, or buffered edge-aligned PWM channels.

# **B.1** External Signal Description

When any pin associated with the timer is configured as a timer input, a passive pullup can be enabled. After reset, the TPM modules are disabled and all pins default to general-purpose inputs with the passive pullups disabled.

# B.1.1 External TPM Clock Sources

When control bits CLKSB:CLKSA in the timer status and control register are set to 1:1, the prescaler and consequently the 16-bit counter for TPMx are driven by an external clock source, TPMxCLK, connected to an I/O pin. A synchronizer is needed between the external clock and the rest of the TPM. This synchronizer is clocked by the bus clock so the frequency of the external source must be less than one-half the frequency of the bus rate clock. The upper frequency limit for this external clock source is specified to be one-fourth the bus frequency to conservatively accommodate duty cycle and phase-locked loop (PLL) or frequency-locked loop (FLL) frequency jitter effects.

On some devices the external clock input is shared with one of the TPM channels. When a TPM channel is shared as the external clock input, the associated TPM channel cannot use the pin. (The channel can still be used in output compare mode as a software timer.) Also, if one of the TPM channels is used as the external clock input, the corresponding ELSnB:ELSnA control bits must be set to 0:0 so the channel is not trying to use the same pin.

## B.1.2 TPMxCHn — TPMx Channel n I/O Pins

Each TPM channel is associated with an I/O pin on the MCU. The function of this pin depends on the configuration of the channel. In some cases, no pin function is needed so the pin reverts to being controlled by general-purpose I/O controls. When a timer has control of a port pin, the port data and data direction registers do not affect the related pin(s). See the Pins and Connections chapter for additional information about shared pin functions.

# **B.2** Register Definition

The TPM includes:

- An 8-bit status and control register (TPMxSC)
- A 16-bit counter (TPMxCNTH:TPMxCNTL)
- A 16-bit modulo register (TPMxMODH:TPMxMODL)

Each timer channel has:

- An 8-bit status and control register (TPMxCnSC)
- A 16-bit channel value register (TPMxCnVH:TPMxCnVL)

Refer to the direct-page register summary in the Memory chapter of this data sheet for the absolute address assignments for all TPM registers. This section refers to registers and control bits only by their names. A



NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.

/4. DIMENSIONS TO BE DETERMINED AT SEATING PLANE C.

/5]. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08 mm AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.

/6. THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH.



/8]

/7. EXACT SHAPE OF EACH CORNER IS OPTIONAL.

THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm AND 0.25 mm FROM THE LEAD TIP.

| © FREESCALE SEMICONDUCTOR, INC.<br>All rights reserved. | MECHANICA                       | LOUTLINE     | PRINT VERSION NO | OT TO SCALE |
|---------------------------------------------------------|---------------------------------|--------------|------------------|-------------|
| TITLE: 64LD LQFP,                                       | DOCUMENT NO: 98ASS23234W REV: E |              |                  |             |
| 10 X 10 X 1.4 P                                         | KG,                             | CASE NUMBER  | 2: 840F-02       | 11 AUG 2006 |
| 0.5 PITCH, CASE OL                                      | JTLINE                          | STANDARD: JE | DEC MS-026 BCD   |             |