

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                     |
|----------------------------|------------------------------------------------------------|
| Core Processor             | S08                                                        |
| Core Size                  | 8-Bit                                                      |
| Speed                      | 40MHz                                                      |
| Connectivity               | CANbus, I <sup>2</sup> C, LINbus, SCI, SPI                 |
| Peripherals                | LVD, POR, PWM, WDT                                         |
| Number of I/O              | 53                                                         |
| Program Memory Size        | 60KB (60K × 8)                                             |
| Program Memory Type        | FLASH                                                      |
| EEPROM Size                | · ·                                                        |
| RAM Size                   | 3K x 8                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                |
| Data Converters            | A/D 24x12b                                                 |
| Oscillator Type            | External                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                         |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 64-LQFP                                                    |
| Supplier Device Package    | 64-LQFP (10x10)                                            |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc9s08dv60mlh |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



To maintain I/O states for pins that were configured as general-purpose I/O before entering stop2, the user must restore the contents of the I/O port registers, which have been saved in RAM, to the port registers before writing to the PPDACK bit. If the port registers are not restored from RAM before writing to PPDACK, then the pins will switch to their reset states when PPDACK is written.

For pins that were configured as peripheral I/O, the user must reconfigure the peripheral module that interfaces to the pin before writing to the PPDACK bit. If the peripheral module is not enabled before writing to PPDACK, the pins will be controlled by their associated port control registers when the I/O latches are opened.

### 3.6.3 On-Chip Peripheral Modules in Stop Modes

When the MCU enters any stop mode, system clocks to the internal peripheral modules are stopped. Even in the exception case (ENBDM = 1), where clocks to the background debug logic continue to operate, clocks to the peripheral systems are halted to reduce power consumption. Refer to Section 3.6.2, "Stop2 Mode" and Section 3.6.1, "Stop3 Mode" for specific information on system behavior in stop modes.

| Poriphoral              | Mode                       |                            |  |  |
|-------------------------|----------------------------|----------------------------|--|--|
| renpilerai              | Stop2                      | Stop3                      |  |  |
| CPU                     | Off                        | Standby                    |  |  |
| RAM                     | Standby                    | Standby                    |  |  |
| Flash                   | Off                        | Standby                    |  |  |
| Parallel Port Registers | Off                        | Standby                    |  |  |
| ACMP                    | Off                        | Off                        |  |  |
| ADC                     | Off                        | Optionally On <sup>1</sup> |  |  |
| IIC                     | Off                        | Standby                    |  |  |
| MCG                     | Off                        | Optionally On <sup>2</sup> |  |  |
| MSCAN                   | Off                        | Standby                    |  |  |
| RTC                     | Optionally On <sup>3</sup> | Optionally On <sup>3</sup> |  |  |
| SCI                     | Off                        | Standby                    |  |  |
| SPI                     | Off                        | Standby                    |  |  |
| ТРМ                     | Off                        | Standby                    |  |  |
| Voltage Regulator       | Off                        | Optionally On <sup>4</sup> |  |  |
| XOSC                    | Off                        | Optionally On <sup>5</sup> |  |  |
| I/O Pins                | States Held States H       |                            |  |  |
| BDM                     | Off <sup>6</sup>           | Optionally On              |  |  |
| LVD/LVW                 | Off <sup>7</sup>           | Optionally On              |  |  |

<sup>1</sup> Requires the asynchronous ADC clock and LVD to be enabled, else in standby.

<sup>2</sup> IRCLKEN and IREFSTEN set in MCGC1, else in standby.

<sup>3</sup> Requires the RTC to be enabled, else in standby.

<sup>4</sup> Requires the LVD or BDC to be enabled.



#### Chapter 4 Memory

| 0x0000                | 0x0000                                          | 0x0000                                   | 0x0000                                   |
|-----------------------|-------------------------------------------------|------------------------------------------|------------------------------------------|
| DIRECT PAGE REGISTERS | DIRECT PAGE REGISTERS                           | DIRECT PAGE REGISTERS                    | DIRECT PAGE REGISTERS                    |
| 0x007F 128 BYTES      | 0x007F 128 BYTES                                | 0x007F 128 BYTES                         | 0x007F 128 BYTES                         |
| 0x0080                | 0x0080                                          | 0x0080                                   | 0x0080                                   |
| RAM                   | RAM                                             | RAM                                      | RAM                                      |
| 3072 BYTES            | 2048 BYTES                                      | 2048 BYTES                               | 1024 BYTES                               |
| 0x0C7F                | 0x087F                                          | 0x087F                                   | 0x047F                                   |
| 0x0C80                | 0x0880                                          | 0x0880                                   | 0x0480                                   |
| FLASH                 | UNIMPLEMENTED                                   | UNIMPLEMENTED                            | UNIMPLEMENTED                            |
| 2944 BYTES            | 3968 BYTES                                      | 3968 BYTES                               | 4992 BYTES                               |
| 0x17FF                | 0x17FF                                          | 0x17FF                                   | 0x17FF                                   |
| 0x1800                | 0x1800                                          | 0x1800                                   | 0x1800                                   |
| HIGH PAGE REGISTERS   | HIGH PAGE REGISTERS                             | HIGH PAGE REGISTERS                      | HIGH PAGE REGISTERS                      |
| 256 BYTES             | 256 BYTES                                       | 256 BYTES                                | 256 BYTES                                |
| 0x18FF                | 0x18FF                                          | 0x18FF                                   | 0x18FF                                   |
| 0x1900                | 0x1900                                          | 0x1900                                   | 0x1900                                   |
|                       | UNIMPLEMENTED<br>9984 BYTES<br>0x3FFF<br>0x4000 | UNIMPLEMENTED<br>25344 BYTES             | UNIMPLEMENTED<br>42240 BYTES             |
| FLASH<br>59136 BYTES  | FLASH<br>49152 BYTES                            | 0x7BFF<br>0x7C00<br>FLASH<br>33792 BYTES | 0xBDFF<br>0xBE00<br>FLASH<br>16896 BYTES |
| 9\$08DV60             | <u>UXFFFF</u>                                   | UXFFFF                                   | <u>UXFFFF</u>                            |
|                       | 9S08DV48                                        | 9S08DV32                                 | 9S08DV16                                 |

Figure 4-1. MC9S08DV60 Series Memory Map

# 4.2 Reset and Interrupt Vector Assignments

Table 4-1 shows address assignments for reset and interrupt vectors. The vector names shown in this table are the labels used in the MC9S08DV60 Series equate file provided by Freescale Semiconductor.

| Address<br>(High/Low) | Vector         | Vector Name |
|-----------------------|----------------|-------------|
| 0xFFC0:0xFFC1         | ACMP2          | Vacmp2      |
| 0xFFC2:0xFFC3         | ACMP1          | Vacmp1      |
| 0xFFC4:0xFFC5         | MSCAN Transmit | Vcantx      |
| 0xFFC6:0xFFC7         | MSCAN Receive  | Vcanrx      |
| 0xFFC8:0xFFC9         | MSCAN errors   | Vcanerr     |
| 0xFFCA:0xFFCB         | MSCAN wake up  | Vcanwu      |
| 0xFFCC:0xFFCD         | RTC            | Vrtc        |



**Chapter 4 Memory** 

#### Table 4-2. Direct-Page Register Summary (Sheet 3 of 3)

| Address                            | Register<br>Name | Bit 7  | 6     | 5     | 4      | 3       | 2     | 1       | Bit 0 |
|------------------------------------|------------------|--------|-------|-------|--------|---------|-------|---------|-------|
| 0x00 <b>50</b>                     | SPIC1            | SPIE   | SPE   | SPTIE | MSTR   | CPOL    | CPHA  | SSOE    | LSBFE |
| 0x00 <b>51</b>                     | SPIC2            | 0      | 0     | 0     | MODFEN | BIDIROE | 0     | SPISWAI | SPC0  |
| 0x00 <b>52</b>                     | SPIBR            | 0      | SPPR2 | SPPR1 | SPPR0  | 0       | SPR2  | SPR1    | SPR0  |
| 0x00 <b>53</b>                     | SPIS             | SPRF   | 0     | SPTEF | MODF   | 0       | 0     | 0       | 0     |
| 0x00 <b>54</b>                     | Reserved         | 0      | 0     | 0     | 0      | 0       | 0     | 0       | 0     |
| 0x00 <b>55</b>                     | SPID             | Bit 7  | 6     | 5     | 4      | 3       | 2     | 1       | Bit 0 |
| 0x00 <b>56</b> –<br>0x00 <b>57</b> | Reserved         |        | _     |       |        | _       |       | _       |       |
| 0x00 <b>58</b>                     | IICA             | AD7    | AD6   | AD5   | AD4    | AD3     | AD2   | AD1     | 0     |
| 0x00 <b>59</b>                     | IICF             | ML     | ILT   |       |        | IC      | R     |         |       |
| 0x00 <b>5A</b>                     | IICC1            | IICEN  | IICIE | MST   | ТΧ     | TXAK    | RSTA  | 0       | 0     |
| 0x00 <b>5B</b>                     | IICS             | TCF    | IAAS  | BUSY  | ARBL   | 0       | SRW   | IICIF   | RXAK  |
| 0x00 <b>5C</b>                     | IICD             |        | DATA  |       |        |         |       |         |       |
| 0x00 <b>5D</b>                     | IICC2            | GCAEN  | ADEXT | 0     | 0      | 0       | AD10  | AD9     | AD8   |
| 0x00 <b>5E</b> –<br>0x00 <b>5F</b> | Reserved         | _      |       |       |        |         |       |         |       |
| 0x00 <b>60</b>                     | TPM2SC           | TOF    | TOIE  | CPWMS | CLKSB  | CLKSA   | PS2   | PS1     | PS0   |
| 0x00 <b>61</b>                     | TPM2CNTH         | Bit 15 | 14    | 13    | 12     | 11      | 10    | 9       | Bit 8 |
| 0x00 <b>62</b>                     | TPM2CNTL         | Bit 7  | 6     | 5     | 4      | 3       | 2     | 1       | Bit 0 |
| 0x00 <b>63</b>                     | TPM2MODH         | Bit 15 | 14    | 13    | 12     | 11      | 10    | 9       | Bit 8 |
| 0x00 <b>64</b>                     | TPM2MODL         | Bit 7  | 6     | 5     | 4      | 3       | 2     | 1       | Bit 0 |
| 0x00 <b>65</b>                     | TPM2C0SC         | CH0F   | CH0IE | MS0B  | MS0A   | ELS0B   | ELS0A | 0       | 0     |
| 0x00 <b>66</b>                     | TPM2C0VH         | Bit 15 | 14    | 13    | 12     | 11      | 10    | 9       | Bit 8 |
| 0x00 <b>67</b>                     | TPM2C0VL         | Bit 7  | 6     | 5     | 4      | 3       | 2     | 1       | Bit 0 |
| 0x00 <b>68</b>                     | TPM2C1SC         | CH1F   | CH1IE | MS1B  | MS1A   | ELS1B   | ELS1A | 0       | 0     |
| 0x00 <b>69</b>                     | TPM2C1VH         | Bit 15 | 14    | 13    | 12     | 11      | 10    | 9       | Bit 8 |
| 0x00 <b>6A</b>                     | TPM2C1VL         | Bit 7  | 6     | 5     | 4      | 3       | 2     | 1       | Bit 0 |
| 0x00 <b>6B</b>                     | Reserved         | —      | —     | _     | _      |         |       |         | —     |
| 0x00 <b>6C</b>                     | RTCSC            | RTIF   | RTC   | LKS   | RTIE   |         | RTC   | CPS     |       |
| 0x00 <b>6D</b>                     | RTCCNT           | RTCCNT |       |       |        |         |       |         |       |
| 0x00 <b>6E</b>                     | RTCMOD           |        |       |       | RTC    | MOD     |       |         |       |
| 0x00 <b>6F</b>                     | Reserved         | —      | _     | —     | _      | —       | _     | —       | —     |
| 0x00 <b>70</b> –<br>0x00 <b>7F</b> | Reserved         | —      | _     | _     | _      | —       | —     | —       | _     |

High-page registers, shown in Table 4-3, are accessed much less often than other I/O and control registers so they have been located outside the direct addressable memory space, starting at 0x1800.

| Table 4-14. | FSTAT | Register | Field | Descriptions | (continued) |
|-------------|-------|----------|-------|--------------|-------------|
|-------------|-------|----------|-------|--------------|-------------|

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>FACCERR | <ul> <li>Access Error Flag — FACCERR is set automatically when the proper command sequence is not obeyed exactly (the erroneous command is ignored), if a program or erase operation is attempted before the FCDIV register has been initialized, or if the MCU enters stop while a command was in progress. For a more detailed discussion of the exact actions that are considered access errors, see Section 4.5.6, "Access Errors." FACCERR is cleared by writing a 1 to FACCERR. Writing a 0 to FACCERR has no meaning or effect.</li> <li>0 No access error.</li> <li>1 An access error has occurred.</li> </ul> |
| 2<br>FBLANK  | <ul> <li>Verified as All Blank (erased) Flag — FBLANK is set automatically at the conclusion of a blank check command if the entire Flash array was verified to be erased. FBLANK is cleared by clearing FCBEF to write a new valid command. Writing to FBLANK has no meaning or effect.</li> <li>O After a blank check command is completed and FCCF = 1, FBLANK = 0 indicates the Flash array is not completely erased.</li> <li>1 After a blank check command is completed and FCCF = 1, FBLANK = 1 indicates the Flash array is completely erased (all 0xFFFF).</li> </ul>                                         |

### 4.5.10.6 Flash Command Register (FCMD)

Only six command codes are recognized in normal user modes, as shown in Table 4-15. All other command codes are illegal and generate an access error. Refer to Section 4.5.3, "Program and Erase Command Execution," for a detailed discussion of Flash programming and erase operations.



Figure 4-10. Flash Command Register (FCMD)

| Command            | FCMD            | Equate File Label |  |
|--------------------|-----------------|-------------------|--|
| Blank check        | 0x05            | mBlank            |  |
| Byte program       | 0x20            | mByteProg         |  |
| Burst program      | 0x25 mBurstProg |                   |  |
| Sector erase       | 0x40            | mSectorErase      |  |
| Mass erase         | 0x41            | mMassErase        |  |
| Sector erase abort | 0x47            | mEraseAbort       |  |

#### Table 4-15. Flash Commands

It is not necessary to perform a blank check command after a mass erase operation. Only blank check is required as part of the security unlocking mechanism.



Chapter 7 Central Processor Unit (S08CPUV3)

# 7.2 Programmer's Model and CPU Registers

Figure 7-1 shows the five CPU registers. CPU registers are not part of the memory map.



Figure 7-1. CPU Registers

### 7.2.1 Accumulator (A)

The A accumulator is a general-purpose 8-bit register. One operand input to the arithmetic logic unit (ALU) is connected to the accumulator and the ALU results are often stored into the A accumulator after arithmetic and logical operations. The accumulator can be loaded from memory using various addressing modes to specify the address where the loaded data comes from, or the contents of A can be stored to memory using various addressing modes to specify the addressing modes to specify the addressing modes to specify the address where data from A will be stored.

Reset has no effect on the contents of the A accumulator.

## 7.2.2 Index Register (H:X)

This 16-bit register is actually two separate 8-bit registers (H and X), which often work together as a 16-bit address pointer where H holds the upper byte of an address and X holds the lower byte of the address. All indexed addressing mode instructions use the full 16-bit value in H:X as an index reference pointer; however, for compatibility with the earlier M68HC05 Family, some instructions operate only on the low-order 8-bit half (X).

Many instructions treat X as a second general-purpose 8-bit register that can be used to hold 8-bit data values. X can be cleared, incremented, decremented, complemented, negated, shifted, or rotated. Transfer instructions allow data to be transferred from A or transferred to A where arithmetic and logical operations can then be performed.

For compatibility with the earlier M68HC05 Family, H is forced to 0x00 during reset. Reset has no effect on the contents of X.



# 7.3 Addressing Modes

Addressing modes define the way the CPU accesses operands and data. In the HCS08, all memory, status and control registers, and input/output (I/O) ports share a single 64-Kbyte linear address space so a 16-bit binary address can uniquely identify any memory location. This arrangement means that the same instructions that access variables in RAM can also be used to access I/O and control registers or nonvolatile program space.

Some instructions use more than one addressing mode. For instance, move instructions use one addressing mode to specify the source operand and a second addressing mode to specify the destination address. Instructions such as BRCLR, BRSET, CBEQ, and DBNZ use one addressing mode to specify the location of an operand for a test and then use relative addressing mode to specify the branch destination address when the tested condition is true. For BRCLR, BRSET, CBEQ, and DBNZ, the addressing mode listed in the instruction set tables is the addressing mode needed to access the operand to be tested, and relative addressing mode is implied for the branch destination.

## 7.3.1 Inherent Addressing Mode (INH)

In this addressing mode, operands needed to complete the instruction (if any) are located within CPU registers so the CPU does not need to access memory to get any operands.

# 7.3.2 Relative Addressing Mode (REL)

Relative addressing mode is used to specify the destination location for branch instructions. A signed 8-bit offset value is located in the memory location immediately following the opcode. During execution, if the branch condition is true, the signed offset is sign-extended to a 16-bit value and is added to the current contents of the program counter, which causes program execution to continue at the branch destination address.

## 7.3.3 Immediate Addressing Mode (IMM)

In immediate addressing mode, the operand needed to complete the instruction is included in the object code immediately following the instruction opcode in memory. In the case of a 16-bit immediate operand, the high-order byte is located in the next memory location after the opcode, and the low-order byte is located in the next memory location after that.

## 7.3.4 Direct Addressing Mode (DIR)

In direct addressing mode, the instruction includes the low-order eight bits of an address in the direct page (0x0000-0x00FF). During execution a 16-bit address is formed by concatenating an implied 0x00 for the high-order half of the address and the direct address from the instruction to get the 16-bit address where the desired operand is located. This is faster and more memory efficient than specifying a complete 16-bit address for the operand.



Chapter 9 Analog Comparator (S08ACMPV3)







Chapter 9 Analog Comparator (S08ACMPV3)

### 9.1.4 Block Diagram

The block diagram for the analog comparator module is shown Figure 9-2.



Figure 9-2. Analog Comparator (ACMP) Block Diagram

# 9.2 External Signal Description

The ACMP has two analog input pins, ACMPx+ and ACMPx– and one digital output pin ACMPxO. Each of these pins can accept an input voltage that varies across the full operating voltage range of the MCU. As shown in Figure 9-2, the ACMPx- pin is connected to the inverting input of the comparator, and the ACMPx+ pin is connected to the comparator non-inverting input if ACBGS is a 0. As shown in Figure 9-2, the ACMPxO pin can be enabled to drive an external pin.

The signal properties of ACMP are shown in Table 9-1.

| Signal | Function                                                    | I/O |
|--------|-------------------------------------------------------------|-----|
| ACMPx- | Inverting analog input to the ACMP.<br>(Minus input)        | I   |
| ACMPx+ | Non-inverting analog input to the ACMP.<br>(Positive input) | I   |
| ACMPxO | Digital output of the ACMP.                                 | 0   |

**Table 9-1. Signal Properties** 





### 10.1.6 Features

Features of the ADC module include:

- Linear successive approximation algorithm with 12-bit resolution
- Up to 28 analog inputs
- Output formatted in 12-, 10-, or 8-bit right-justified unsigned format
- Single or continuous conversion (automatic return to idle after single conversion)
- Configurable sample time and conversion speed/power
- Conversion complete flag and interrupt
- Input clock selectable from up to four sources
- Operation in wait or stop3 modes for lower noise operation
- Asynchronous clock source for lower noise operation
- Selectable asynchronous hardware conversion trigger
- Automatic compare with interrupt for less-than, or greater-than or equal-to, programmable value
- Temperature sensor

### 10.1.7 ADC Module Block Diagram

Figure 10-2 provides a block diagram of the ADC module.



In 10-bit mode, the ADCCVH register holds the upper two bits of the 10-bit compare value (ADCV[9:8]). These bits are compared to the upper two bits of the result following a conversion in 10-bit mode when the compare function is enabled.

In 8-bit mode, ADCCVH is not used during compare.

## 10.3.6 Compare Value Low Register (ADCCVL)

This register holds the lower 8 bits of the 12-bit or 10-bit compare value or all 8 bits of the 8-bit compare value. When the compare function is enabled, bits ADCV[7:0] are compared to the lower 8 bits of the result following a conversion in 12-bit, 10-bit or 8-bit mode.





### **10.3.7** Configuration Register (ADCCFG)

ADCCFG selects the mode of operation, clock source, clock divide, and configures for low power and long sample time.



Figure 10-9. Configuration Register (ADCCFG)

#### Table 10-6. ADCCFG Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>ADLPC  | <ul> <li>Low-Power Configuration. ADLPC controls the speed and power configuration of the successive approximation converter. This optimizes power consumption when higher sample rates are not required.</li> <li>0 High speed configuration</li> <li>1 Low power configuration: The power is reduced at the expense of maximum clock speed.</li> </ul>                                                                                        |
| 6:5<br>ADIV | Clock Divide Select. ADIV selects the divide ratio used by the ADC to generate the internal clock ADCK.<br>Table 10-7 shows the available clock configurations.                                                                                                                                                                                                                                                                                 |
| 4<br>ADLSMP | Long Sample Time Configuration. ADLSMP selects between long and short sample time. This adjusts the sample period to allow higher impedance inputs to be accurately sampled or to maximize conversion speed for lower impedance inputs. Longer sample times can also be used to lower overall power consumption when continuous conversions are enabled if high conversion rates are not required.<br>0 Short sample time<br>1 Long sample time |



#### Chapter 11 Inter-Integrated Circuit (S08IICV2)



o - VDD and VSS pins are each internally connected to two pads in 32-pin package

Figure 11-1. MC9S08DV60 Block Diagram



# Chapter 12 Freescale Controller Area Network (S08MSCANV1)

# 12.1 Introduction

The Freescale controller area network (MSCAN) is a communication controller implementing the CAN 2.0A/B protocol as defined in the Bosch specification dated September 1991. To fully understand the MSCAN specification, it is recommended that the Bosch specification be read first to gain familiarity with the terms and concepts contained within this document.

Though not exclusively intended for automotive applications, CAN protocol is designed to meet the specific requirements of a vehicle serial data bus: real-time processing, reliable operation in the EMI environment of a vehicle, cost-effectiveness, and required bandwidth.

MSCAN uses an advanced buffer arrangement resulting in predictable real-time behavior and simplified application software.

The MSCAN module is available in all devices in the MC9S08DV60 Series.

Chapter 12 Freescale Controller Area Network (S08MSCANV1)







# 12.3.14 MSCAN Transmit Error Counter (CANTXERR)

This register reflects the status of the MSCAN transmit error counter.





Read: Only when in sleep mode (SLPRQ = 1 and SLPAK = 1) or initialization mode (INITRQ = 1 and INITAK = 1)

Write: Unimplemented

### NOTE

Reading this register when in any other mode other than sleep or initialization mode, may return an incorrect value. For MCUs with dual CPUs, this may result in a CPU fault condition.

Writing to this register when in special modes can alter the MSCAN functionality.

## 12.3.15 MSCAN Identifier Acceptance Registers (CANIDAR0-7)

On reception, each message is written into the background receive buffer. The CPU is only signalled to read the message if it passes the criteria in the identifier acceptance and identifier mask registers (accepted); otherwise, the message is overwritten by the next message (dropped).

The acceptance registers of the MSCAN are applied on the IDR0–IDR3 registers (see Section 12.4.1, "Identifier Registers (IDR0–IDR3)") of incoming messages in a bit by bit manner (see Section 12.5.3, "Identifier Acceptance Filter").

For extended identifiers, all four acceptance and mask registers are applied. For standard identifiers, only the first two (CANIDAR0/1, CANIDMR0/1) are applied.

|        | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|-----|-----|-----|-----|
| R<br>W | AC7 | AC6 | AC5 | AC4 | AC3 | AC2 | AC1 | AC0 |
| Reset  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Figure 12-19. MSCAN Identifier Acceptance Registers (First Bank) — CANIDAR0–CANIDAR3

Read: Anytime

Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1)



#### Chapter 12 Freescale's Controller Area Network (S08MSCANV1)

Section 12.3.10, "MSCAN Transmit Buffer Selection Register (CANTBSEL)"). For receive buffers, only when RXF flag is set (see Section 12.3.4.1, "MSCAN Receiver Flag Register (CANRFLG)").

Write: For transmit buffers, anytime when TXEx flag is set (see Section 12.3.6, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 12.3.10, "MSCAN Transmit Buffer Selection Register (CANTBSEL)"). Unimplemented for receive buffers.

Reset: Undefined (0x00XX) because of RAM-based implementation



= Unused, always read 'x'

#### Figure 12-24. Receive/Transmit Message Buffer — Standard Identifier Mapping

<sup>1</sup> The position of RTR differs between extended and standard indentifier mapping.

<sup>2</sup> IDE is 0.

## 12.4.1 Identifier Registers (IDR0–IDR3)

The identifier registers for an extended format identifier consist of a total of 32 bits; ID[28:0], SRR, IDE, and RTR bits. The identifier registers for a standard format identifier consist of a total of 13 bits; ID[10:0], RTR, and IDE bits.

### 12.4.1.1 IDR0–IDR3 for Extended Identifier Mapping



Figure 12-25. Identifier Register 0 (IDR0) — Extended Identifier Mapping



| Table 12-30. IDR1 | <b>Register Field</b> | Descriptions |
|-------------------|-----------------------|--------------|
|-------------------|-----------------------|--------------|

| Field          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |   |   |   |   |   |   |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|---|---|---|---|
| 7:5<br>ID[2:0] | <b>Standard Format Identifier</b> — The identifiers consist of 11 bits (ID[10:0]) for the standard format. ID10 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. See also ID bits in Table 12-29.                                                                                                        |   |   |   |   |   |   |   |
| 4<br>RTR       | <ul> <li>Remote Transmission Request — This flag reflects the status of the Remote Transmission Request bit in the CAN frame. In the case of a receive buffer, it indicates the status of the received frame and supports the transmission of an answering frame in software. In the case of a transmit buffer, this flag defines the setting of the RTR bit to be sent.</li> <li>0 Data frame</li> <li>1 Remote frame</li> </ul>                    |   |   |   |   |   |   |   |
| 3<br>IDE       | <ul> <li>ID Extended — This flag indicates whether the extended or standard identifier format is applied in this buffer. In the case of a receive buffer, the flag is set as received and indicates to the CPU how to process the buffer identifier registers. In the case of a transmit buffer, the flag indicates to the MSCAN what type of identifier to send.</li> <li>0 Standard format (11 bit)</li> <li>1 Extended format (29 bit)</li> </ul> |   |   |   |   |   |   |   |
| R              | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| VV             |                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |   |   |   |   |   |   |



## 12.4.3 Data Segment Registers (DSR0-7)

The eight data segment registers, each with bits DB[7:0], contain the data to be transmitted or received. The number of bytes to be transmitted or received is determined by the data length code in the corresponding DLR register.



Chapter 13 Serial Peripheral Interface (S08SPIV3)

# 13.5 Functional Description

An SPI transfer is initiated by checking for the SPI transmit buffer empty flag (SPTEF = 1) and then writing a byte of data to the SPI data register (SPID) in the master SPI device. When the SPI shift register is available, this byte of data is moved from the transmit data buffer to the shifter, SPTEF is set to indicate there is room in the buffer to queue another transmit character if desired, and the SPI serial transfer starts.

During the SPI transfer, data is sampled (read) on the MISO pin at one SPSCK edge and shifted, changing the bit value on the MOSI pin, one-half SPSCK cycle later. After eight SPSCK cycles, the data that was in the shift register of the master has been shifted out the MOSI pin to the slave while eight bits of data were shifted in the MISO pin into the master's shift register. At the end of this transfer, the received data byte is moved from the shifter into the receive data buffer and SPRF is set to indicate the data can be read by reading SPID. If another byte of data is waiting in the transmit buffer at the end of a transfer, it is moved into the shifter, SPTEF is set, and a new transfer is started.

Normally, SPI data is transferred most significant bit (MSB) first. If the least significant bit first enable (LSBFE) bit is set, SPI data is shifted LSB first.

When the SPI is configured as a slave, its  $\overline{SS}$  pin must be driven low before a transfer starts and  $\overline{SS}$  must stay low throughout the transfer. If a clock format where CPHA = 0 is selected,  $\overline{SS}$  must be driven to a logic 1 between successive transfers. If CPHA = 1,  $\overline{SS}$  may remain low between successive transfers. See Section 13.5.1, "SPI Clock Formats" for more details.

Because the transmitter and receiver are double buffered, a second byte, in addition to the byte currently being shifted out, can be queued into the transmit data buffer, and a previously received character can be in the receive data buffer while a new character is being shifted in. The SPTEF flag indicates when the transmit buffer has room for a new character. The SPRF flag indicates when a received character is available in the receive data buffer. The received character must be read out of the receive buffer (read SPID) before the next transfer is finished or a receive overrun error results.

In the case of a receive overrun, the new data is lost because the receive buffer still held the previous character and was not ready to accept the new data. There is no indication for such an overrun condition so the application system designer must ensure that previous data has been read from the receive buffer before a new transfer is initiated.

# 13.5.1 SPI Clock Formats

To accommodate a wide variety of synchronous serial peripherals from different manufacturers, the SPI system has a clock polarity (CPOL) bit and a clock phase (CPHA) control bit to select one of four clock formats for data transfers. CPOL selectively inserts an inverter in series with the clock. CPHA chooses between two different clock phase relationships between the clock and data.

Figure 13-10 shows the clock formats when CPHA = 1. At the top of the figure, the eight bit times are shown for reference with bit 1 starting at the first SPSCK edge and bit 8 ending one-half SPSCK cycle after the sixteenth SPSCK edge. The MSB first and LSB first lines show the order of SPI data bits depending on the setting in LSBFE. Both variations of SPSCK polarity are shown, but only one of these waveforms applies for a specific transfer, depending on the value in CPOL. The SAMPLE IN waveform applies to the MOSI input of a slave or the MISO input of a master. The MOSI waveform applies to the MOSI output

BDM mode returns the latched value of TPMxCNTH:L from the read buffer instead of the frozen TPM counter value.

- This read coherency mechanism is cleared in TPM v3 in BDM mode if there is a write to TPMxSC, TPMxCNTH or TPMxCNTL. Instead, in these conditions the TPM v2 does not clear this read coherency mechanism.
- 3. Read of TPMxCnVH:L registers (Section 16.3.5, "TPM Channel Value Registers (TPMxCnVH:TPMxCnVL))
  - In TPM v3, any read of TPMxCnVH:L registers during BDM mode returns the value of the TPMxCnVH:L register. In TPM v2, if only one byte of the TPMxCnVH:L registers was read before the BDM mode became active, then any read of TPMxCnVH:L registers during BDM mode returns the latched value of TPMxCNTH:L from the read buffer instead of the value in the TPMxCnVH:L registers.
  - This read coherency mechanism is cleared in TPM v3 in BDM mode if there is a write to TPMxCnSC. Instead, in this condition the TPM v2 does not clear this read coherency mechanism.
- 4. Write to TPMxCnVH:L registers
  - Input Capture Mode (Section 16.4.2.1, "Input Capture Mode)
    - In this mode the TPM v3 does not allow the writes to TPMxCnVH:L registers. Instead, the TPM v2 allows these writes.
  - Output Compare Mode (Section 16.4.2.2, "Output Compare Mode)

In this mode and if (CLKSB:CLKSA not = 0:0), the TPM v3 updates the TPMxCnVH:L registers with the value of their write buffer at the next change of the TPM counter (end of the prescaler counting) after the second byte is written. Instead, the TPM v2 always updates these registers when their second byte is written.

The following procedure can be used in the TPM v3 to verify if the TPMxCnVH:L registers were updated with the new value that was written to these registers (value in their write buffer).

•••

```
write the new value to TPMxCnVH:L;
```

read TPMxCnVH and TPMxCnVL registers;

```
while (the read value of TPMxCnVH:L is different from the new value written to TPMxCnVH:L)
```

begin

```
read again TPMxCnVH and TPMxCnVL;
```

end

•••

In this point, the TPMxCnVH:L registers were updated, so the program can continue and, for example, write to TPMxC0SC without cancelling the previous write to TPMxCnVH:L registers.

- Edge-Aligned PWM (Section 16.4.2.3, "Edge-Aligned PWM Mode)

In this mode and if (CLKSB:CLKSA not = 00), the TPM v3 updates the TPMxCnVH:L registers with the value of their write buffer after that the both bytes were written and when the



| Field    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2<br>WS  | <ul> <li>Wait or Stop Status — When the target CPU is in wait or stop mode, most BDC commands cannot function. However, the BACKGROUND command can be used to force the target CPU out of wait or stop and into active background mode where all BDC commands work. Whenever the host forces the target MCU into active background mode, the host should issue a READ_STATUS command to check that BDMACT = 1 before attempting other BDC commands.</li> <li>0 Target CPU is running user application code or in active background mode (was not in wait or stop mode when background became active)</li> <li>1 Target CPU is in wait or stop mode, or a BACKGROUND command was used to change from wait or stop to active background mode</li> </ul> |
| 1<br>WSF | <ul> <li>Wait or Stop Failure Status — This status bit is set if a memory access command failed due to the target CPU executing a wait or stop instruction at or about the same time. The usual recovery strategy is to issue a BACKGROUND command to get out of wait or stop mode into active background mode, repeat the command that failed, then return to the user program. (Typically, the host would restore CPU registers and stack values and re-execute the wait or stop instruction.)</li> <li>0 Memory access did not conflict with a wait or stop instruction</li> <li>1 Memory access command failed because the CPU entered wait or stop mode</li> </ul>                                                                               |
| 0<br>DVF | <ul> <li>Data Valid Failure Status — This status bit is not used in the MC9S08DV60 Series because it does not have any slow access memory.</li> <li>0 Memory access did not conflict with a slow memory access</li> <li>1 Memory access command failed because CPU was not finished with a slow memory access</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                              |

#### Table 17-2. BDCSCR Register Field Descriptions (continued)

### 17.4.1.2 BDC Breakpoint Match Register (BDCBKPT)

This 16-bit register holds the address for the hardware breakpoint in the BDC. The BKPTEN and FTS control bits in BDCSCR are used to enable and configure the breakpoint logic. Dedicated serial BDC commands (READ\_BKPT and WRITE\_BKPT) are used to read and write the BDCBKPT register but is not accessible to user programs because it is not located in the normal memory map of the MCU. Breakpoints are normally set while the target MCU is in active background mode before running the user application program. For additional information about setup and use of the hardware breakpoint logic in the BDC, refer to Section 17.2.4, "BDC Hardware Breakpoint."

## 17.4.2 System Background Debug Force Reset Register (SBDFR)

This register contains a single write-only control bit. A serial background mode command such as WRITE\_BYTE must be used to write to SBDFR. Attempts to write this register from a user program are ignored. Reads always return 0x00.



NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.

/4. DIMENSIONS TO BE DETERMINED AT SEATING PLANE C.

/5]. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08 mm AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.

/6. THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH.



/8]

/7. EXACT SHAPE OF EACH CORNER IS OPTIONAL.

THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm AND 0.25 mm FROM THE LEAD TIP.

| © FREESCALE SEMICONDUCTOR, INC.<br>All rights reserved. | MECHANICA                  | AL OUTLINE PRINT VERSION NOT TO SCALE |        |  |
|---------------------------------------------------------|----------------------------|---------------------------------------|--------|--|
| TITLE: 64LD LQFP,                                       | DOCUMENT NO                | : 98ASS23234W                         | REV: E |  |
| 10 X 10 X 1.4 P                                         | KG,                        | CASE NUMBER: 840F-02 11 AUG 2006      |        |  |
| 0.5 PITCH, CASE OL                                      | STANDARD: JEDEC MS-026 BCD |                                       |        |  |