# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                           |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 1.0GHz                                                                 |
| Co-Processors/DSP               | -                                                                      |
| RAM Controllers                 | DDR2, DDR3                                                             |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100/1000Mbps (2)                                                    |
| SATA                            | SATA 3Gbps (1)                                                         |
| USB                             | USB 2.0 (2)                                                            |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                       |
| Operating Temperature           | 0°C ~ 90°C (TA)                                                        |
| Security Features               | -                                                                      |
| Package / Case                  | 783-BBGA, FCBGA                                                        |
| Supplier Device Package         | 783-FCPBGA (29x29)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8535avtaqga |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1 | Pin A | ssignments and Reset States                              |
|---|-------|----------------------------------------------------------|
|   | 1.1   | Pin Map                                                  |
| 2 | Elect | rical Characteristics                                    |
|   | 2.1   | Overall DC Electrical Characteristics                    |
|   | 2.2   | Power Sequencing                                         |
|   | 2.3   | Power Characteristics                                    |
|   | 2.4   | Input Clocks                                             |
|   | 2.5   | RESET Initialization                                     |
|   | 2.6   | DDR2 and DDR3 SDRAM                                      |
|   | 2.7   | eSPI                                                     |
|   | 2.8   | DUART                                                    |
|   | 2.9   | Ethernet: Enhanced Three-Speed Ethernet (eTSEC),         |
|   |       | MII Management                                           |
|   | 2.10  | Ethernet Management Interface Electrical Characteristics |
|   |       | 60                                                       |
|   | 2.11  | USB                                                      |
|   | 2.12  | enhanced Local Bus Controller (eLBC)65                   |
|   | 2.13  | Enhanced Secure Digital Host Controller (eSDHC)74        |
|   | 2.14  | Programmable Interrupt Controller (PIC)76                |
|   | 2.15  | JTAG                                                     |
|   | 2.16  | Serial ATA (SATA)                                        |
|   | 2.17  | I <sup>2</sup> C                                         |
|   | 2.18  | GPIO                                                     |
|   | 2.19  | PCI                                                      |
|   | 2.20  | High-Speed Serial Interfaces                             |

|   | 2.21  | PCI Express                                         |
|---|-------|-----------------------------------------------------|
|   | 2.23  | Clocking                                            |
|   | 2.24  | Thermal                                             |
| 3 | Hard  | ware Design Considerations 113                      |
|   | 3.1   | System Clocking 113                                 |
|   | 3.2   | Power Supply Design and Sequencing 113              |
|   | 3.3   | Pin States in Deep Sleep State                      |
|   | 3.4   | Decoupling Recommendations 114                      |
|   | 3.5   | SerDes Block Power Supply Decoupling                |
|   |       | Recommendations                                     |
|   | 3.6   | Connection Recommendations                          |
|   | 3.7   | Pull-Up and Pull-Down Resistor Requirements 115     |
|   | 3.8   | Output Buffer DC Impedance 115                      |
|   | 3.9   | Configuration Pin Muxing 116                        |
|   | 3.10  | JTAG Configuration Signals 117                      |
|   | 3.11  | Guidelines for High-Speed Interface Termination 119 |
| 4 | Orde  | ring Information                                    |
|   | 4.1   | Part Numbers Fully Addressed by this Document 121   |
|   | 4.2   | Part Marking 122                                    |
|   | 4.3   | Part Numbering 122                                  |
| 5 | Packa | age Information                                     |
|   | 5.1   | Package Parameters for the FC-PBGA 123              |
|   | 5.2   | Mechanical Dimensions of the FC-PBGA 124            |
| 6 | Produ | uct Documentation                                   |
| 7 | Docu  | ment Revision History 125                           |

Pin Assignments and Reset States

|   | R                      | Т                            | U                             | V                            | W                             | Y                    | AA                            | AB                            | AC                            | AD                           | AE                            | AF                            | AG                         | AH                      |          |
|---|------------------------|------------------------------|-------------------------------|------------------------------|-------------------------------|----------------------|-------------------------------|-------------------------------|-------------------------------|------------------------------|-------------------------------|-------------------------------|----------------------------|-------------------------|----------|
| V | MDQ<br>[59]            | AVDD_<br>SRDS2               | TSEC3_<br>RX_CLK              | TSEC3_<br>RXD<br>[3]         | TSEC1_<br>TX_EN               | TSEC1_<br>RXD<br>[1] | TSEC1_<br>RX_DV               | USB1_D<br>[0]                 | USB1_D<br>[2]                 | USB1_<br>CLK                 | USB1_D<br>[5]                 | USB1_D<br>[7]                 | USB1_<br>STP               | USB1_<br>DIR            | 1        |
|   | MDQ<br>[63]            | AGND_<br>SRDS2               | TSEC3_<br>RXD<br>[1]          | TSEC3_<br>RX_DV              | TSEC1_<br>GTX_CLK             | TSEC1_<br>RXD<br>[0] | TSEC1_<br>RXD<br>[3]          | USB1_D<br>[1]                 | USB1_D<br>[3]                 | USB1_D<br>[4]                | USB1_D<br>[6]                 | USB1_<br>NXT                  | OV <sub>DD</sub>           | USB1_<br>PWR-<br>FAULT  | 2        |
|   | GV <sub>DD</sub>       | SD2_<br>PLL_<br>TPA          | TSEC3_<br>RXD<br>[2]          | TSEC3_<br>RXD<br>[0]         | TSEC1_<br>TXD<br>[3]          | TSEC1_<br>RXD<br>[2] | TSEC1_<br>RX_CLK              | TSEC1_<br>RXD<br>[7]          | USB1_<br>PCTL0/<br>GPIO[6]    | USB2_D<br>[0]                | USB2_D<br>[1]                 | GND                           | USB3_D<br>[1]              | USB3_D<br>[0]           | 3        |
|   | Rvsd                   | TSEC3_<br>RX_ER              | GND                           | TV <sub>DD</sub>             | TSEC1_<br>TXD<br>[1]          | GND                  | LV <sub>DD</sub>              | TSEC1_<br>TX_CLK              | USB1_<br>PCTL1/<br>GPIO[7]    | OV <sub>DD</sub>             | USB2_D<br>[2]                 | USB2_D<br>[3]                 | USB3_D<br>[3]              | USB3_D<br>[2]           | 4        |
|   | Rvsd                   | TSEC3_<br>TXD<br>[1]         | TSEC3_<br>GTX_CLK             | TSEC3_<br>TX_EN              | TSEC1_<br>TXD<br>[2]          | TSEC1_<br>TXD<br>[4] | TSEC1_<br>TXD<br>[6]          | TSEC1_<br>TX_ER               | GND                           | USB2_<br>CLK                 | USB2_D<br>[4]                 | USB2_D<br>[5]                 | USB3_D<br>[4]              | USB3_<br>CLK            | 5        |
|   | S2V <sub>DD</sub>      | TSEC3_<br>TXD<br>[0]         | TSEC3_<br>RXD<br>[5]          | TSEC3_<br>RXD<br>[4]         | TSEC1_<br>TXD<br>[0]          | TSEC1_<br>RXD<br>[4] | EC_GTX_<br>CLK125             | TSEC1_<br>COL                 | USB2_D<br>[6]                 | DMA_<br>DACK[0]/<br>GPIO[10] | USB2_D<br>[7]                 | OV <sub>DD</sub>              | USB3_D<br>[6]              | USB3_D<br>[5]           | 6        |
|   | SD2_<br>IMP_CAL<br>_RX | TSEC3_<br>TXD<br>[2]         | TV <sub>DD</sub>              | GND                          | TSEC_<br>1588_TRIG<br>_IN[1]  | GND                  | LV <sub>DD</sub>              | TSEC1_<br>RXD<br>[6]          | USB2_<br>NXT                  | USB2_<br>STP                 | GND                           | USB2_<br>DIR                  | USB3_<br>NXT               | USB3_D<br>[7]           | 7        |
|   | NC                     | TSEC3_<br>TXD<br>[3]         | TSEC3_<br>TXD<br>[5]          | TSEC3_<br>TXD<br>[6]         | TSEC_<br>1588_TRIG<br>_IN[0]  | TSEC1_<br>TXD<br>[5] | TSEC1_<br>TXD<br>[7]          | TSEC1_<br>RXD<br>[5]          | USB2_<br>PWR-<br>FAULT        | SPI_<br>CLK                  | SDHC_<br>DAT[4]/SPI<br>_CS[0] | SPI_<br>MOSI                  | USB3_<br>DIR               | USB3_<br>STP            | 8        |
|   | NC                     | TSEC3_<br>COL                | TSEC3_<br>TX_ER               | TSEC3_<br>TXD<br>[4]         | TSEC_<br>1588_<br>CLK         | TSEC1_<br>RX_ER      | TSEC1_<br>CRS                 | GND                           | USB2_<br>PCTL1/<br>GPIO[9]    | SPI_<br>MISO                 | GND                           | SDHC_<br>DAT[6]/SPI<br>_CS[2] | USB2_<br>PCTL0/<br>GPIO[8] | Rsvd                    | 9        |
|   | NC                     | TSEC3_<br>CRS                | TSEC3_<br>TX_CLK              | TSEC_<br>1588_CLK<br>_OUT    | TSEC_<br>1588_TRIG<br>_OUT[1] | EC_<br>MDC           | SDHC_<br>DAT[7]/SPI<br>_CS[3] | DMA_<br>DREQ[0]/<br>GPIO[14]  | SDHC_<br>DAT[5]/SPI<br>_CS[1] | OV <sub>DD</sub>             | DMA_<br>DACK[1]/<br>GPIO[11]  | UART_<br>SOUT<br>[0]          | SDHC_<br>WP/GPIO<br>[5]    | SDHC_<br>CMD            | 10       |
|   | x2V <sub>DD</sub>      | TSEC_<br>1588_PULSE<br>_OUT2 | TSEC_<br>1588_TRIG<br>_OUT[0] | TSEC_<br>1588_PULSE<br>_OUT1 | MSRCID<br>[4]                 | EC_<br>MDIO          | DMA_<br>DDONE[0]/<br>GPIO[12] | DMA_<br>DDONE[1]/<br>GPIO[13] | GND                           | DMA_<br>DREQ[1]/<br>GPIO[15] | UART_<br>CTS<br>[0]           | OV <sub>DD</sub>              | SDHC_<br>DAT<br>[3]        | SDHC_<br>CD/GPIO<br>[4] | 11       |
|   | X2GND                  | TSEC3_<br>TXD<br>[7]         | TSEC3_<br>RXD<br>[7]          | MSRCID<br>[2]                | MSRCID<br>[0]                 | UART_<br>CTS<br>[1]  | UART_<br>SOUT<br>[1]          | UART_<br>RTS<br>[0]           | UART_<br>SIN<br>[0]           | UART_<br>RTS<br>[1]          | GND                           | UART_<br>SIN<br>[1]           | SDHC_<br>DAT<br>[0]        | SDHC_<br>DAT<br>[1]     | 12       |
|   | GND                    | VDD_<br>CORE                 | TSEC3_<br>RXD<br>[6]          | MDVAL                        | MSRCID<br>[1]                 | GND                  | TEST_<br>SEL                  | OV <sub>DD</sub>              | DDRCLK                        | IRQ[10]/<br>DMA_<br>DACK[3]  | IRQ[9]/<br>DMA_<br>DREQ[3]    | PCI1_<br>REQ<br>[2]           | SDHC_<br>CLK               | SDHC_<br>DAT<br>[2]     | 13       |
|   | VDD_<br>CORE           | GND                          | VDD_<br>CORE                  | GND                          | MSRCID<br>[3]                 | MCP                  | GND                           | UDE                           | PCI1_GNT<br>[4]/GPIO<br>[3]   | IRQ[11]/<br>DMA_<br>DDONE[3] | OV <sub>DD</sub>              | PCI1_<br>GNT<br>[2]           | IIC2_<br>SDA               | SYSCLK                  | 14       |
|   |                        |                              |                               |                              |                               |                      | DET                           | AIL B                         |                               |                              |                               |                               |                            | 2                       | <u>ל</u> |

Figure 4. Chip Pin Map Detail B

#### **Pin Assignments and Reset States**



Figure 5. Chip Pin Map Detail C

### **Pin Assignments and Reset States**

| Signal                                           | Signal Name                                                                                     | Package Pin Number                                                                                                                                      | Pin Type | Power<br>Supply  | Notes    |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|----------|
| LAD[0:31]                                        | Muxed data / address                                                                            | K22,L21,L22,K23,K24,<br>L24,L25,K25,L28,L27,<br>K28,K27,J28,H28,H27,<br>G27,G26,F28,F26,F25,<br>E28,E27,E26,F24,E24,<br>C26,G24,E23,G23,F22,<br>G22,G21 | I/O      | BV <sub>DD</sub> | 5,9,29   |
| LDP[0:3]                                         | Data parity                                                                                     | K26,G28,B27,E25                                                                                                                                         | I/O      | BV <sub>DD</sub> | 29       |
| LA[27]                                           | Burst address                                                                                   | L19                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5,9,29   |
| LA[28:31]                                        | Port address                                                                                    | K16,K17,H17,G17                                                                                                                                         | 0        | BV <sub>DD</sub> | 5,7,9,29 |
| LCS[0:4]                                         | Chip selects                                                                                    | K18,G19,H19,H20,G16                                                                                                                                     | 0        | BV <sub>DD</sub> | 29       |
| LCS5/DMA_DREQ2                                   | Chips selects / DMA Request                                                                     | H16                                                                                                                                                     | I/O      | BV <sub>DD</sub> | 1,29     |
| LCS6/DMA_DACK2                                   | Chips selects / DMA Ack                                                                         | J16                                                                                                                                                     | 0        | BV <sub>DD</sub> | 1,29     |
| LCS7/DMA_DDONE2                                  | Chips selects / DMA Done                                                                        | L18                                                                                                                                                     | 0        | BV <sub>DD</sub> | 1,29     |
| LWE0/LBS0/LFWE                                   | Write enable / Byte select                                                                      | J22                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5,9,29   |
| LWE[1:3]/LBS[1:3]                                | Write enable / Byte select                                                                      | H22,H23,H21                                                                                                                                             | 0        | BV <sub>DD</sub> | 5,9,29   |
| LBCTL                                            | Buffer control                                                                                  | J25                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5,8,9,29 |
| LALE                                             | Address latch enable                                                                            | J26                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5,8,9,29 |
| LGPL0/LFCLE                                      | UPM general purpose line 0 /<br>FLash command latch enable                                      | J20                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5,9,29   |
| LGPL1/LFALE                                      | UPM general purpose line 1 /<br>Flash address latch enable                                      | K20                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5,9,29   |
| LGPL2/LOE/LFRE                                   | UPM general purpose line 2 /<br>Output enable/Flash read<br>enable                              | G20                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5,8,9,29 |
| LGPL3/LFWP                                       | UPM general purpose line 3 /<br>Flash write protect                                             | H18                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5,9,29   |
| LGPL4/ <mark>LGTA</mark> /LUPWAIT<br>/LPBSE/LFRB | UPM general purpose line 4 /<br>Target Ack/Wait/SDRAM<br>parity byte select/Flash<br>Ready-busy | L20                                                                                                                                                     | I/O      | BV <sub>DD</sub> | 29, 35   |
| LGPL5                                            | UPM general purpose line 5 /<br>Amux                                                            | К19                                                                                                                                                     | 0        | BV <sub>DD</sub> | 5,9,29   |
| LCLK[0:2]                                        | Local bus clock                                                                                 | H24,J24,H25                                                                                                                                             | 0        | BV <sub>DD</sub> | 29       |
| LSYNC_IN                                         | Synchronization                                                                                 | D27                                                                                                                                                     | I        | BV <sub>DD</sub> | 29       |
| LSYNC_OUT                                        | Local bus DLL                                                                                   | D28                                                                                                                                                     | 0        | BV <sub>DD</sub> | 29       |
|                                                  | D                                                                                               | MA                                                                                                                                                      |          |                  |          |
| DMA_DACK[0:1]<br>/GPIO[10:11]                    | DMA Acknowledge                                                                                 | AD6,AE10                                                                                                                                                | 0        | OV <sub>DD</sub> | _        |

|                                                                      | Characteristic                                                                                         | Symbol                               | Recommended Value                                           | Unit | Notes |
|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------|------|-------|
| Core supply voltage                                                  |                                                                                                        | V <sub>DD_CORE</sub>                 | 1.0 ± 50 mV                                                 | V    | —     |
| Platform supply voltag                                               | le                                                                                                     | V <sub>DD_PLAT</sub>                 | 1.0 ± 50 mV                                                 | V    | —     |
| PLL core supply voltage                                              | ge                                                                                                     | AV <sub>DD_CORE</sub>                | 1.0 ± 50 mV                                                 | V    | 2     |
| PLL other supply volta                                               | age                                                                                                    | AV <sub>DD</sub>                     | 1.0 ± 50 mV                                                 | V    | 2     |
| Core power supply for                                                | SerDes transceivers                                                                                    | SV <sub>DD</sub>                     | 1.0 ± 50 mV                                                 | V    | _     |
| Pad power supply for                                                 | SerDes transceivers and PCI Express                                                                    | XV <sub>DD</sub>                     | 1.0 ± 50 mV                                                 | V    | _     |
| DDR SDRAM<br>Controller I/O supply<br>voltage<br>Three-speed Etherne | DDR2 SDRAM Interface                                                                                   | GV <sub>DD</sub>                     | 1.8 V ± 90 mV                                               | V    | 3     |
|                                                                      | DDR3 SDRAM Interface                                                                                   |                                      | 1.5 V ± 75 mV                                               |      |       |
| Three-speed Ethernet                                                 | t I/O voltage                                                                                          | LV <sub>DD</sub><br>(eTSEC1)         | 3.3 V ± 165 mV<br>2.5 V ± 125 mV                            | V    | 5     |
|                                                                      |                                                                                                        | TV <sub>DD</sub><br>(eTSEC3)         | 3.3 V ± 165 mV<br>2.5 V ± 125 mV                            |      |       |
| PCI, DUART, system of eSPI and JTAG I/O vo                           | control and power management, I <sup>2</sup> C, USB, eSDHC, Itage, MII management voltage              | OV <sub>DD</sub>                     | 3.3 V ± 165 mV                                              | V    | 4     |
| Local bus I/O voltage                                                |                                                                                                        | BV <sub>DD</sub>                     | 3.3 V ± 165 mV<br>2.5 V ± 125 mV<br>1.8 V ± 90 mV           | V    | —     |
| Input voltage                                                        | DDR2 and DDR3 SDRAM Interface signals                                                                  | MV <sub>IN</sub>                     | GND to GV <sub>DD</sub>                                     | V    | 3     |
|                                                                      | DDR2 and DDR3 SDRAM Interface reference                                                                | MV <sub>REF</sub>                    | GV <sub>DD</sub> /2 ± 1%                                    | V    | —     |
|                                                                      | Three-speed Ethernet signals                                                                           | LV <sub>IN</sub><br>TV <sub>IN</sub> | GND to LV <sub>DD</sub><br>GND to TV <sub>DD</sub>          | V    | 5     |
|                                                                      | Local bus signals                                                                                      | BV <sub>IN</sub>                     | GND to BV <sub>DD</sub>                                     | V    | —     |
|                                                                      | PCI, Local bus, DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals | OV <sub>IN</sub>                     | GND to OV <sub>DD</sub>                                     | V    | 4     |
| Operating<br>Temperature range                                       | Commercial                                                                                             |                                      | T <sub>A</sub> = 0 (min) to<br>T <sub>J</sub> = 90(max)     |      |       |
|                                                                      | Industrial<br>standard temperature range                                                               |                                      | T <sub>A</sub> = 0 (min) to<br>T <sub>J</sub> = 105 (max)   | °C   | 6     |
|                                                                      | Extended temperature range                                                                             | • 0                                  | T <sub>A</sub> = -40 (min) to<br>T <sub>J</sub> = 105 (max) |      |       |

### **Table 3. Recommended Operating Conditions**

### Notes:

- 2. This voltage is the input to the filter discussed in Section 3.2.1, "PLL Power Supply Filtering," and not necessarily the voltage at the AVDD pin, which may be reduced from VDD by the filter.
- 3. Caution: MVIN must not exceed GVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. Caution: OVIN must not exceed OVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 5. Caution: L/TVIN must not exceed L/TVDD by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 6. Minimum temperature is specified with T<sub>A</sub>; maximum temperature is specified with T<sub>J</sub>.

# 2.4.4 eTSEC Gigabit Reference Clock Timing

This table provides the eTSEC gigabit reference clocks (EC\_GTX\_CLK125) AC timing specifications for the chip.

| Parameter/Condition                                                               | Symbol                                 | Min      | Typical | Max         | Unit | Notes |
|-----------------------------------------------------------------------------------|----------------------------------------|----------|---------|-------------|------|-------|
| EC_GTX_CLK125 frequency                                                           | f <sub>G125</sub>                      | _        | 125     | _           | MHz  | _     |
| EC_GTX_CLK125 cycle time                                                          | t <sub>G125</sub>                      | —        | 8       | _           | ns   | _     |
| EC_GTX_CLK rise and fall time $LV_{DD,} TV_{DD} = 2.5V$ $LV_{DD,} TV_{DD} = 3.3V$ | t <sub>G125R</sub> /t <sub>G125F</sub> | —        | —       | 0.75<br>1.0 | ns   | 1     |
| EC_GTX_CLK125 duty cycle<br>GMII, TBI<br>1000Base-T for RGMII, RTBI               | t <sub>G125H</sub> /t <sub>G125</sub>  | 45<br>47 | _       | 55<br>53    | %    | 2     |

### Table 8. EC\_GTX\_CLK125 AC Timing Specifications

Notes:

1. Rise and fall times for EC\_GTX\_CLK125 are measured from 0.5V and 2.0V for L/TVDD=2.5V, and from 0.6 and 2.7V for L/TVDD=3.3V at 0.6 V and 2.7 V.

2. EC\_GTX\_CLK125 is used to generate the GTX clock for the eTSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47/53% as long as the PHY device can tolerate the duty cycle generated by the eTSEC GTX\_CLK. See Section 2.9.2.6, "RGMII and RTBI AC Timing Specifications," for duty cycle for 10Base-T and 100Base-T reference clock.

# 2.4.5 DDR Clock Timing

This table provides the DDR clock (DDRCLK) AC timing specifications for the chip.

### Table 9. DDRCLK AC Timing Specifications

At recommended operating conditions with  $OV_{DD}$  of 3.3V ± 5%.

| Parameter/Condition       | Symbol                                | Min | Typical | Мах     | Unit | Notes |
|---------------------------|---------------------------------------|-----|---------|---------|------|-------|
| DDRCLK frequency          | f <sub>DDRCLK</sub>                   | 66  | —       | 166     | MHz  | 1     |
| DDRCLK cycle time         | t <sub>DDRCLK</sub>                   | 6.0 | —       | 15.15   | ns   |       |
| DDRCLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>     | 0.6 | 1.0     | 1.2     | ns   | 2     |
| DDRCLK duty cycle         | t <sub>KHK</sub> /t <sub>DDRCLK</sub> | 40  | —       | 60      | %    | _     |
| DDRCLK jitter             | —                                     | —   | —       | +/- 150 | ps   | 3, 4  |

Notes:

1. **Caution:** The DDR complex clock to DDRCLK ratio settings must be chosen such that the resulting DDR complex clock frequency does not exceed the maximum or minimum operating frequencies. See Section 2.23.4, "DDR/DDRCLK PLL Ratio," for ratio settings.

2. Rise and fall times for DDRCLK are measured at 0.6 V and 2.7 V.

- 3. The DDRCLK driver's closed loop jitter bandwidth should be <500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track DDRCLK drivers with the specified jitter.
- 4. For spread spectrum clocking, guidelines are +0% to −1% down spread at a modulation rate between 20 kHz and 60 kHz on DDRCLK.

### 2.4.6 Platform to FIFO Restrictions

Please note the following FIFO maximum speed restrictions based on platform speed. The "platform clock (CCB) frequency" in the following formula refers to the maximum platform (CCB) frequency of the speed bins the part belongs to, which is defined in Table 73.

For FIFO GMII mode:

FIFO TX/RX clock frequency <= platform clock frequency/3.2

For example, if the platform frequency is 533 MHz, the FIFO TX/RX clock frequency should be no more than 167 MHz

For FIFO encoded mode:

FIFO TX/RX clock frequency <= platform clock frequency/3.2

For example, if the platform frequency is 533 MHz, the FIFO TX/RX clock frequency should be no more than 167 MHz

### 2.4.7 Other Input Clocks

For information on the input clocks of other functional blocks of the platform such as SerDes, and eTSEC, see the specific section of this document.

# 2.5 **RESET** Initialization

This section describes the AC electrical specifications for the RESET initialization timing requirements of the chip. This table provides the RESET initialization AC timing specifications for the DDR SDRAM component(s).

| Parameter/Condition                                                                                            | Min | Max | Unit    | Notes |
|----------------------------------------------------------------------------------------------------------------|-----|-----|---------|-------|
| Required assertion time of HREST                                                                               | 100 |     | μs      | _     |
| Minimum assertion time for SRESET                                                                              | 3   | —   | Sysclk  | 1     |
| PLL input setup time with stable SYSCLK before HRESET negation                                                 | 100 | —   | μs      | _     |
| Input setup time for POR configurations (other than PLL config) with respect to negation of HRESET             | 4   | —   | SYSCLKs | 1     |
| Input hold time for all POR configurations (including PLL config) with respect to negation of HRESET           | 2   | _   | SYSCLKs | 1     |
| Maximum valid-to-high impedance time for actively driven POR configurations with respect to negation of HRESET |     | 5   | SYSCLKs | 1     |
| HRESET rise time                                                                                               |     | 1   | SYSCLK  | _     |

 Table 10. RESET Initialization Timing Specifications

Notes:

1. SYSCLK is the primary clock input for the chip.

This table provides the PLL lock times.

Table 11. PLL Lock Times

| Parameter/Condition | Min | Мах | Unit | Notes |
|---------------------|-----|-----|------|-------|
| PLL lock times      | —   | 100 | μs   | _     |
| Local bus PLL       | —   | 50  | μs   | _     |
| PCI bus lock time   | —   | 50  | μs   |       |

# 2.6 DDR2 and DDR3 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the chip. Note that DDR2 SDRAM is  $GV_{DD}(type) = 1.8 \text{ V}$  and DDR3 SDRAM is  $GV_{DD}(type) = 1.5 \text{ V}$ .

### 2.6.1 DDR2 and DDR3 SDRAM DC Electrical Characteristics

This table provides the recommended operating conditions for the DDR SDRAM component(s) of the chip when interfacing to DDR2 SDRAM.

| Parameter/Condition                              | Symbol            | Min                       | Мах                       | Unit | Notes |
|--------------------------------------------------|-------------------|---------------------------|---------------------------|------|-------|
| I/O supply voltage                               | GV <sub>DD</sub>  | 1.7                       | 1.9                       | V    | 1     |
| I/O reference voltage                            | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$      | $0.51 	imes GV_{DD}$      | V    | 2     |
| I/O termination voltage                          | V <sub>TT</sub>   | MV <sub>REF</sub> - 0.04  | MV <sub>REF</sub> + 0.04  | V    | 3     |
| Input high voltage                               | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | GV <sub>DD</sub> + 0.3    | V    | —     |
| Input low voltage                                | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.125 | V    | —     |
| Output leakage current                           | I <sub>OZ</sub>   | -50                       | 50                        | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>ОН</sub>   | -13.4                     | —                         | mA   | —     |
| Output low current (V <sub>OUT</sub> = 0.280 V)  | I <sub>OL</sub>   | 13.4                      | —                         | mA   | —     |

Table 12. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V

Notes:

1.  $\text{GV}_{\text{DD}}$  is expected to be within 50 mV of the DRAM  $\text{GV}_{\text{DD}}$  at all times.

2.  $MV_{REF}$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the chip. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub> This rail should track variations in the DC level of MV<sub>REF</sub>

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

This table provides the recommended operating conditions for the DDR SDRAM controller of the chip when interfacing to DDR3 SDRAM.

| Table 13. DDR3 SDRAM Interface DC Electrica | al Characteristics for GV <sub>DD</sub> (typ) = 1.5 V |
|---------------------------------------------|-------------------------------------------------------|
|---------------------------------------------|-------------------------------------------------------|

| Parameter/Condition    | Symbol              | Min                                | Max                                | Unit | Notes |
|------------------------|---------------------|------------------------------------|------------------------------------|------|-------|
| I/O supply voltage     | GV <sub>DD</sub>    | 1.425                              | 1.575                              | V    | 1     |
| I/O reference voltage  | MV <sub>REF</sub> n | $0.49 	imes GV_{DD}$               | $0.51 	imes GV_{DD}$               | V    | 2     |
| Input high voltage     | V <sub>IH</sub>     | MV <sub>REF</sub> <i>n</i> + 0.100 | GV <sub>DD</sub>                   | V    | —     |
| Input low voltage      | V <sub>IL</sub>     | GND                                | MV <sub>REF</sub> <i>n</i> – 0.100 | V    | —     |
| Output leakage current | I <sub>OZ</sub>     | -50                                | 50                                 | μA   | 3     |

Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

2.  $MV_{REF}n$  is expected to be equal to  $0.5 \times GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}n$  may not exceed ±1% of the DC value.

3. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

### Table 17. DDR3 SDRAM Input AC Timing Specifications for 1.5-V Interface

At recommended operating conditions with GVDD of 1.5 V ± 5%. DDR3 data rate is between 606MHz and 667MHz.

| Parameter             | Symbol          | Min                       | Мах                       | Unit | Notes |
|-----------------------|-----------------|---------------------------|---------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                         | MV <sub>REF</sub> – 0.175 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.175 | —                         | V    | —     |

### Table 18. DDR2 and DDR3 SDRAM Interface Input AC Timing Specifications

At recommended operating conditions with GVDD of 1.8 V  $\pm$  5% for DDR2 or 1.5 V  $\pm$  5% for DDR3.

| Parameter                         | Symbol              | Min  | Мах | Unit | Notes |
|-----------------------------------|---------------------|------|-----|------|-------|
| Controller Skew for MDQS—MDQ/MECC | t <sub>CISKEW</sub> | —    | —   | ps   | 1, 2  |
| 667 MHz                           | —                   | -240 | 240 | —    | 3     |
| 533 MHz                           | —                   | -300 | 300 | —    | —     |
| 400 MHz                           | —                   | -365 | 365 | —    | —     |

#### Note:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget.

- 2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the following equation: t<sub>DISKEW</sub> =+/-(T/4 abs(t<sub>CISKEW</sub>)) where T is the clock period and abs(t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.
- 3. Maximum DDR2 and DDR3 frequency is 667MHz.

This figure shows the DDR2 and DDR3 SDRAM interface input timing diagram.



Figure 8. DDR SDRAM Input Timing Diagram

### 2.8 DUART

This section describes the DC and AC electrical specifications for the DUART interface of the chip.

### 2.8.1 DUART DC Electrical Characteristics

This table provides the DC electrical characteristics for the DUART interface.

| Parameter                                                                      | Symbol          | Min   | Мах                    | Unit |
|--------------------------------------------------------------------------------|-----------------|-------|------------------------|------|
| High-level input voltage                                                       | V <sub>IH</sub> | 2     | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                        | V <sub>IL</sub> | - 0.3 | 0.8                    | V    |
| Input current<br>$(V_{IN}^{1} = 0 V \text{ or } V_{IN} = V_{DD})$              | I <sub>IN</sub> | —     | ±5                     | μA   |
| High-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4   | —                      | V    |
| Low-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)   | V <sub>OL</sub> |       | 0.4                    | V    |

### Table 22. DUART DC Electrical Characteristics

Note:

1. Note that the symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

### 2.8.2 DUART AC Electrical Specifications

This table provides the AC timing parameters for the DUART interface.

| Table 23 | <b>DUART</b> | <b>AC</b> Timing | Specifications |
|----------|--------------|------------------|----------------|
|----------|--------------|------------------|----------------|

| Parameter         | Value               | Unit | Notes |
|-------------------|---------------------|------|-------|
| Minimum baud rate | CCB clock/1,048,576 | baud | 2     |
| Maximum baud rate | CCB clock/16        | baud | 2,3   |
| Oversample rate   | 16                  | —    | 4     |

Notes:

2. CCB clock refers to the platform clock.

3. Actual attainable baud rate will be limited by the latency of interrupt processing.

4. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

### 2.9 Ethernet: Enhanced Three-Speed Ethernet (eTSEC), MII Management

This section provides the AC and DC electrical characteristics for enhanced three-speed and MII management.

This figure shows the TBI receive AC timing diagram.



Figure 23. TBI Receive AC Timing Diagram

### 2.9.2.5 TBI Single-Clock Mode AC Specifications

When the eTSEC is configured for TBI modes, all clocks are supplied from external sources to the relevant eTSEC interface. In single-clock TBI mode, when a 125-MHz TBI receive clock is supplied on TSEC*n* pin (no receive clock is used on in this mode, whereas for the dual-clock mode this is the PMA0 receive clock). The 125-MHz transmit clock is applied on the in all TBI modes.

A summary of the single-clock TBI mode AC specifications for receive appears in the following table.

### Table 34. TBI single-clock Mode Receive AC Timing Specification

At recommended operating conditions with  $\text{LV}_{\text{DD}}/\text{TV}_{\text{DD}}$  of 3.3 V  $\pm$  5%

| Parameter/Condition                       | Symbol             | Min | Тур | Max | Unit |
|-------------------------------------------|--------------------|-----|-----|-----|------|
| RX_CLK clock period                       | t <sub>TRR</sub>   | 7.5 | 8.0 | 8.5 | ns   |
| RX_CLK duty cycle                         | t <sub>TRRH</sub>  | 40  | 50  | 60  | %    |
| RX_CLK peak-to-peak jitter                | t <sub>TRRJ</sub>  |     |     | 250 | ps   |
| Rise time RX_CLK (20%–80%)                | t <sub>TRRR</sub>  | _   |     | 1.0 | ns   |
| Fall time RX_CLK (80%–20%)                | t <sub>TRRF</sub>  |     |     | 1.0 | ns   |
| RCG[9:0] setup time to RX_CLK rising edge | t <sub>TRRDV</sub> | 2.0 |     | _   | ns   |
| RCG[9:0] hold time to RX_CLK rising edge  | t <sub>TRRDX</sub> | 1.0 |     |     | ns   |

| Parameter                                                          | Symbol <sup>1</sup>  | Min | Max | Unit | Notes |
|--------------------------------------------------------------------|----------------------|-----|-----|------|-------|
| Output hold from local bus clock for LAD/LDP                       | t <sub>LBKHOX2</sub> | 0.7 | —   | ns   | 3     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE) | t <sub>LBKHOZ1</sub> |     | 2.5 | ns   | 5     |
| Local bus clock to output high impedance for LAD/LDP               | t <sub>LBKHOZ2</sub> | —   | 2.5 | ns   | 5     |

Table 51. Local Bus General Timing Parameters (BV<sub>DD</sub> = 3.3 V DC) (continued)

Note:

- The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode.
- 3. All signals are measured from  $BV_{DD}/2$  of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to  $0.4 \times BV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 6.t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. tLBOTOT is guaranteed with LBCR[AHD] = 0.
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BVDD/2.

This table describes the general timing parameters of the local bus interface at  $BV_{DD} = 2.5 \text{ V DC}$ .

| Parameter                                                                       | Configuration | Symbol <sup>1</sup>                 | Min | Мах | Unit | Notes |
|---------------------------------------------------------------------------------|---------------|-------------------------------------|-----|-----|------|-------|
| Local bus cycle time                                                            | —             | t <sub>LBK</sub>                    | 7.5 | 12  | ns   | 2     |
| Local bus duty cycle                                                            | —             | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43  | 57  | %    | _     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                            | —             | <b>tlbkskew</b>                     | Ι   | 150 | ps   | 7     |
| Input setup to local bus clock (except LUPWAIT)                                 | —             | t <sub>LBIVKH1</sub>                | 1.9 | _   | ns   | 3, 4  |
| LUPWAIT input setup to local bus clock                                          | —             | t <sub>LBIVKH2</sub>                | 1.8 | _   | ns   | 3, 4  |
| Input hold from local bus clock (except LUPWAIT)                                | —             | t <sub>LBIXKH1</sub>                | 1.1 | _   | ns   | 3, 4  |
| LUPWAIT input hold from local bus clock                                         | —             | t <sub>LBIXKH2</sub>                | 1.1 | _   | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH setup and hold time) | —             | t <sub>LBOTOT</sub>                 | 1.5 |     | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)                       | —             | t <sub>LBKHOV1</sub>                | _   | 2.4 | ns   | _     |
| Local bus clock to data valid for LAD/LDP                                       | —             | t <sub>LBKHOV2</sub>                | _   | 2.5 | ns   | 3     |
| Local bus clock to address valid for LAD                                        | —             | t <sub>LBKHOV3</sub>                | _   | 2.4 | ns   | 3     |
| Local bus clock to LALE assertion                                               | —             | t <sub>LBKHOV4</sub>                | _   | 2.4 | ns   | 3     |
| Output hold from local bus clock (except LAD/LDP and LALE)                      | _             | t <sub>LBKHOX1</sub>                | 0.8 | _   | ns   | 3     |

Table 52. Local Bus General Timing Parameters (BV<sub>DD</sub> = 2.5 V DC)

| Parameter                                                          | Configuration | Symbol <sup>1</sup>  | Min | Max | Unit | Notes |
|--------------------------------------------------------------------|---------------|----------------------|-----|-----|------|-------|
| Output hold from local bus clock for LAD/LDP                       | —             | t <sub>LBKHOX2</sub> | 0.8 | _   | ns   | 3     |
| Local bus clock to output high Impedance (except LAD/LDP and LALE) | —             | t <sub>LBKHOZ1</sub> | _   | 2.6 | ns   | 5     |
| Local bus clock to output high impedance for LAD/LDP               | —             | t <sub>LBKHOZ2</sub> |     | 2.6 | ns   | 5     |

### Table 52. Local Bus General Timing Parameters (BV<sub>DD</sub> = 2.5 V DC) (continued)

Note:

The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub>

2. All timings are in reference to LSYNC\_IN for PLL enabled and internal local bus clock for PLL bypass mode.

- 3. All signals are measured from  $BV_{DD}/2$  of the rising edge of LSYNC\_IN for PLL enabled or internal local bus clock for PLL bypass mode to  $0.4 \times BV_{DD}$  of the signal in question for 2.5-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. tLBOTOT is guaranteed with LBCR[AHD] = 0.
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BVDD/2.

This table describes the general timing parameters of the local bus interface at  $BV_{DD} = 1.8 \text{ V DC}$ .

| Parameter                                                                       | Configuration | Symbol <sup>1</sup>                 | Min | Мах | Unit | Notes |
|---------------------------------------------------------------------------------|---------------|-------------------------------------|-----|-----|------|-------|
| Local bus cycle time                                                            | —             | t <sub>LBK</sub>                    | 7.5 | 12  | ns   | 2     |
| Local bus duty cycle                                                            | _             | t <sub>LBKH/</sub> t <sub>LBK</sub> | 43  | 57  | %    |       |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                            | —             | <b>t</b> lbkskew                    |     | 150 | ps   | 7     |
| Input setup to local bus clock (except LUPWAIT)                                 | —             | t <sub>LBIVKH1</sub>                | 2.4 |     | ns   | 3, 4  |
| LUPWAIT input setup to local bus clock                                          | —             | t <sub>LBIVKH2</sub>                | 1.9 |     | ns   | 3, 4  |
| Input hold from local bus clock (except LUPWAIT)                                | _             | t <sub>LBIXKH1</sub>                | 1.1 |     | ns   | 3, 4  |
| LUPWAIT input hold from local bus clock                                         | _             | t <sub>LBIXKH2</sub>                | 1.1 |     | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH setup and hold time) | _             | t <sub>LBOTOT</sub>                 | 1.2 |     | ns   | 6     |
| Local bus clock to output valid (except LAD/LDP and LALE)                       | —             | t <sub>LBKHOV1</sub>                | _   | 3.2 | ns   | _     |
| Local bus clock to data valid for LAD/LDP                                       | —             | t <sub>LBKHOV2</sub>                |     | 3.2 | ns   | 3     |
| Local bus clock to address valid for LAD                                        | _             | t <sub>LBKHOV3</sub>                | _   | 3.2 | ns   | 3     |
| Local bus clock to LALE assertion                                               | _             | t <sub>LBKHOV4</sub>                | —   | 3.2 | ns   | 3     |
| Output hold from local bus clock (except LAD/LDP and LALE)                      | _             | t <sub>LBKHOX1</sub>                | 0.9 | _   | ns   | 3     |

Table 53. Local Bus General Timing Parameters (BV<sub>DD</sub> = 1.8 V DC)

| Parameter                                                          | Symbol <sup>1</sup>  | Min | Max | Unit | Notes |
|--------------------------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus clock to data valid for LAD/LDP                          | t <sub>LBKLOV2</sub> | _   | 0.5 | ns   | 4     |
| Local bus clock to address valid for LAD, and LALE                 | t <sub>LBKLOV3</sub> |     | 0.5 | ns   | 4     |
| Local bus clock to LALE assertion                                  | t <sub>LBKLOV4</sub> | _   | 0.5 | ns   | 4     |
| Output hold from local bus clock (except LAD/LDP and LALE)         | t <sub>LBKLOX1</sub> |     | 2.2 | ns   | 4,8   |
| Output hold from local bus clock for LAD/LDP                       | t <sub>LBKLOX2</sub> | _   | 2.2 | ns   | 4,8   |
| Local bus clock to output high Impedance (except LAD/LDP and LALE) | t <sub>LBKLOZ1</sub> |     | 0.1 | ns   | 7     |
| Local bus clock to output high impedance for LAD/LDP               | t <sub>LBKLOZ2</sub> | _   | 0.1 | ns   | 7     |

### Table 54. Local Bus General Timing Parameters—PLL Bypassed (continued)

### Notes:

- The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(First two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
  </sub>
- 2. All timings are in reference to local bus clock for PLL bypass mode.
- 3. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at BV<sub>DD</sub>/2.
- 4. All signals are measured from BVDD/2 of the rising edge of local bus clock for PLL bypass mode to 0.4 x BVDD of the signal in question for 3.3-V signaling levels.
- 5. Input timings are measured at the pin.
- 6. t<sub>LBOTOT</sub> is a measurement of the minimum time between the negation of LALE and any change in LAD. tLBOTOT is guaranteed with LBCR[AHD] = 0.
- 7. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 8. These timing parameters for PLL bypass mode are defined in the opposite direction of the PLL enabled output hold timing parameters.



Figure 50. Signal Rise and Fall Times and Differential Skew

# 2.16.3 Differential Receiver (RX) Input Characteristics

This table provides the differential receiver (RX) input characteristics for the SATA interface.

| Parameter                                        | Symbol                     | Min        | Typical  | Мах        | Units | Notes |
|--------------------------------------------------|----------------------------|------------|----------|------------|-------|-------|
| RX Differential Input<br>Voltage<br>1.5G<br>3.0G | V <sub>SATA_RXDIFF</sub>   | 240<br>240 | 400<br>— | 600<br>750 | mVp-p | 1     |
| RX rise/fall time<br>1.5G<br>3.0G                | t <sub>SATA_20-80RX</sub>  | 100<br>67  |          | 273<br>136 | ps    | —     |
| RX Differential skew<br>1.5G<br>3.0G             | t <sub>SATA_RXSKEW</sub>   |            |          | <br>50     | ps    | _     |
| RX Differential pair<br>impedance<br>1.5G        | Z <sub>SATA_RXDIFFIM</sub> | 85         | _        | 115        | ohm   | —     |
| RX Single-Ended<br>impedance<br>1.5G             | Z <sub>SATA_RXSEIM</sub>   | 40         | _        | _          | ohm   | _     |
| DC Coupled<br>Common Mode<br>Voltage             | V <sub>dc_cm</sub>         | 200        | 250      | 450        | mV    | 5     |

| Parameter                                                                                    | Symbol                    | Min         | Typical     | Max            | Units | Notes   |
|----------------------------------------------------------------------------------------------|---------------------------|-------------|-------------|----------------|-------|---------|
| RX Differential Mode<br>Return loss<br>150 MHz - 300 MHz                                     |                           | _           | _           | 18             |       | 2, 3    |
| 300 MHz - 600 MHz<br>600 MHz - 1.2 GHz                                                       | RL <sub>SATA_RXDD11</sub> | —           | —           | 14<br>10       | dB    |         |
| 1.2 GHz - 2.4 GHz<br>2.4 GHz - 3.0 GHz<br>3.0 GHz - 5.0 GHz                                  |                           | _<br>_<br>_ | _<br>_<br>_ | 8<br>3<br>1    |       |         |
| RX Common Mode<br>Return loss<br>150 MHz - 300 MHz<br>300 MHz - 600 MHz<br>600 MHz - 1.2 GHz | RL <sub>SATA_RXCC11</sub> | <br>        | <br>        | 5<br>5<br>2    | dB    | 2, 3, 4 |
| 1.2 GHz - 2.4 GHz<br>2.4 GHz - 3.0 GHz<br>3.0 GHz - 5.0 GHz                                  |                           | <br><br>    | <br><br>    | 2<br>2<br>1    |       |         |
| RX Impedance Balance                                                                         |                           |             |             |                |       | 2, 3    |
| 150 MHz - 300 MHz<br>300 MHz - 600 MHz<br>600 MHz - 1.2 GHz                                  | RL <sub>SATA_RXDC11</sub> | <br>        | <br>        | 30<br>30<br>20 | dB    |         |
| 1.2 GHz - 2.4 GHz<br>2.4 GHz - 3.0 GHz<br>3.0 GHz - 5.0 GHz                                  |                           |             |             | 10<br>4<br>4   |       |         |
| Deterministic jitter<br>1.5G<br>3.0G                                                         | U <sub>SATA_RXDJ</sub>    | _           | _           | 0.4<br>0.47    | UI    | _       |
| Total Jitter<br>1.5G<br>3.0G                                                                 | U <sub>SATA_RXTJ</sub>    | _           | _           | 0.65<br>0.65   | UI    | _       |

Table 61. Differential Receiver (RX) Input Characteristics (continued)

Notes:

1. The min values apply only to Gen1m, and Gen2m. the min values for Gen1i is 325 mVp-p and for Gen2i is 275 mVp-p.

2. Only applies when operating in 3.0Gb data rate mode.

3. The max value stated for 3.0 GHz - 5.0 GHz range only applies to Gen2i mode and not to Gen2m mode.

4. The max value stated for 2.4 GHz - 3.0 GHz range only applies to Gen2i mode for Gen2m the value is 1.

5. Only applies to Gen1i mode.

| Symbol               | Parameter  | Min | Nom | Max | Units | Comments                                                                                                                                                                                                                          |
|----------------------|------------|-----|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| L <sub>TX-SKEW</sub> | Total Skew |     | _   | 20  | ns    | Skew across all lanes on a Link. This includes<br>variation in the length of SKP ordered set (for<br>example, COM and one to five Symbols) at<br>the RX as well as any delay differences<br>arising from the interconnect itself. |

Table 72. Differential Receiver (RX) Input Specifications (continued)

### Notes:

- 1. No test load is necessarily associated with this value.
- 2. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 71 should be used as the RX device when taking measurements (also refer to the Receiver compliance eye diagram shown in Figure 70). If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.
- 3. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the Transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the RX and TX are not derived from the same reference clock, the TX UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.
- 4. The Receiver input impedance shall result in a differential return loss greater than or equal to 15 dB with the D+ line biased to 300 mV and the D- line biased to -300 mV and a common mode return loss greater than or equal to 6 dB (no bias required) over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements for is 50 ohms to ground for both the D+ and D- line (that is, as measured by a Vector Network Analyzer with 50 ohm probes see Figure 71). Note: that the series capacitors CTX is optional for the return loss measurement.
- 5. Impedance during all LTSSM states. When transitioning from a Fundamental Reset to Detect (the initial state of the LTSSM) there is a 5 ms transition time before Receiver termination values must be met on all un-configured Lanes of a Port.
- 6. The RX DC Common Mode Impedance that exists when no power is present or Fundamental Reset is asserted. This helps ensure that the Receiver Detect circuit will not falsely assume a Receiver is powered on when it is not. This term must be measured at 300 mV above the RX ground.
- 7. It is recommended that the recovered TX UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

### 2.22 Receiver Compliance Eye Diagrams

The RX eye diagram in Figure 70 is specified using the passive compliance/test measurement load (see Figure 71) in place of any real PCI Express RX component.

Note: In general, the minimum Receiver eye diagram measured with the compliance/test measurement load (see Figure 71) will be larger than the minimum Receiver eye diagram measured over a range of systems at the input Receiver of any real PCI Express component. The degraded eye diagram at the input Receiver is due to traces internal to the package as well as silicon parasitic characteristics which cause the real PCI Express component to vary in impedance from the compliance/test measurement load. The input Receiver eye diagram is implementation specific and is not specified. RX component designer should provide additional margin to adequately compensate for the degraded minimum Receiver eye diagram (shown in Figure 70) expected at the input Receiver based on some adequate combination of system simulations and the Return Loss measured looking into the RX package and silicon. The RX eye diagram must be aligned in time using the jitter median to locate the center of the eye diagram.

The eye diagram must be valid for any 250 consecutive UIs.

The recommended attachment method to the heat sink is illustrated in the following figure. The heat sink should be attached to the printed-circuit board with the spring force centered over the die. This spring force should not exceed 10 pounds force (45 Newton).



Figure 73. Package Exploded Cross-Sectional View with Several Heat Sink Options

The system board designer can choose between several types of heat sinks to place on the chip. Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. Several heat sinks offered by Aavid Thermalloy, Advanced Thermal Solutions, Alpha Novatech, IERC, Chip Coolers, Millennium Electronics, and Wakefield Engineering offer different heat sink-to-ambient thermal resistances, that will allow the chip to function in various environments.

### 2.24.3.1 Internal Package Conduction Resistance

For the packaging technology, shown in Table 70, the intrinsic internal conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance
- The die junction-to-board thermal resistance

This figure depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



(Note the internal versus external package resistance)

### Figure 74. Package with Heat Sink Mounted to a Printed-Circuit Board

#### Hardware Design Considerations

The heat sink removes most of the heat from the chip for most applications. Heat generated on the active side of the chip is conducted through the silicon and through the heat sink attach material (or thermal interface material), and finally to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms.

### 2.24.3.2 Thermal Interface Materials

A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. The performance of thermal interface materials improves with increased contact pressure. This performance characteristic chart is generally provided by the thermal interface vendors.

# 3 Hardware Design Considerations

This section provides electrical and thermal design recommendations for successful application of the chip.

# 3.1 System Clocking

This chip includes seven PLLs:

- The platform PLL generates the platform clock from the externally supplied SYSCLK input. The frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio configuration bits as described in Section 2.23.2, "CCB/SYSCLK PLL Ratio."
- The e500 core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e500 core clock and the platform clock is selected using the e500 PLL ratio configuration bits as described in Section 2.23.3, "e500 Core PLL Ratio."
- The PCI PLL generates the clocking for the PCI bus
- The local bus PLL generates the clock for the local bus.
- There is a PLL for the SerDes1 block to be used for PCI Express interface
- There is a PLL for the SerDes2 block to be used for SGMII and SATA interfaces.
- The DDR PLL generates the DDR clock from the externally supplied DDRCLK input in asynchronous mode. The frequency ratio between the DDR clock and DDRCLK is described in Section 2.23.4, "DDR/DDRCLK PLL Ratio."

# 3.2 Power Supply Design and Sequencing

### 3.2.1 PLL Power Supply Filtering

Each of the PLLs listed above is provided with power through independent power supply pins (AV<sub>DD</sub>\_PLAT, AV<sub>DD</sub>\_CORE, AV<sub>DD</sub>\_PCI, AV<sub>DD</sub>\_LBIU, and AV<sub>DD</sub>\_SRDS respectively). The AV<sub>DD</sub> level should always be equivalent to V<sub>DD</sub>, and preferably these voltages will be derived directly from V<sub>DD</sub> through a low frequency filter scheme such as the following.

There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide independent filter circuits per PLL power supply as illustrated in Figure 75, one to each of the  $AV_{DD}$  pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced.

This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

Each circuit should be placed as close as possible to the specific  $AV_{DD}$  pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of 783 FC-PBGA the footprint, without the inductance of vias.

**Ordering Information** 

### 4.2 Part Marking

Parts are marked as in the example shown in the following figure.



Notes:

MMMMM is the 5-digit mask number.

ATWLYYWW is the traceability code.

CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States.

### Figure 80. Part Marking for FC-PBGA

### 4.3 Part Numbering

These tables list all part numbers that are offered for the chip.

| Core/Platform/<br>DDR (MHz) | Standard Temp<br>Without Security | Standard Temp<br>With Security | Notes |
|-----------------------------|-----------------------------------|--------------------------------|-------|
| 600/400/400                 | MPC8535AVTAKG(A)                  | MPC8535EAVTAKG(A)              | —     |
| 800/400/400                 | MPC8535AVTANG(A)                  | MPC8535EAVTANG(A)              | —     |
| 1000/400/400                | MPC8535AVTAQG(A)                  | MPC8535EAVTAQG(A)              | —     |
| 1250/500/500                | MPC8535AVTATH(A)                  | MPC8535EAVTATH(A)              | —     |
| 1250/500/667                | MPC8535AVTATLA                    | MPC8535EAVTATLA                | —     |

### Table 84. MPC8535 Part Numbers Industrial Tier

| Core/Platform/<br>DDR (MHz) | Standard Temp<br>Without Security | Standard Temp<br>With Security | Extended Temp<br>Without Security | Extended Temp<br>With Security | Notes |
|-----------------------------|-----------------------------------|--------------------------------|-----------------------------------|--------------------------------|-------|
| 600/400/400                 | MPC8535BVTAKG(A)                  | MPC8535EBVTAKG(A)              | MPC8535CVTAKG(A)                  | MPC8535ECVTAKG(A)              | 1     |
| 800/400/400                 | MPC8535BVTANG(A)                  | MPC8535EBVTANG(A)              | MPC8535CVTANG(A)                  | MPC8535ECVTANG(A)              |       |
| 1000/400/400                | MPC8535BVTAQG(A)                  | MPC8535EBVTAQG(A)              | MPC8535CVTAQG(A)                  | MPC8535ECVTAQG(A)              |       |
| 1250/500/500                | MPC8535BVTATH(A)                  | MPC8535EBVTATH(A)              | MPC8535CVTATH(A)                  | MPC8535ECVTATH(A)              |       |
| 1250/500/667                | MPC8535BVTATLA                    | MPC8535EBVTATLA                | MPC8535CVTATLA                    | MPC8535ECVTATLA                |       |

Note:

1. The last letter A indicates a Rev 1.2 silicon. It would be Rev 1.0 or Rev 1.1 silicon without a letter A