# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                           |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 1.5GHz                                                                 |
| Co-Processors/DSP               | -                                                                      |
| RAM Controllers                 | DDR2, DDR3                                                             |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | 10/100/1000Mbps (2)                                                    |
| SATA                            | SATA 3Gbps (2)                                                         |
| USB                             | USB 2.0 (3)                                                            |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                       |
| Operating Temperature           | 0°C ~ 90°C (TA)                                                        |
| Security Features               | -                                                                      |
| Package / Case                  | 783-BBGA, FCBGA                                                        |
| Supplier Device Package         | 783-FCPBGA (29x29)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8536avjavla |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Pin Assignments and Reset States**

### Table 1. Pinout Listing (continued)

| Signal | Signal Name | Package Pin Number | Pin Type | Power<br>Supply | Notes |
|--------|-------------|--------------------|----------|-----------------|-------|
|--------|-------------|--------------------|----------|-----------------|-------|

#### Notes:

- 1. All multiplexed signals may be listed only once and may not re-occur.
- 2. Recommend a weak pull-up resistor (2–10 K $\Omega$ ) be placed on this pin to OV<sub>DD</sub>.
- 3. This pin must always be pulled-high.
- 4. This pin is an open drain signal.
- 5. This pin is a reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the processor is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kΩ pull-down resistor. However, if the signal is intended to be high after reset, and if there is any device on the net which might pull down the value of the net at reset, then a pullup or active driver is needed.
- 6. Treat these pins as no connects (NC) unless using debug address functionality.
- The value of LA[28:31] during reset sets the CCB clock to SYSCLK PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See Section 22.2, "CCB/SYSCLK PLL Ratio."
- 8. The value of LALE, LGPL2 and LBCTL at reset set the e500 core clock to CCB Clock PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See the Section 22.3, "e500 Core PLL Ratio."
- 9. Functionally, this pin is an output, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan.
- 10.For proper state of these signals during reset, UART\_SOUT[1] must be pulled down to GND through a resistor. UART\_SOUT[0] can be pulled up or left without a resistor. However, if there is any device on the net which might pull down the value of the net at reset, then a pullup is needed on UART\_SOUT[0].
- 11. This output is actively driven during reset rather than being three-stated during reset.
- 12. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 13. These pins are connected to the V<sub>DD\_CORE</sub>/V<sub>DD\_PLAT</sub>/GND planes internally and may be used by the core power supply to improve tracking and regulation.
- 15. These pins have other manufacturing or debug test functions. It's recommended to add both pull-up resistor pads to OVDD and pull-down resistor pads to GND on board to support future debug testing when needed.
- 16. If this pin is connected to a device that pulls down during reset, an external pull-up is required to drive this pin to a safe state during reset.
- 17. This pin is only an output in FIFO mode when used as Rx Flow Control.
- 18. Do not connect.
- 19.These must be pulled up (100  $\Omega$  1 k $\Omega$ ) to OVDD.
- 20. Independent supplies derived from board VDD.
- 21. Recommend a pull-up resistor (1 K $\Omega$ ) be placed on this pin to OV<sub>DD</sub>.
- 22. The following pins must NOT be pulled down during power-on reset: MDVAL, UART\_SOUT[0], EC\_MDC, TSEC1\_TXD[3], TSEC3\_TXD[7], HRESET\_REQ, TRIG\_OUT/READY/QUIESCE, MSRCID[2:4], ASLEEP.
- 23. This pin requires an external 4.7-kΩ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven.
- 24. General-Purpose POR configuration of user system.

# 2.1.1 Absolute Maximum Ratings

This table provides the absolute maximum ratings.

Table 2. Absolute Maximum Ratings<sup>1</sup>

|                                      | Characteristic                                                                                     | Symbol                                                 | Max Value                                                            | Unit             | Notes |
|--------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------|------------------|-------|
| Core supply voltage                  |                                                                                                    | V <sub>DD_CORE</sub>                                   | -0.3 to 1.21                                                         | V                | —     |
| Platform supply vo                   | Itage                                                                                              | V <sub>DD_PLAT</sub>                                   | -0.3 to 1.1                                                          | V                | —     |
| PLL core supply vo                   | oltage                                                                                             | AV <sub>DD_CORE</sub>                                  | -0.3 to 1.21                                                         | V                | —     |
| PLL other supply v                   | oltage                                                                                             | AV <sub>DD</sub>                                       | -0.3 to 1.1                                                          | V                | —     |
| Core power supply                    | for SerDes transceivers                                                                            | $\mathrm{SV}_\mathrm{DD}$ , $\mathrm{S2V}_\mathrm{DD}$ | -0.3 to 1.1                                                          | V                | —     |
| Pad power supply                     | for SerDes transceivers and PCI Express                                                            | XV <sub>DD,</sub> X2V <sub>DD</sub>                    | -0.3 to 1.1                                                          | V                |       |
| DDR SDRAM                            | DDR2 SDRAM Interface                                                                               | GV <sub>DD</sub>                                       | –0.3 to 1.98                                                         | V                | —     |
| Controller I/O<br>supply voltage     | DDR3 SDRAM Interface                                                                               |                                                        | -0.3 to 1.65                                                         |                  |       |
| Three-speed Ether                    | net I/O                                                                                            | LV <sub>DD</sub> (eTSEC1)                              | -0.3 to 3.63<br>-0.3 to 2.75                                         | V                | 2     |
|                                      |                                                                                                    | TV <sub>DD</sub> (eTSEC3)                              | -0.3 to 3.63<br>-0.3 to 2.75                                         | V                | 2     |
| PCI, DUART, syste<br>eSDHC, eSPI and | m control and power management, I <sup>2</sup> C, USB,<br>JTAG I/O voltage, MII management voltage | OV <sub>DD</sub>                                       | -0.3 to 3.63                                                         | V                |       |
| Local bus I/O volta                  | ge                                                                                                 | BV <sub>DD</sub>                                       | -0.3 to 3.63<br>-0.3 to 2.75<br>-0.3 to 1.98                         | V                | _     |
| Input voltage                        | DDR2/DDR3 DRAM signals                                                                             | MV <sub>IN</sub>                                       | -0.3 to (GV <sub>DD</sub> + 0.3)                                     | V                | 3     |
|                                      | DDR2/DDR3 DRAM reference                                                                           | MV <sub>REF</sub>                                      | -0.3 to (GV <sub>DD</sub> + 0.3)                                     | V                |       |
|                                      | Three-speed Ethernet signals                                                                       | LV <sub>IN</sub><br>TV <sub>IN</sub>                   | -0.3 to (LV <sub>DD</sub> + 0.3)<br>-0.3 to (TV <sub>DD</sub> + 0.3) | V                | 3     |
|                                      | Local bus signals                                                                                  | BV <sub>IN</sub>                                       | -0.3 to (BV <sub>DD</sub> + 0.3)                                     | —                | —     |
|                                      | PCI, DUART, SYSCLK, system control and power management, I <sup>2</sup> C, and JTAG signals        | OV <sub>IN</sub>                                       | -0.3 to (OV <sub>DD</sub> + 0.3)                                     | V                | 3     |
| Storage temperatu                    | re range                                                                                           | T <sub>STG</sub>                                       | -55 to 150                                                           | 0 <sup>0</sup> C | —     |

Notes:

1. Functional and tested operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect chip reliability or cause permanent damage to the chip.

The 3.63-V maximum is only supported when the port is configured in GMII, MII, RMII or TBI modes; otherwise the 2.75V maximum applies. See Section 2.9.2, "FIFO, GMII, MII, TBI, RGMII, RMII, and RTBI AC Timing Specifications," for details on the recommended operating conditions per protocol.

3. (M,L,O)V<sub>IN</sub> and MV<sub>REF</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 7.

### 2.1.2 Recommended Operating Conditions

This table provides the recommended operating conditions for this chip. Note that the values in this table are the recommended and tested operating conditions. Proper chip operation outside these conditions is not guaranteed.

This figure provides the AC test load for the DDR bus.



Figure 11. DDR AC Test Load

# 2.7 eSPI

This section describes the DC and AC electrical specifications for the eSPI of the chip.

# 2.7.1 eSPI DC Electrical Characteristics

This table provides the DC electrical characteristics for the chip eSPI.

| Table 20. | . SPI DO | C Electrical | Characteristics |
|-----------|----------|--------------|-----------------|
|-----------|----------|--------------|-----------------|

| Characteristic      | Symbol Condition |                                                                    | Min  | Мах                    | Unit |
|---------------------|------------------|--------------------------------------------------------------------|------|------------------------|------|
| Output high voltage | V <sub>OH</sub>  | I <sub>OH</sub> = -6.0 mA                                          | 2.4  |                        | V    |
| Output low voltage  | V <sub>OL</sub>  | I <sub>OL</sub> = 6.0 mA                                           | _    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub>  | I <sub>OL</sub> = 3.2 mA                                           | _    | 0.4                    | V    |
| Input high voltage  | V <sub>IH</sub>  | —                                                                  | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | VIL              | —                                                                  | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub>  | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{OV}_{\text{DD}}$ | _    | ±10                    | μA   |

### 2.7.2 eSPI AC Timing Specifications

This table and provide the eSPI input and output AC timing specifications.

Table 21. SPI AC Timing Specifications<sup>1</sup>

| Characteristic                        | Symbol <sup>2</sup>  | Min | Мах    | Unit | Note |
|---------------------------------------|----------------------|-----|--------|------|------|
| SPI_MOSI output—Master data hold time | t <sub>NIKHOX</sub>  | 0.5 |        |      | 3    |
|                                       | t <sub>NIKHOX</sub>  | 4.0 | _      | ns   | 4    |
| SPI_MOSI output—Master data delay     | t <sub>NIKHOV</sub>  |     | 6.0    |      | 3    |
|                                       | t <sub>NIKHOV</sub>  |     | 7.4 ns |      | 4    |
| SPI_CS outputs—Master data hold time  | t <sub>NIKHOX2</sub> | 0   | —      | ns   | —    |

# 2.9.1 Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps) — FIFO/GMII/MII/TBI/RGMII/RTBI/RMII Electrical Characteristics

The electrical characteristics specified here apply to all FIFO mode, gigabit media independent interface (GMII), media independent interface (MII), ten-bit interface (TBI), reduced gigabit media independent interface (RGMII), reduced ten-bit interface (RTBI), and reduced media independent interface (RMII) signals except management data input/output (MDIO) and management data clock (MDC), and serial gigabit media independent interface (SGMII). The RGMII, RTBI and FIFO mode interfaces are defined for 2.5 V, while the GMII, MII, RMII, and TBI interfaces can operate at 3.3V.

The GMII, MII, or TBI interface timing is compliant with IEEE 802.3. The RGMII and RTBI interfaces follow the Reduced Gigabit Media-Independent Interface (RGMII) Specification Version 1.3 (12/10/2000). The RMII interface follows the RMII Consortium RMII Specification Version 1.2 (3/20/1998).

The electrical characteristics for MDIO and MDC are specified in Section 2.10, "Ethernet Management Interface Electrical Characteristics."

The electrical characteristics for SGMII is specified in Section 2.9.3, "SGMII Interface Electrical Characteristics." The SGMII interface conforms (with exceptions) to the Serial-GMII Specification Version 1.8.

### 2.9.1.1 GMII, MII, TBI, RGMII, RMII and RTBI DC Electrical Characteristics

All GMII, MII, TBI, RGMII, RMII and RTBI drivers and receivers comply with the DC parametric attributes specified in the following tables. The RGMII and RTBI signals are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

| Parameter                                                                        | Symbol                               | Min  | Мах                                      | Unit | Notes  |
|----------------------------------------------------------------------------------|--------------------------------------|------|------------------------------------------|------|--------|
| Supply voltage 3.3 V                                                             | LV <sub>DD</sub><br>TV <sub>DD</sub> | 3.13 | 3.47                                     | V    | 1, 2   |
| Output high voltage<br>(LV <sub>DD</sub> /TV <sub>DD</sub> = Min, IOH = -4.0 mA) | VOH                                  | 2.40 | LV <sub>DD</sub> /TV <sub>DD</sub> + 0.3 | V    | —      |
| Output low voltage $(LV_{DD}/TV_{DD} = Min, IOL = 4.0 mA)$                       | VOL                                  | GND  | 0.50                                     | V    | —      |
| Input high voltage                                                               | V <sub>IH</sub>                      | 1.90 | $LV_{DD}/TV_{DD} + 0.3$                  | V    | —      |
| Input low voltage                                                                | V <sub>IL</sub>                      | -0.3 | 0.90                                     | V    | —      |
| Input high current $(V_{IN} = LV_{DD}, V_{IN} = TV_{DD})$                        | IIH                                  |      | 40                                       | μA   | 1, 2,3 |
| Input low current<br>(V <sub>IN</sub> = GND)                                     | Ι <sub>ΙL</sub>                      | -600 | _                                        | μA   | 3      |

Table 24. GMII, MII, RMII, and TBI DC Electrical Characteristics

### Notes:

<sup>1</sup> LV<sub>DD</sub> supports eTSECs 1.

<sup>2</sup> TV<sub>DD</sub> supports eTSECs 3.

 $^3$  The symbol V<sub>IN</sub>, in this case, represents the LV<sub>IN</sub> and TV<sub>IN</sub> symbols referenced in Table 1 and Table 2.



Figure 15. FIFO Receive AC Timing Diagram

### 2.9.2.2 GMII AC Timing Specifications

This section describes the GMII transmit and receive AC timing specifications.

### 2.9.2.2.1 GMII Transmit AC Timing Specifications

This table provides the GMII transmit AC timing specifications.

### Table 28. GMII Transmit AC Timing Specifications

At recommended operating conditions with  $L/TV_{DD}$  of 3.3 V ± 5%.

| Parameter/Condition                               | Symbol <sup>1</sup>   | Min | Тур | Max | Unit |
|---------------------------------------------------|-----------------------|-----|-----|-----|------|
| GTX_CLK clock period                              | t <sub>GTK</sub>      | _   | 8.0 | —   | ns   |
| GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | t <sub>GTKHDX</sub> 3 | 0.5 | —   | 5.0 | ns   |
| GTX_CLK data clock rise time (20%-80%)            | t <sub>GTXR</sub>     | _   | —   | 1.0 | ns   |
| GTX_CLK data clock fall time (80%-20%)            | t <sub>GTXF</sub>     |     | —   | 1.0 | ns   |

Notes:

- 1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GTKHDV</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, t<sub>GTKHDX</sub> symbolizes GMII transmit timing (GT) with respect to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GTX</sub> represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
- 2. Data valid tGTKHDV to GTX\_CLK Min Setup time is a function of clock period and max hold time. (Min Setup = Cycle time Max Hold)

This figure shows the GMII receive AC timing diagram.



Figure 18. GMII Receive AC Timing Diagram

### 2.9.2.3 MII AC Timing Specifications

This section describes the MII transmit and receive AC timing specifications.

### 2.9.2.3.1 MII Transmit AC Timing Specifications

This table provides the MII transmit AC timing specifications.

### Table 30. MII Transmit AC Timing Specifications

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                             | Symbol <sup>1</sup>                 | Min | Тур | Мах | Unit |
|-------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| TX_CLK clock period 10 Mbps                     | t <sub>MTX</sub>                    | —   | 400 | —   | ns   |
| TX_CLK clock period 100 Mbps                    | t <sub>MTX</sub>                    | —   | 40  | —   | ns   |
| TX_CLK duty cycle                               | t <sub>MTXH</sub> /t <sub>MTX</sub> | 35  | —   | 65  | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub>                 | 1   | 5   | 15  | ns   |
| TX_CLK data clock rise (20%-80%)                | t <sub>MTXR</sub>                   | 1.0 | —   | 4.0 | ns   |
| TX_CLK data clock fall (80%-20%)                | t <sub>MTXF</sub>                   | 1.0 | —   | 4.0 | ns   |

Note:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

This figure shows the MII receive AC timing diagram.



Figure 21. MII Receive AC Timing Diagram

### 2.9.2.4 TBI AC Timing Specifications

This section describes the TBI transmit and receive AC timing specifications.

### 2.9.2.4.1 TBI Transmit AC Timing Specifications

This table provides the TBI transmit AC timing specifications.

### Table 32. TBI Transmit AC Timing Specifications

At recommended operating conditions with L/TV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition            | Symbol <sup>1</sup>   | Min | Тур | Мах | Unit |
|--------------------------------|-----------------------|-----|-----|-----|------|
| GTX_CLK clock period           | t <sub>TTX</sub>      | —   | 8.0 | —   | ns   |
| GTX_CLK duty cycle             | $t_{TTXH}/t_{TTX}$    | 40  | —   | 60  | %    |
| GTX_CLK to TCG[9:0] delay time | t <sub>TTKHDX</sub> 2 | 1.0 | —   | 5.0 | ns   |
| GTX_CLK rise (20%-80%)         | t <sub>TTXR</sub>     | —   | —   | 1.0 | ns   |
| GTX_CLK fall time (80%-20%)    | t <sub>TTXF</sub>     | —   | —   | 1.0 | ns   |

Notes:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state )(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the invalid state (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. Data valid tTTKHDV to GTX\_CLK Min Setup time is a function of clock period and max hold time. (Min Setup = Cycle time - Max Hold)

This figure shows the TBI transmit AC timing diagram.

This figure shows the TBI receive AC timing diagram.



Figure 23. TBI Receive AC Timing Diagram

### 2.9.2.5 TBI Single-Clock Mode AC Specifications

When the eTSEC is configured for TBI modes, all clocks are supplied from external sources to the relevant eTSEC interface. In single-clock TBI mode, when a 125-MHz TBI receive clock is supplied on TSEC*n* pin (no receive clock is used on in this mode, whereas for the dual-clock mode this is the PMA0 receive clock). The 125-MHz transmit clock is applied on the in all TBI modes.

A summary of the single-clock TBI mode AC specifications for receive appears in the following table.

### Table 34. TBI single-clock Mode Receive AC Timing Specification

At recommended operating conditions with  $\text{LV}_{\text{DD}}/\text{TV}_{\text{DD}}$  of 3.3 V  $\pm$  5%

| Parameter/Condition                       | Symbol             | Min | Тур | Max | Unit |
|-------------------------------------------|--------------------|-----|-----|-----|------|
| RX_CLK clock period                       | t <sub>TRR</sub>   | 7.5 | 8.0 | 8.5 | ns   |
| RX_CLK duty cycle                         | t <sub>TRRH</sub>  | 40  | 50  | 60  | %    |
| RX_CLK peak-to-peak jitter                | t <sub>TRRJ</sub>  |     |     | 250 | ps   |
| Rise time RX_CLK (20%–80%)                | t <sub>TRRR</sub>  | _   |     | 1.0 | ns   |
| Fall time RX_CLK (80%–20%)                | t <sub>TRRF</sub>  |     |     | 1.0 | ns   |
| RCG[9:0] setup time to RX_CLK rising edge | t <sub>TRRDV</sub> | 2.0 |     | _   | ns   |
| RCG[9:0] hold time to RX_CLK rising edge  | t <sub>TRRDX</sub> | 1.0 |     |     | ns   |

This figures show the local bus signals.



Figure 39. Local Bus Signals, Non-Special Signals Only (PLL Enabled)

### NOTE

In PLL bypass mode, some signals are launched and captured on the opposite edge of LCLK[n] to that used in PLL Enable Mode. In this mode, output signals are launched at the falling edge of the LCLK[n] and inputs signals are captured at the rising edge of LCLK[n] with the exception of LGTA/LUPWAIT (which is captured at the falling edge of the LCLK[n]).



Figure 42. Local Bus Signals, GPCM/UPM Signals for LCRR[CLKDIV] = 8 or 16(PLL Enabled)

# 2.13 Enhanced Secure Digital Host Controller (eSDHC)

This section describes the DC and AC electrical specifications for the eSDHC interface of the chip.

# 2.13.1 eSDHC DC Electrical Characteristics

This table provides the DC electrical characteristics for the eSDHC interface of the chip.

### Table 55. eSDHC interface DC Electrical Characteristics

At recommended operating conditions (see Table 3)

| Characteristic               | Symbol                           | Condition                          | Min          | Мах         | Unit | Notes |
|------------------------------|----------------------------------|------------------------------------|--------------|-------------|------|-------|
| Input high voltage           | V <sub>IH</sub>                  | —                                  | 0.625 * OVDD | OVDD+0.3    | V    | _     |
| Input low voltage            | V <sub>IL</sub>                  | —                                  | -0.3         | 0.25 * OVDD | V    | _     |
| Input/Output leakage current | I <sub>IN</sub> /I <sub>OZ</sub> | —                                  | -10          | 10          | uA   | _     |
| Output high voltage          | V <sub>OH</sub>                  | I <sub>OH</sub> = -100 uA @OVDDmin | 0.75 * OVDD  | —           | V    | —     |

| Parameter             | Symbol                    | Min | Typical | Мах  | Units | Notes |
|-----------------------|---------------------------|-----|---------|------|-------|-------|
| TX Common Mode Return |                           |     |         |      |       |       |
| loss                  |                           |     |         |      |       |       |
| 150 MHz - 300 MHz     |                           | —   | —       | 5    |       |       |
| 300 MHz - 600 MHz     |                           | —   | —       | 5    |       | 1, 2  |
| 600 MHz - 1.2 GHz     | RL <sub>SATA_TXCC11</sub> | —   | —       | 2    | dB    |       |
| 1.2 GHz - 2.4 GHz     |                           |     |         |      |       |       |
| 2.4 GHz - 3.0 GHz     |                           | —   | —       | 2    |       |       |
| 3.0 GHz - 5.0 GHz     |                           | —   | —       | 1    |       |       |
|                       |                           | —   | _       | 1    |       |       |
| TX Impedance Balance  |                           |     |         |      |       |       |
| 150 MHz - 300 MHz     |                           |     |         | 30   |       |       |
| 300 MHz - 600 MHz     |                           |     |         | 20   |       | 12    |
| 600 MHz - 1 2 GHz     |                           |     |         | 10   | dB    | 1, 2  |
|                       | BLOATA TYDO11             |     |         | 10   | 40    |       |
| 1.2 GHz - 2.4 GHz     | SAIA_INDOTI               |     |         |      |       |       |
| 2.4 GHz - 3.0 GHz     |                           | _   | _       | 10   |       |       |
| 3.0 GHz - 5.0 GHz     |                           | —   | _       | 4    |       |       |
|                       |                           | —   | —       | 4    |       |       |
| Deterministic jitter  |                           |     |         |      |       | _     |
| 1.5G                  | U <sub>SATA TXDJ</sub>    | —   | _       | 0.18 | UI    |       |
| 3.0G                  |                           |     |         | 0.14 |       |       |
| Total Jitter          |                           |     |         |      |       | —     |
| 1.5G                  | U <sub>SATA_TXTJ</sub>    | —   | —       | 0.42 | UI    |       |
| 3.0G                  |                           |     |         | 0.32 |       |       |

### Table 60. Differential Transmitter (TX) Output Characteristics (continued)

Notes:

1. Only applies when operating in 3.0Gb data rate mode.

2. The max value stated for 3.0 GHz - 5.0 GHz range only applies to Gen2i mode and not to Gen2m mode.

3. Only applies to Gen1i mode.



Figure 50. Signal Rise and Fall Times and Differential Skew

# 2.16.3 Differential Receiver (RX) Input Characteristics

This table provides the differential receiver (RX) input characteristics for the SATA interface.

| Parameter                                        | Symbol                     | Min        | Typical  | Мах        | Units | Notes |
|--------------------------------------------------|----------------------------|------------|----------|------------|-------|-------|
| RX Differential Input<br>Voltage<br>1.5G<br>3.0G | V <sub>SATA_RXDIFF</sub>   | 240<br>240 | 400<br>— | 600<br>750 | mVp-p | 1     |
| RX rise/fall time<br>1.5G<br>3.0G                | t <sub>SATA_20-80RX</sub>  | 100<br>67  |          | 273<br>136 | ps    | —     |
| RX Differential skew<br>1.5G<br>3.0G             | t <sub>SATA_RXSKEW</sub>   |            |          | <br>50     | ps    | _     |
| RX Differential pair<br>impedance<br>1.5G        | Z <sub>SATA_RXDIFFIM</sub> | 85         | _        | 115        | ohm   | —     |
| RX Single-Ended<br>impedance<br>1.5G             | Z <sub>SATA_RXSEIM</sub>   | 40         | _        | _          | ohm   | _     |
| DC Coupled<br>Common Mode<br>Voltage             | V <sub>dc_cm</sub>         | 200        | 250      | 450        | mV    | 5     |

# 2.18 GPIO

This section describes the DC and AC electrical specifications for the GPIO interface of the chip.

# 2.18.1 GPIO DC Electrical Characteristics

This table provides the DC electrical characteristics for the GPIO interface.

### Table 65. GPIO DC Electrical Characteristics

| Parameter                                                                      | Symbol          | Min   | Max                    | Unit |
|--------------------------------------------------------------------------------|-----------------|-------|------------------------|------|
| High-level input voltage                                                       | V <sub>IH</sub> | 2     | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                        | V <sub>IL</sub> | - 0.3 | 0.8                    | V    |
| Input current<br>$(V_{IN}^{1} = 0 V \text{ or } V_{IN} = V_{DD})$              | I <sub>IN</sub> | _     | ±5                     | μA   |
| High-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4   | —                      | V    |
| Low-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)   | V <sub>OL</sub> | _     | 0.4                    | V    |

#### Note:

1. The symbol V<sub>IN</sub>, in this case, represents the OV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

# 2.18.2 GPIO AC Electrical Specifications

This table provides the GPIO input and output AC timing specifications.

### Table 66. GPIO Input and Output AC Timing Specifications<sup>1</sup>

| Characteristic                   | Symbol <sup>2</sup> | Min | Unit | Notes |
|----------------------------------|---------------------|-----|------|-------|
| GPIO inputs—minimum pulse width  | t <sub>PIWID</sub>  | 7.5 | ns   | 3     |
| GPIO outputs—minimum pulse width | t <sub>GTOWID</sub> | 12  | ns   | —     |

Notes:

- 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.
- 2. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation.
- 3. The minimum pulse width is a function of the MPX/Platform clock. The minimum pulse width must be greater than or equal to 4 times the MPX/Platform clock period.

This figure provides the AC test load for the GPIO.



Figure 53. GPIO AC Test Load

# 2.19 PCI

This section describes the DC and AC electrical specifications for the PCI bus of the chip.

### 2.19.1 PCI DC Electrical Characteristics

This table provides the DC electrical characteristics for the PCI interface.

### Table 67. PCI DC Electrical Characteristics <sup>1</sup>

| Parameter                                                                      | Symbol          | Min  | Мах                    | Unit |
|--------------------------------------------------------------------------------|-----------------|------|------------------------|------|
| High-level input voltage                                                       | V <sub>IH</sub> | 2    | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                                        | V <sub>IL</sub> | -0.3 | 0.8                    | V    |
| Input current $(V_{IN}^2 = 0 \text{ V or } V_{IN} = V_{DD})$                   | I <sub>IN</sub> | —    | ±5                     | μA   |
| High-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OH</sub> = -2 mA) | V <sub>OH</sub> | 2.4  | —                      | V    |
| Low-level output voltage<br>(OV <sub>DD</sub> = min, I <sub>OL</sub> = 2 mA)   | V <sub>OL</sub> | _    | 0.4                    | V    |

Notes:

1. Ranges listed do not meet the full range of the DC specifications of the PCI 2.2 Local Bus Specifications.

2. The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1 and Table 2.

# 2.19.2 PCI AC Electrical Specifications

This section describes the general AC timing parameters of the PCI bus. Note that the SYSCLK signal is used as the PCI input clock. This table provides the PCI AC timing specifications at 66 MHz.

| Parameter                               | Symbol <sup>1</sup> | Min                | Мах | Unit   | Notes |
|-----------------------------------------|---------------------|--------------------|-----|--------|-------|
| SYSCLK to output valid                  | t <sub>PCKHOV</sub> | —                  | 6.0 | ns     | 2, 3  |
| Output hold from SYSCLK                 | <sup>t</sup> РСКНОХ | 2.0                | —   | ns     | 2     |
| SYSCLK to output high impedance         | t <sub>PCKHOZ</sub> | —                  | 14  | ns     | 2, 4  |
| Input setup to SYSCLK                   | t <sub>PCIVKH</sub> | 3.0                | —   | ns     | 2, 5  |
| Input hold from SYSCLK                  | t <sub>PCIXKH</sub> | 0                  | —   | ns     | 2, 5  |
| REQ64 to HRESET <sup>9</sup> setup time | t <sub>PCRVRH</sub> | $10 	imes t_{SYS}$ | —   | clocks | 6, 7  |
| HRESET to REQ64 hold time               | t <sub>PCRHRX</sub> | 0                  | 50  | ns     | 7     |

| Parameter                            | Symbol <sup>1</sup> | Min | Мах | Unit   | Notes |
|--------------------------------------|---------------------|-----|-----|--------|-------|
| HRESET high to first FRAME assertion | t <sub>PCRHFV</sub> | 10  | _   | clocks | 8     |
| Rise time (20%–80%)                  | <b>t</b> PCICLK     | 0.6 | 2.1 | ns     | —     |
| Failing time (20%–80%)               | <b>t</b> PCICLK     | 0.6 | 2.1 | ns     | —     |

#### Table 68. PCI AC Timing Specifications at 66 MHz (continued)

### Notes:

- The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the SYSCLK clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
  </sub>
- 2. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications.
- 3. All PCI signals are measured from  $OV_{DD}/2$  of the rising edge of PCI\_SYNC\_IN to  $0.4 \times OV_{DD}$  of the signal in question for 3.3-V PCI signaling levels.
- 4. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 5. Input timings are measured at the pin.
- The timing parameter t<sub>SYS</sub> indicates the minimum and maximum CLK cycle times for the various specified frequencies. The system clock period must be kept within the minimum and maximum defined ranges. For values see Section 22, "Clocking."
- 7. The setup and hold time is with respect to the rising edge of HRESET.
- 8. The timing parameter t<sub>PCRHFV</sub> is a minimum of 10 clocks rather than the minimum of 5 clocks in the *PCI 2.2 Local Bus Specifications*.
- 9. The reset assertion timing requirement for HRESET is 100  $\mu$ s.

This figure provides the AC test load for PCI.



Figure 54. PCI AC Test Load

This figure shows the PCI input AC timing conditions.



Figure 55. PCI Input AC Timing Measurement Conditions

- The external reference clock driver must be able to drive this termination.
- The SerDes reference clock input can be either differential or single-ended. See the Differential Mode and Single-ended Mode description below for further detailed requirements.
- The maximum average current requirement that also determines the common mode voltage range
  - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA (refer to the following bullet for more detail), since the input is AC-coupled on-chip.
  - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V/50 = 8 mA) while the minimum common mode input level is 0.1V above SnGND (xcorevss). For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0mA to 16mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800mV with the common mode voltage at 400mV.
  - If the device driving the SDn\_REF\_CLK and  $\overline{SDn_REF_CLK}$  inputs cannot drive 50  $\Omega$  to SnGND (xcorevss) DC, or it exceeds the maximum input current limitations, then it must be AC-coupled off-chip.
- The input amplitude requirement
  - This requirement is described in detail in the following sections.



Figure 58. Receiver of SerDes Reference Clocks



SDn\_REF\_CLK

 $Vmin \ge Vcm - 400 mV$ 





Figure 61. Single-Ended Reference Clock Input DC Requirements

### 2.20.2.3 Interfacing With Other Differential Signaling Levels

With on-chip termination to SnGND (xcorevss), the differential reference clocks inputs are HCSL (High-Speed Current Steering Logic) compatible DC-coupled.

Many other low voltage differential type outputs like LVDS (Low Voltage Differential Signaling) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100 to 400 mV) for DC-coupled connection.

LVPECL (Low Voltage Positive Emitter-Coupled Logic) outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC-coupling.

### NOTE

Figure 62 to Figure 65 below are for conceptual reference only. Due to the fact that clock driver chip's internal structure, output impedance and termination requirements are different between various clock driver chip manufacturers, it is very possible that the clock circuit reference designs provided by clock driver chip vendor are different from what is shown below. They might also vary from one vendor to the other. Therefore, Freescale Semiconductor can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. The system designer is recommended to contact the selected clock driver chip vendor for the optimal reference circuits with the chip's SerDes reference clock receiver requirement provided in this document.

### 2.20.2.4 AC Requirements for SerDes Reference Clocks

The clock driver selected should provide a high quality reference clock with low phase noise and cycle-to-cycle jitter. Phase noise less than 100KHz can be tracked by the PLL and data recovery loops and is less of a problem. Phase noise above 15MHz is filtered by the PLL. The most problematic phase noise occurs in the 1-15MHz range. The source impedance of the clock driver should be 50 ohms to match the transmission line and reduce reflections which are a source of noise to the system.

This table describes some AC parameters common to SGMII and PCI Express protocols.

### Table 69. SerDes Reference Clock Common AC Parameters

At recommended operating conditions with  $XV_{DD_SRDS1}$  or  $XV_{DD_SRDS2} = 1.0V \pm 5\%$ .

| Parameter                                                                  | Symbol                | Min  | Max  | Unit | Notes |
|----------------------------------------------------------------------------|-----------------------|------|------|------|-------|
| Rising Edge Rate                                                           | Rise Edge Rate        | 1.0  | 4.0  | V/ns | 2, 3  |
| Falling Edge Rate                                                          | Fall Edge Rate        | 1.0  | 4.0  | V/ns | 2, 3  |
| Differential Input High Voltage                                            | V <sub>IH</sub>       | +200 | —    | mV   | 2     |
| Differential Input Low Voltage                                             | V <sub>IL</sub>       | _    | -200 | mV   | 2     |
| Rising edge rate (SDn_REF_CLK) to falling edge rate (SDn_REF_CLK) matching | Rise-Fall<br>Matching |      | 20   | %    | 1, 4  |

Notes:

- 1. Measurement taken from single ended waveform.
- 2. Measurement taken from differential waveform.
- 3. Measured from -200 mV to +200 mV on the differential waveform (derived from SDn\_REF\_CLK minus SDn\_REF\_CLK). The signal must be monotonic through the measurement region for rise and fall time. The 400 mV measurement window is centered on the differential zero crossing. See Figure 66.
- 4. Matching applies to rising edge rate for SDn\_REF\_CLK and falling edge rate for SDn\_REF\_CLK. It is measured using a 200 mV window centered on the median cross point where SDn\_REF\_CLK rising meets SDn\_REF\_CLK falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. The Rise Edge Rate of SDn\_REF\_CLK should be compared to the Fall Edge Rate of SDn\_REF\_CLK, the maximum allowed difference should not exceed 20% of the slowest edge rate. See Figure 67.



Figure 66. Differential Measurement Points for Rise and Fall Time

# 2.23.2 CCB/SYSCLK PLL Ratio

The CCB clock is the clock that drives the e500 core complex bus (CCB), and is also called the platform clock. The frequency of the CCB is set using the following reset signals, as shown in the following table:

- SYSCLK input signal
- Binary value on LA[28:31] at power up

Note that there is no default for this PLL ratio; these signals must be pulled to the desired values.

| Binary Value of LA[28:31] Signals | CCB:SYSCLK Ratio | Binary Value of LA[28:31] Signals | CCB:SYSCLK Ratio |
|-----------------------------------|------------------|-----------------------------------|------------------|
| 0000                              | Reserved         | 1000                              | 8:1              |
| 0001                              | Reserved         | 1001                              | 9:1              |
| 0010                              | Reserved         | 1010                              | 10:1             |
| 0011                              | 3:1              | 1011                              | Reserved         |
| 0100                              | 4:1              | 1100                              | 12:1             |
| 0101                              | 5:1              | 1101                              | Reserved         |
| 0110                              | 6:1              | 1110                              | Reserved         |
| 0111                              | Reserved         | 1111                              | Reserved         |

Table 75. CCB Clock Ratio

### 2.23.3 e500 Core PLL Ratio

This table describes the clock ratio between the e500 core complex bus (CCB) and the e500 core clock. This ratio is determined by the binary value of LBCTL, LALE and LGPL2 at power up, as shown in this table.

| Binary Value of<br>LBCTL, LALE,<br>LGPL2 Signals | e500 core: CCB Clock Ratio | Binary Value of<br>LBCTL, LALE,<br>LGPL2 Signals | e500 core: CCB Clock Ratio |
|--------------------------------------------------|----------------------------|--------------------------------------------------|----------------------------|
| 000                                              | 4:1                        | 100                                              | 2:1                        |
| 001                                              | 9:2                        | 101                                              | 5:2                        |
| 010                                              | Reserved                   | 110                                              | 3:1                        |
| 011                                              | 3:2                        | 111                                              | 7:2                        |

Table 76. e500 Core to CCB Clock Ratio

### 2.23.4 DDR/DDRCLK PLL Ratio

The DDR memory controller complex can be synchronous with, or asynchronous to, the CCB, depending on configuration.

The following table describes the clock ratio between the DDR memory controller complex and the DDR/DDRCLK PLL reference clock, DDRCLK, which is not the memory bus clock.

When synchronous mode is selected, the memory buses are clocked at half the CCB clock rate. The default mode of operation is for the DDR data rate for the DDR controller to be equal to the CCB clock rate in synchronous mode, or the resulting DDR PLL rate in asynchronous mode.

In asynchronous mode, the DDR PLL rate to DDRCLK ratios listed in Table 77 reflects the DDR data rate to DDRCLK ratio, since the DDR PLL rate in asynchronous mode means the DDR data rate resulting from DDR PLL output.

#### Hardware Design Considerations

The heat sink removes most of the heat from the chip for most applications. Heat generated on the active side of the chip is conducted through the silicon and through the heat sink attach material (or thermal interface material), and finally to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms.

### 2.24.3.2 Thermal Interface Materials

A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. The performance of thermal interface materials improves with increased contact pressure. This performance characteristic chart is generally provided by the thermal interface vendors.

# 3 Hardware Design Considerations

This section provides electrical and thermal design recommendations for successful application of the chip.

# 3.1 System Clocking

This chip includes seven PLLs:

- The platform PLL generates the platform clock from the externally supplied SYSCLK input. The frequency ratio between the platform and SYSCLK is selected using the platform PLL ratio configuration bits as described in Section 2.23.2, "CCB/SYSCLK PLL Ratio."
- The e500 core PLL generates the core clock as a slave to the platform clock. The frequency ratio between the e500 core clock and the platform clock is selected using the e500 PLL ratio configuration bits as described in Section 2.23.3, "e500 Core PLL Ratio."
- The PCI PLL generates the clocking for the PCI bus
- The local bus PLL generates the clock for the local bus.
- There is a PLL for the SerDes1 block to be used for PCI Express interface
- There is a PLL for the SerDes2 block to be used for SGMII and SATA interfaces.
- The DDR PLL generates the DDR clock from the externally supplied DDRCLK input in asynchronous mode. The frequency ratio between the DDR clock and DDRCLK is described in Section 2.23.4, "DDR/DDRCLK PLL Ratio."

# 3.2 Power Supply Design and Sequencing

# 3.2.1 PLL Power Supply Filtering

Each of the PLLs listed above is provided with power through independent power supply pins (AV<sub>DD</sub>\_PLAT, AV<sub>DD</sub>\_CORE, AV<sub>DD</sub>\_PCI, AV<sub>DD</sub>\_LBIU, and AV<sub>DD</sub>\_SRDS respectively). The AV<sub>DD</sub> level should always be equivalent to V<sub>DD</sub>, and preferably these voltages will be derived directly from V<sub>DD</sub> through a low frequency filter scheme such as the following.

There are a number of ways to reliably provide power to the PLLs, but the recommended solution is to provide independent filter circuits per PLL power supply as illustrated in Figure 75, one to each of the  $AV_{DD}$  pins. By providing independent filters to each PLL the opportunity to cause noise injection from one PLL to the other is reduced.

This circuit is intended to filter noise in the PLLs resonant frequency range from a 500 kHz to 10 MHz range. It should be built with surface mount capacitors with minimum Effective Series Inductance (ESL). Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over a single large value capacitor.

Each circuit should be placed as close as possible to the specific  $AV_{DD}$  pin being supplied to minimize noise coupled from nearby circuits. It should be possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of 783 FC-PBGA the footprint, without the inductance of vias.